Data Sheet November 1999 File Number 3120.3 # Quad Monolithic SPST, CMOS Analog Switch The DG308A quad monolithic SPST, CMOS switch is latch proof and is designed to block signals up to $30V_{P-P}$ when OFF. Featuring low ON resistance, low power consumption, and rail-to-rail analog signal range, this switch is ideally suited for high speed switching applications in communications, instrumentation and process control. The DG308A has single and dual supply capability. The input thresholds are CMOS compatible. ## **Ordering Information** | PART NUMBER | TEMP.<br>RANGE (°C) | PACKAGE | PKG.<br>NO. | |-------------|---------------------|------------|-------------| | DG308ACJ | 0 to 70 | 16 Ld PDIP | E16.3 | | DG308ACY | 0 to 70 | 16 Ld SOIC | M16.15 | #### **Pinout** DG308A (PDIP, SOIC) TOP VIEW #### **Features** - Low Power Consumption - CMOS Compatible - ±15V Analog Signal Range - · Single or Dual Supply Capability - · Alternate Source ## **Functional Diagram** SWITCHES SHOWN FOR LOGIC "1" INPUT #### **TRUTH TABLE** | LOGIC | DG308A | | | |-------|--------|--|--| | 0 | OFF | | | | 1 | ON | | | Logic "0" ≤3.5V, Logic "1" ≥ 11V at V+ = 15V. ## **Schematic Diagram** (One Channel) ## DG308A #### **DG308A** ## **Absolute Maximum Ratings** #### #### **Thermal Information** | PDIP Package 90 SOIC Package 115 Maximum Junction Temperature 1500 Maximum Storage Temperature Range 65°C to 1500 Maximum Lead Temperature (Soldering 10s) 3000 (SOIC - Lead Tips Only) | Thermal Resistance (Typical, Note 2) | $\theta_{JA}$ (oC/W) | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--------------------------------------| | SOIC Package | PDIP Package | 90 | | Maximum Junction Temperature | SOIC Package | 115 | | Maximum Lead Temperature (Soldering 10s) | Maximum Junction Temperature | 150°C | | | Maximum Storage Temperature Range65 | <sup>o</sup> C to 150 <sup>o</sup> C | | (SOIC - Lead Tips Only) | Maximum Lead Temperature (Soldering 10s) | 300°C | | | (SOIC - Lead Tips Only) | | ## **Operating Conditions** | Temperature Range | | |-------------------|-------------| | "C" Suffix | 0°C to 70°C | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTES: - 1. Signals on S<sub>X</sub>, D<sub>X</sub>, or IN<sub>X</sub> exceeding V+ or V- will be clamped by internal diodes. Limit forward diode current to maximum current ratings. - 2. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. Electrical Specifications V+ = 15V, V- = -15V, GND = 0V, $T_A = 25^{\circ}C$ | PARAMETER | т | EST CONDITIONS | (NOTE 4)<br>MIN | (NOTE 3)<br>TYP | (NOTE 4)<br>MAX | UNITS | |--------------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------|-----------------|-----------------|-----------------|-------| | DYNAMIC CHARACTERISTICS | ' | | 1 | | | | | Turn-ON Time, t <sub>ON</sub> | See Figure 1 | | - | 130 | 200 | ns | | Turn-OFF Time, t <sub>OFF</sub> | See Figure 1 | | - | 90 | 150 | ns | | Charge Injection, Q | $C_L = 1\mu F, R_S =$ | 0, V <sub>S</sub> = 0V | - | -10 | - | рС | | OFF Isolation, OIRR | V <sub>IN</sub> = 0V, R <sub>L</sub> = (Note 5) | $75\Omega$ , $V_S = 2V_{P-P}$ , $f = 500$ kHz | - | 78 | - | dB | | Source OFF Capacitance, C <sub>S(OFF)</sub> | f = 140kHz | $V_S = 0V$<br>$V_{IN} = 0V$ | - | 11 | - | pF | | Drain OFF Capacitance, C <sub>D(OFF)</sub> | | $V_D = 0V$<br>$V_{IN} = 0V$ | - | 8 | - | pF | | Channel ON Capacitance,<br>C <sub>D(ON)</sub> + C <sub>S(ON)</sub> | | $V_S = V_D = 0V$<br>$V_{IN} = 15V$ | - | 27 | - | pF | | DIGITAL INPUT CHARACTERISTICS | | | | | | | | Input Current with Voltage High, I <sub>IH</sub> | V <sub>IN</sub> = 15V, Full | Temperature Range | - | 0.001 | 1 | μΑ | | Input Current with Voltage Low, I <sub>IL</sub> | V <sub>IN</sub> = 0V, Full T | emperature Range | -1 | -0.001 | - | μΑ | | ANALOG SWITCH CHARACTERISTIC | cs | | | | | | | Analog Signal Range, V <sub>ANALOG</sub> | | | -15 | - | 15 | V | | Drain-Source ON Resistance, r <sub>DS(ON)</sub> | V <sub>IN</sub> = 11V | I <sub>S</sub> = -1mA, V <sub>D</sub> = +10V | - | 60 | 100 | Ω | | | | $I_S = 1 \text{mA}, V_D = -10 \text{V}$ | - | 60 | 100 | Ω | | Source OFF Leakage Current, I <sub>S(OFF)</sub> | V <sub>IN</sub> = 3.5V | V <sub>S</sub> = 14V, V <sub>D</sub> = -14V | - | 0.1 | 5 | nA | | | | V <sub>S</sub> = -14V, V <sub>D</sub> = 14V | -5 | -0.1 | | nA | | Drain OFF Leakage Current, I <sub>D(OFF)</sub> | | $V_S = -14V, V_D = 14V$ | - | 0.1 | 5 | nA | | | | V <sub>S</sub> = 14V, V <sub>D</sub> = -14V | -5 | -0.1 | - | nA | | Channel ON Leakage Current, I <sub>D(ON)</sub> | V <sub>IN</sub> = 11V | $V_D = V_S = 14V$ | - | 0.1 | 5 | nA | | | | $V_D = V_S = -14V$ | -5 | -0.1 | - | nA | Electrical Specifications V+ = 15V, V- = -15V, GND = 0V, $T_A = 25^{\circ}C$ (Continued) | PARAMETER | TEST CONDITIONS | (NOTE 4)<br>MIN | (NOTE 3)<br>TYP | (NOTE 4)<br>MAX | UNITS | | |------------------------------|-----------------------------|-----------------|-----------------|-----------------|-------|--| | POWER SUPPLY CHARACTERISTICS | | | | | | | | Positive Supply Current, I+ | All Channels ON or OFF | - | 0.001 | 100 | μΑ | | | Negative Supply Current, I- | V <sub>IN</sub> = 0V or 15V | -100 | -0.001 | - | μΑ | | #### NOTES: - 3. Typical values are for design aid only, not guaranteed and not subject to production testing. - 4. The algebraic convention whereby the most negative value is a minimum, and the most positive is a maximum, is used in this data sheet. - 5. OFF isolation = 20 Log $V_D/V_S$ , where $V_S$ = input to OFF switch, and $V_D$ = output. #### Test Circuit and Waveforms FIGURE 1. $t_{\mbox{\scriptsize ON}}$ and $t_{\mbox{\scriptsize OFF}}$ test circuit and measurement points ## Die Characteristics **DIE DIMENSIONS:** $2058 \mu m \ x \ 2109 \mu m$ **METALLIZATION:** Type: Al Thickness: 10kÅ ±1kÅ #### PASSIVATION: Type: PSG Over Nitride PSG Thickness: 7kÅ ±1.4kÅ Nitride Thickness:8kÅ ±1.2kÅ ## **WORST CASE CURRENT DENSITY:** $9.1 \times 10^4 \text{ A/cm}^2$ ## Metallization Mask Layout #### DG308A ## Dual-In-Line Plastic Packages (PDIP) #### NOTES: - Controlling Dimensions: INCH. In case of conflict between English and Metric dimensions, the inch dimensions control. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95. - Dimensions A, A1 and L are measured with the package seated in JE-DEC seating plane gauge GS-3. - D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch (0.25mm). - E and e<sub>A</sub> are measured with the leads constrained to be perpendicular to datum -C-. - 7. $e_B$ and $e_C$ are measured at the lead tips with the leads unconstrained. $e_C$ must be zero or greater. - 8. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch (0.25mm). - 9. N is the maximum number of terminal positions. - Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of 0.030 - 0.045 inch (0.76 - 1.14mm). E16.3 (JEDEC MS-001-BB ISSUE D) 16 LEAD DUAL-IN-LINE PLASTIC PACKAGE | | INCHES | | MILLIMETERS | | | |----------------|--------|-------|-------------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | А | - | 0.210 | - | 5.33 | 4 | | A1 | 0.015 | - | 0.39 | - | 4 | | A2 | 0.115 | 0.195 | 2.93 | 4.95 | - | | В | 0.014 | 0.022 | 0.356 | 0.558 | - | | B1 | 0.045 | 0.070 | 1.15 | 1.77 | 8, 10 | | С | 0.008 | 0.014 | 0.204 | 0.355 | - | | D | 0.735 | 0.775 | 18.66 | 19.68 | 5 | | D1 | 0.005 | - | 0.13 | - | 5 | | E | 0.300 | 0.325 | 7.62 | 8.25 | 6 | | E1 | 0.240 | 0.280 | 6.10 | 7.11 | 5 | | е | 0.100 | BSC | 2.54 BSC | | - | | e <sub>A</sub> | 0.300 | BSC | 7.62 | BSC | 6 | | e <sub>B</sub> | - | 0.430 | - | 10.92 | 7 | | L | 0.115 | 0.150 | 2.93 | 3.81 | 4 | | N | 1 | 6 | 16 | | 9 | Rev. 0 12/93 ## Small Outline Plastic Packages (SOIC) #### NOTES: - Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. - 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch). - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. M16.15 (JEDEC MS-012-AC ISSUE C) 16 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE | | INCHES | | MILLIMETERS | | | |--------|--------|----------------|-------------|----------------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.0532 | 0.0688 | 1.35 | 1.75 | - | | A1 | 0.0040 | 0.0098 | 0.10 | 0.25 | - | | В | 0.013 | 0.020 | 0.33 | 0.51 | 9 | | С | 0.0075 | 0.0098 | 0.19 | 0.25 | - | | D | 0.3859 | 0.3937 | 9.80 | 10.00 | 3 | | Е | 0.1497 | 0.1574 | 3.80 | 4.00 | 4 | | е | 0.050 | BSC | 1.27 BSC | | - | | Н | 0.2284 | 0.2440 | 5.80 | 6.20 | - | | h | 0.0099 | 0.0196 | 0.25 | 0.50 | 5 | | L | 0.016 | 0.050 | 0.40 | 1.27 | 6 | | N | 16 | | 1 | 6 | 7 | | α | 0° | 8 <sup>0</sup> | 0° | 8 <sup>0</sup> | - | Rev. 0 12/93 All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site www.intersil.com ## Sales Office Headquarters **NORTH AMERICA** Intersil Corporation P. O. Box 883, Mail Stop 53-204 Melbourne, FL 32902 TEL: (321) 724-7000 FAX: (321) 724-7240 EUROPE Intersil SA Intersil SA Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.2111 ASIA Intersil (Taiwan) Ltd. 7F-6, No. 101 Fu Hsing North Road Taipei, Taiwan Republic of China TEL: (886) 2 2716 9310 FAX: (886) 2 2715 3029