TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC # T C 9 3 1 9 F # Single Chip DTS Microcontroller (DTS-10) The TC9319F is a 4bit CMOS microcontroller for single chip digital tuning system with built-in prescaler, PLL and LCD driver. The CPU has 4bit parallel addition/subtraction (AI, SI instructions, etc.) logical operation (OR, AN instructions, etc.) multiple bits judgment, comparison instructions (TM, SL instructions, etc.) and time base functions. The TC9319F is housed in an 60 pin mini-flat package and is provided with ample I/O ports and exclusive key input ports which are controlled by powerful I/O instructions (IO, KEY instruction, etc.) and 1/2 duty and 1/2 bias driving ample LCD use exclusive output terminals. Weight: 1.10g (Typ.) In addition, the TC9319F has built in 2 modulus prescaler, PLL circuit, and IF counter that counts intermediate frequency (IF) in FM and AM bands for detecting broadcasting stations. Furthermore, the TC9319F has built in serial bus control function (SIO instruction) to powerfully control peripheral ICs, 6bit A/D converter and D/A converter that are usable for field strength measurement and electronic volume control, and provides with many functions needed for digital tuning system. #### **FEATURES** - 4bit microcontroller single chip digital tuning system - 5V ± 10% single power supply, CMOS structure for low power dissipation. - Built-in prescaler (Max. 140MHz signal is directly input in FM band), PLL and LCD driver (1/2 duty, 1/2 bias, frame frequency: 100Hz, 50 segments (Max.)) - Easy back up of data memory (RAM) and various ports (by the INH terminal). - Program memory (ROM): 16 bits x 2048 steps - Data memory (RAM) : 4 bits x 192 words - 61 kinds of powerful instructions sets (all single word instructions) 980508EBA2 TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook. - Instruction execution time 11.1μs (3.6MHz or 7.2MHz or 10.8MHz crystal connection) - Abundant add and subtract instructions (Add instruction: 12, subtract instruction: 12) - Powerful composite judging instructions (TMTR, TMFR, TMT, TMF instructions, etc.) - Data transfer at the same row address is possible. - Register indirect transfer is possible (MVGD, MVGS instructions) - Powerful 16 general registers (arranged in RAM) - Stack level : 2 levels - Program memory (ROM) has no conception of page and field, and JUMP and CAL instructions can be freely contained in 2048 steps. Further, contents of 16 bits data at any address in 1024 steps can be freely referred (DAL instruction) - Built-in 20bit general-use IF counter (IF<sub>IN1</sub>, IF<sub>IN2</sub>) - Independent frequency input terminals for FM and AM (FM<sub>IN</sub>, AM<sub>IN</sub>), 2 phase comparator outputs (DO1, DO2) - 3 crystal oscillation frequencies are programmatically selectable. (3.6MHz, 7.2MHz, 10.8MHz) - 10 reference frequencies are programmably selectable (1, 3.125, 5, 6.25, 9, 10, 12.5, 25, 50, 100kHz) - Pulse swallow system and direct frequency division system are selectable by program according to receiving frequency band. - IF correction at FM band is possible (Internal port for IF offset) - Built-in powerful serial bus control function (I/O port-2 terminals are programmatically selectable.) - Powerful I/O instructions (IO, KEY, SIO instruction, etc.) - Exclusive key input port (K0~K3), abundant 25 (Max.) terminals LCD driver. - IF counter inputs (IF<sub>IN1</sub>, IF<sub>IN2</sub>) and input ports (IN1, IN2) are programmatically selectable. - Max. 27 I/O ports (I/O settable ports: 12 (Max.) output port: 8 (Max.) input port: 7 (Max.)) - Clock stop is possible programmatically (at CKSTP instruction : supply current below $10\mu A$ ) - Built-in 2Hz timer F/F, 10/100Hz internal pulse output (Internal port for time base) - Locked state of PLL is detectable (Internal port for PLL lock detection) - LCD driver Terminal (S21~S25) and I/O port (P1-1~P1-4, P4-1), phase comparator output (DO2) and Output port (T7) are programmatically selectable. - Built-in 6bit A/D and D/A converters (Selectable by selecting I/O port-3 terminals (P3-1~P3-3) programmatically). - OTP product : TC93P19F 980508EBA2 The products described in this document are subject to foreign exchange and foreign trade laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice. ### PIN CONNECTION (TOP VIEW) #### **BLOCK DIAGRAM** TC9319F-4 # **PIN DESCRIPTION** | PIN<br>No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |------------------------|--------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | 22<br>56 | COM1 | CD Common<br>Output | Common signal output terminals to LCD. Maximum 50 segments can be displayed in a matrix with \$1~\$25. Three levels of V <sub>DD</sub> , 1/2 V <sub>DD</sub> and GND are output to these terminals in a 50Hz cycle at intervals of 5ms. (Note) At time of system reset and execution of CKSTP and DISP OFF, output is automatically fixed at "L" level. | V <sub>DD</sub> | | 57~60<br>1~16<br>17~21 | \$ | LCD Segment Output LCD Segment Output /I/O port 1, 4 | Segment signal output terminals to LCD. Maximum 50 segments can be displayed in a matrix with COM1 and COM2. Data are output to these terminals by executing SEG instruction (COM1 system) and MARK instruction (COM2 system). As to segment decoding, it is possible to perform it by creating its decoding pattern in ROM area and using DAL command. S21/P1-1~S25/P4-1 can be used both as 5bit I/O port and segment output. Assignment to I/O port is executed by contents of internal port called TERMINAL CONTROL. I/O designation for every bit can be made for these ports, In case of using I/O port, it can be assigned to input or output for each bit by program. There designate is executed by contents of internal port call PART-1, PORT-4 I/O CONTROL. (Note) At time of system reset and execution of CKSTP command and DISP OFF, output is automatically fixed at "L" level. (Refer to Note 3.) | V <sub>D</sub> D V | | 23 | NC | No Connection | As this terminal is not connected to internal chip, it can be left open or connected to GND or V <sub>DD</sub> freely. In case of OTP product TC93P19F, this terminal serves as V <sub>PP</sub> terminal and TC93P19F is readily usable when connected to V <sub>DD</sub> . | _ | | PIN<br>No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |----------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | 24~27 | K0~K3 | Key Input Port | 4bit input ports for key matrix input. When KEY instruction these ports specified in the operand is executed, data of these terminals are read in RAM. All terminals have built in pull-down resistors. Further, the output ports T0~T6 are normally used for key return timing signal. | V <sub>DD</sub> | | 28~34 | T0~T6 | Key Timing<br>Output Port | 4bit (T0~T3) and 3bit (T4~T6) output terminals. These ports are normally used for key return timing signal output of key matrix. (Refer to Notes 2 and 3.) | V <sub>DD</sub> | | 35<br>36<br>37 | P3-3<br>/ADIN2<br>/DAOUT<br>P3-2<br>/ADIN1<br>P3-1<br>/DC-REF | I/O Port 3 /AD Analog Voltage Input /DA Analog Voltage Output /DA Analog Voltage Input /Reference Voltage Input | 3bit I/O ports. I/O designation for every bit can be made for these ports. This designation is made according to contents of the internal port called PORT-3 I/O CONTROL. Further, these terminals also serve for the analog input of the built-in 2 channel A/D converter and analog output of 1-channel D/A converter. A/D and D/A converter input/output selection is controlled according to contents of ADON, DAON or ADSEL bit. The built-in A/D converter is of programmably sequential comparison type, and P3-1 is the reference voltage input, and P3-3 is the analog comparison voltage input or analog voltage output. (Note) A ladder resistance that generates internal D/A reference voltage is used commonly by the A/D and D/A converters. When both the A/D and D/A converters are used simultaneously, DAON bit is set to "0" and D/A output is made to high impedance at time of A/D conversion. It is therefore necessary to hold potential with a capacitor, etc. (Refer to Notes 1, 2 and 3.) | To AD or DA converter | | PIN<br>No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 38~41 | P2-4/STB P2-3/CK P2-2/SO P2-1/SI | I/O Port 2<br>/Strobe Pulse<br>Output<br>/Serial Clock<br>Output<br>/Serial Data<br>Output<br>/Serial Data<br>Input | 4bit I/O ports. I/O designation for every bit can be made for these ports. This designation is made according to contents of the internal port called PORT-2 I/O CONTROL. Further, these terminals are also used as the serial interface (SIO). Selection of SIO is controlled according to contents of SIO ON bit and in case of these serial interface, peripheral optional ICs can be controlled by executing SIO command. Serial transfer in NCD mode is programmably selectable. (Refer to Notes 1, 2 and 3.) | | | 42 | IF <sub>IN2</sub> / IN2 | Input 2<br>/Input Port 2 | IF signal input terminal of IF counter that detects auto stop by counting IF signal in FM and AM bands. Input frequency range is 0.1~15MHz (0.3V <sub>p-p</sub> Min.) Having a built-in input amplifier, operates at small amplitude in C-connection. These terminals are usable programmably as input ports, and are selectable according to contents of the IN CONTROL Port. (Note) When IF counter is used, reference internal ports (4 bits) are set at all "1" or inputs that are not selected by IF <sub>IN1</sub> bit (input selecting bit) are pulled down. (Refer to Note 1) | | | 44 | DO2 / T7 | Phase<br>Comparator<br>Output<br>/Output Port<br>Phase<br>Comparator<br>Output | PLL phase comparator output terminal. Tri-state output. If devided output signal from the programmable counter is higher than reference frequency, "H" level signal is output and if it is lower, "L" level signal is output and if matched, it becomes high impedance. Signals from DO1 and DO2 are parallelly output. DO2/T7 terminal can be used as phase comparator and output port. Assignment to output port or phase comparator output is executed by contents of TERMINAL CONTROL port. (Refer to Notes 1, 2 and 3.) | | | PIN<br>No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |------------|--------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 46 | GND2 | Analog GND<br>Terminal | GND terminal only for PLL, IF counter and AD / DA converter analog units. | _ | | 47 | FMIN | FM Band Signal<br>Input | Programmable counter input terminal for FM band. The 1/2+pulse swallow system (FM <sub>H</sub> mode) and the pulse swallow system (FM <sub>L</sub> mode) are selectable by PLL instruction. In case of the pulse swallow system, local oscillation output (VCO output) of 50~140MHz (0.3V <sub>p-p</sub> Min.) is input and in case of 1/2 prescaler input, 50~185MHz (0.5V <sub>p-p</sub> Min.) is input. Having a built-in input amplifier, operates at small amplitude with a capacitor connected. (Note) When reference internal ports (4 bits) are set at all "1" or FM <sub>H</sub> Mode or FM <sub>L</sub> Mode is set, this input is pulled down. | | | 48 | AMIN | AM Band Signal<br>Input | Programmable counter input terminal for AM band. The direct dividing system (LF mode) and the swallow system (HF mode) are freely selectable by PLL instruction. In case of the direct dividing system (LF Mode), local oscillation output (VCO output) of 0.5~20MHz (0.3V <sub>p-p</sub> Min.) and in case of the pulse swallow system, 1~60MHz (0.3V <sub>p-p</sub> Min.) is input. Having a built-in input amplifier, operates at small amplitude with a capacitor connected. (Note) When reference internal ports (4 bits) are set at all "1" or FM <sub>H</sub> Mode or FM <sub>L</sub> Mode is set, this input is pulled down. | | | PIN<br>No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |------------|--------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | 49 | ĪNĪ | Initialize Input | Device system reset signal input terminal. As long as the INI terminal is kept at "L" level, a system is kept in the reset state and when it becomes "H" level, a program startes from address 0. Normally, the system is reset when 0~3.5V is supplied to the VDD terminal (Power ON Reset) and therefore, this terminal is used by fixing at "H" level. (Refer to Notes 1 and 3.) | | | 50 | ĪNĦ | Inhibit Input<br>Terminal | This is the INH port input terminal. Normally, this terminal is used for radio mode selecting signal input or battery detection signal input. When CKSTP instruction is used in a program and this CKSTP instruction is executed while the INH terminal is at "L" level, it is possible to stop the internal clock generator and CPU operation and put a system in the memory backup state with low current consumption (below 10 μA). (Note) CKSTP instruction is effective when the INH terminal is at "L" level and when this instruction is executed at "H" level, the same operation as NOOP instruction results. (Note) In the radio OFF mode or back-up mode, it is necessary to set reference internal ports (4 bits) at all "1" (PLL OFF mode). | | | 51 | TEST | Test Mode<br>Control Input | Test mode control input terminal. The device is put in the test mode when "H" level signal is input and becomes the normal operating state when "L" level signal is input or in NC state. (A pull-down resistor has been built in.) | V <sub>DD</sub> | | 52 | GND1 | Digital GND<br>Terminal | GND terminal for CPU and the logic unit. | _ | | PIN<br>No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |------------|-----------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------| | 53 | V <sub>DD</sub> | Power Supply<br>Terminal | Power supply terminal. At time of PLL operation, 5V ± 10% is applied. In the back-up state (when executing CKSTP instruction), voltage can be reduced to 2V. Further, when voltage drops below 3.5V during the operation of CPU, CPU stops (CPU Wait Mode) to prevent malfunction it restarts when voltage increases above 3.5V. As (Wait Mode) resulted under this condition can be detected by Wait F/F bit, perform initialization, clock correction, etc. programmatically. Further, when 0 to 3.5V is applied to this terminal, a device is reset and a program starts from address 0 (power On Reset). (Note) Rise time of supply voltage on a device shall be 10~100ms for the power ON reset operation. (Refer to Note 1) | | | 54<br>55 | X <sub>T</sub> | Crystal<br>Oscillation<br>Terminal | Crystal resonator connecting terminal. It can be selectable Crystal resonator among 3.6MHz, 7.2MHz, 10.8MHz. Adjust oscillation frequency (7.2MHz) while observing LCD segment waveform. When CKSTP instruction is executed. oscillation stops automatically. (Refer to Note 1) | X <sub>T</sub> V <sub>DD</sub> | Note 1. When a device is reset (V<sub>DD</sub> = 0→3.5V and INI = "L"→"H"), I/O ports are set to the input, terminals serving as I/O ports and AD/DA converters are to the input of I/O ports, terminals serving as I/O ports and serial I/O ports are set to the input of I/O ports, and terminals serving as IF counter input and input port are set to IF counter input. Crystal oscillation signal is designated to 10.8MHz. - 2. When CKSTP instruction is executed, outputs of the output ports and I/O ports are all set at "L" level. - 3. When a device is reset, contents of output ports and internal ports are indefinite and it is therefore necessary to initialize them programmatically. #### **OPERATIONAL DESCRIPTION** #### ○ CPU The CPU consists of a program counter, stack register, ALU, program memory, data memory, Gregister, data register, carry F/F, and judge circuit. #### 1. Program counter (PC) The program counter is a counter for addressing program memory (ROM) and consists of a 11bit binary up counter. This counter is cleared by system resetting and a program starts from address 0. Normally, whenever one instruction is executed, the count value is incremented by one. When JUMP instruction or CAL instruction is executed, the address designated in the operand of that instruction is loaded. Further, when an instruction having the skip function (AIS, SLT, TMT, RNS instructions, etc.) is executed and the result is a condition to be skipped, the program counter is incremented by two and skips next instruction. ### 2. Stack register (STACK) This is a register consisting of $2 \times 12$ bits and a value of the program content + 1, that is, return address is stored in this register when the subroutine call instruction is executed. The content of the stack register is loaded on the program counter when a return instruction (RN, RNS instruction) is executed. The stack register has 2 stack levels and nesting is 2 levels. #### 3. ALU The ALU has the binary 4bit parallel addition and subtraction, logical operation, comparison and multiple bit judging functions. Further, this CPU has no accumulator and contents of the data memory are directly treated in all operation. #### 4. Program memory (ROM) The program memory, consisting of 16 bits × 2048 steps, stores programs. Usable address range is 2048 steps from address 000H to address 7FFH. The program memory has no concept of page and field, and JUMP and CAL instructions are freely usable in 2048 steps. Further, it is possible to use any address of the program memory as data area and to load its contents in 16 bits in the data register by executing DAL instructions. - (Note) Data area in the program memory shall be provided at address outside the program loop. - (Note) Address in the program memory designatable as data area at time of DAL instruction execution is within 1024 steps from 000H to 3FFH. #### 5. Data memory (RAM) The data memory consists of 4 bits x 192 words and is used for data storage. These 192 words are expressed by row address (4 bits) and column address (4 bits). 128 word (row address = 4H~BH) in the data memory are indirectly addressed by G-register. Therefore, when data in this area are processed, it is necessary to perform the processing after designating row address in advance with G-register. Further, address 00H~0FH in the data memory are called the general register and usable only by designating column address (4 bits). These 16 general registers can be used for operation and transfer with the data memory. In addition, it is also possible to use them as ordinary data memories. - (Note) Column address (4 bits) designating a general register becomes Register No. of that general register. - (Note) It is also possible to indirectly designate all row addresses (0H~BH) by G-register. #### 6. G-register (G-REG) The G-register is a 4 bits register for addressing row addresses ( $D_R = 4 \sim BH$ ) of 128 words of the data memory. Contents of this register becomes effective when MVGD/MVGS instruction is executed and have nothing to do with execution of other instructions. This register is treated as one of ports and its contents are set when IO instruction is executed. (Refer to Item 1 of Resister Ports.) #### 7. Data register (DATA REG) This register consists of $1 \times 16$ bits and 16bit data of any address $000H\sim3FFH$ of the program memory is loaded when DAL instruction is executed. This register is treated as one of ports and its contents are read in 4 bits unit into the data memory when KEY instruction out of I/O instructions is executed. (Refer to Item 2 of Register Ports.) #### 8. Carry F/F (C.F/F) This carry F/F is set when carry or borrow was generated as a result of execution of the calculation instruction and is reset when there is no carry nor borrow. Contents of the carry F/F change only when the addition/substraction instruction was executed and remain unchanged when other instructions were executed. # 9. Judge circuit (J) When any instruction having a skip function was executed, this circuit judges that skip condition. If the skip condition was satisfied, the program counter is incremented by two and skips a following instruction. There are 29 instructions having the skip function. (Refer to instructions with the \*mark on the List of Function and Operation of in Item 11) #### 10. List of instructions sets Total 61 instruction sets are available and they are all one word instruction. These instruction are expressed in 6 bits instruction code. | | ORDER<br>2 BITS | 00 | 01 | 10 | 11 | |------------------|-----------------|-----------|-----------|--------------------------------------|---------------------------| | LOW ORDER 4 BITS | 2 6113 | 0 | 1 | 2 | 3 | | 0000 | 0 | Al M, I | AD r, M | CALL ADDR. | SLTI M, I | | 0001 | 1 | AIS M, I | ADS r, M | CALL ADDR <sub>1</sub> | SGEI M, I | | 0010 | 2 | AIN M, I | ADN r, M | _ | SEQI M, I | | 0011 | 3 | SI M, I | SU r, M | _ | SNEI M, I | | 0100 | 4 | SIS M, I | SUS r, M | MVSR M <sub>1</sub> , M <sub>2</sub> | IIIMD ADDD | | 0101 | 5 | SIN M, I | SUN r, M | MVIM M, I | JUMP ADDR <sub>1</sub> | | 0110 | 6 | LD r, M | ORR r, M | MVGD r, M | _ | | 0111 | 7 | ST M, r | ANDR r, M | MVGS M, r | <del>_</del> | | 1000 | 8 | AIC M, I | AC r, M | PLL M, C | TMTR r, M | | 1001 | 9 | AICS M, I | ACS r, M | SEG M, C | TMFR r, M | | 1010 | Α | AICN M, I | ACN r, M | MARK M, C | TMT M, N | | 1011 | В | SIB M, I | SB r, M | IO M, C | TMF M, N | | 1100 | С | SIBS M, I | SBS r, M | KEY M, C | TMTN M, N | | 1101 | D | SIBN M, I | SBN r, M | SIO M, C | TMFN M, N | | 1110 | Е | SEQ r, M | ORIM M, I | XORIM M, I | DAL ADDR <sub>2</sub> , r | | 1111 | F | SNE r, M | ANIM M, I | XORR r, M | RN, RNS,<br>CKSTP, NOOP | # 11. List of functions and operation of instructions (Explanation of symbols on list) M : Data Memory Address Usually, one of data memory addresses 00H~3FH r : General Register One of data memory addresses 00H~0FH PC : Program Counter (11 bits) STACK : Stack Register (11 bits) G : G-Register (4 bits) DATA : Data Register (16 bits) I : Immediate Data (4 bits) N : Bit Position (4 bits) — : All "0" C : Port Code No. (4 bits) C<sub>N</sub>: Low order 3 bits of Port Code No. R<sub>N</sub> : General Register No. (4 bits) ADDR<sub>1</sub>: Program Memory Address (11 bits) ADDR<sub>2</sub>: High order 6 bits of Program Memory Address in Page 0. Ca : Carry b : Borrow PLL : Port treated by execution of PLL instruction SEG : Port treated by execution of SEG instruction MARK : Port treated by execution of MARK instruction IO : Port treated by execution of IO instruction KEY : Port treated by execution of KEY instruction SIO : Port treated by execution of SIO instruction ( ) : Contents of register or data memory [ ]<sub>C</sub> : Contents of port shown by Code No. C (4 bits) [ ] : Contents of Data Memory shown by contents of Register or Data Memory [ ]p : Contents of Program Memory (16 bits) IC : Instruction Code (6 bits) \* : Instruction with skip function D<sub>C</sub> : Data Memory Column Address (4 bits) D<sub>R</sub> : Data Memory Row Address (2 bits) | H | MANIEMAGNIIG | NOIL | EXPLANATION OF | EXPLANATION OF | MACHII | NE LANG | GUAGE ( | (16BIT) | |--------------|--------------|----------------------|-----------------------------------------------------------------------|---------------------------------------|--------------|----------------|-------------|----------------| | INST.<br>GR. | MNEMONIC | SK I P<br>FUNCT I ON | FUNCTION | OPERATION | IC<br>(6BIT) | A<br>(2BIT) | B<br>(4BIT) | C<br>(4BIT) | | | Al M, I | | Add immediate data to memory | M←(M) + I | 000000 | D <sub>R</sub> | DC | I | | | AIS M, I | * | Add immediate data to memory, then skip if carry | M←(M) + I<br>Skip if carry | 000001 | D <sub>R</sub> | DC | I | | | AIN M, I | * | Add immediate data to memory, then skip if not carry | M←(M) + I<br>Skip if not carry | 000010 | D <sub>R</sub> | DC | I | | | AIC M, I | | Add immediate data to memory with carry | M←(M) + I + ca | 001000 | D <sub>R</sub> | DC | I | | NOIL | AICS M, I | * | Add immediate data<br>to memory with carry,<br>then skip if carry | M←(M)+l+ca<br>Skip if carry | 001001 | D <sub>R</sub> | DC | I | | INSTRUCTION | AICN M, I | * | Add immediate data<br>to memory with carry,<br>then skip if not carry | M←(M) + I + ca<br>Skip if not carry | 001010 | D <sub>R</sub> | DC | I | | | AD r, M | | Add memory to general register | r←(r) + (M) | 010000 | D <sub>R</sub> | DC | R <sub>N</sub> | | ADDITION | ADS r, M | * | Add memory to<br>general register, then<br>skip if carry | r←(r) + (M)<br>Skip if carry | 010001 | D <sub>R</sub> | DC | R <sub>N</sub> | | ₹ | ADN r, M | * | Add memory to general register, then skip if not carry | r←(r) + (M)<br>Skip if not carry | 010010 | D <sub>R</sub> | DC | R <sub>N</sub> | | | AC r, M | | Add memory to general register with carry | r←(r) + (M) + ca | 011000 | D <sub>R</sub> | DC | R <sub>N</sub> | | | ACS r, M | * | Add memory to general register with carry, then skip if carry | r←(r) + (M) + ca<br>Skip if carry | 011001 | D <sub>R</sub> | DC | R <sub>N</sub> | | | ACN r, M | * | Add memory to general register with carry, then skip if not carry | r←(r) + (M) + ca<br>Skip if not carry | 011010 | D <sub>R</sub> | DC | R <sub>N</sub> | | <u>.</u> | MANIENACANIC | NOIL | EXPLANATION OF | EXPLANATION OF | MACHII | NE LANG | GUAGE ( | (16BIT) | |--------------|--------------|-----------------|----------------------------------------------------------------------------|---------------------------------------|--------------|----------------|-------------------------------------|----------------| | INST.<br>GR. | MNEMONIC | SK I P<br>FUNCT | FUNCTION | OPERATION | IC<br>(6BIT) | A<br>(2BIT) | B (4BIT) DC DC DC DC DC DC DC DC DC | C<br>(4BIT) | | | SI M, I | | Subtract immediate data from memory | M←(M) – I | 000011 | D <sub>R</sub> | DC | I | | | SIS M, I | * | Subtract immediate data from memory, then skip if borrow | M←(M) – I<br>Skip if borrow | 000100 | D <sub>R</sub> | DC | I | | | SIN M, I | | Subtract immediate data from memory, then skip if not borrow | M←(M) – I<br>Skip if not borrow | 000101 | D <sub>R</sub> | DC | I | | z | SIB M, I | | Subtract immediate data from memory, with borrow | M←(M) – I – b | 001011 | D <sub>R</sub> | DC | I | | STRUCTION | SIBS M, I | * | Subtract immediate data from memory with borrow, then skip if borrow | M←(M) – I – b<br>Skip if borrow | 001100 | D <sub>R</sub> | DC | I | | Z<br> - | SIBN M, I | * | Subtract immediate data from memory with borrow, then skip if not borrow | M←(M) – I – b<br>Skip if not borrow | 001101 | D <sub>R</sub> | DC | I | | ACTI | SU r, M | | Subtract memory from general register | r←(r) – (M) | 010011 | D <sub>R</sub> | DC | R <sub>N</sub> | | SUBTRACTION | SUS r, M | * | Subtract memory from<br>general register, then<br>skip if borrow | r←(r) – (M)<br>Skip if borrow | 010100 | D <sub>R</sub> | DC | R <sub>N</sub> | | | SUN r, M | * | Subtract memory from<br>general register, then<br>skip if not borrow | r←(r) – (M)<br>Skip if not borrow | 010101 | D <sub>R</sub> | DC | R <sub>N</sub> | | | SB r, M | | Subtract memory from general register with borrow | r←(r) – (M) – b | 011011 | D <sub>R</sub> | DC | R <sub>N</sub> | | | SBS r, M | * | Subtract memory from general register with borrow, then skip if borrow | r←(r) – (M) – b<br>Skip if borrow | 011100 | D <sub>R</sub> | DC | R <sub>N</sub> | | | SBN r, M | * | Subtract memory from general register with borrow, then skip if not borrow | r←(r) – (M) – b<br>Skip if not borrow | 011101 | D <sub>R</sub> | D <sub>C</sub> | R <sub>N</sub> | | · | | NO L | EXPLANATION OF | EXPLANATION OF | MACHII | NE LANG | GUAGE | (16BIT) | |--------------|--------------------------------------|-------------------|------------------------------------------------------------------------------------|------------------------------------------|--------------|----------------|----------------------------------------|-----------------| | INST.<br>GR. | MNEMONIC | SK I P<br>FUNCT I | FUNCTION | OPERATION | IC<br>(6BIT) | A<br>(2BIT) | B (4BIT) DC | C<br>(4BIT) | | | SLTI M, I | * | Skip if memory is less than immediate data | Skip if (M)<1 | 110000 | D <sub>R</sub> | DC | Ι | | CTION | SGEI M, I | * | Skip if memory is<br>greater than or equal<br>to immediate data | Skip if (M)≥I | 110001 | D <sub>R</sub> | DC | I | | INSTRUCTION | SEQI M, I | * | Skip if memory is equal to immediate data | Skip if (M) = I | 110010 | D <sub>R</sub> | DC | I | | I SON I | SNEI M, I | * | Skip if memory is not equal to immediate data | Skip if (M)≠I | 110011 | D <sub>R</sub> | DC | Ι | | COMPARI | SEQ r, M | * | Skip if general register is equal to memory | Skip if (r) = (M) | 001110 | D <sub>R</sub> | DC | R <sub>N</sub> | | Ŭ | SNE r, M | * | Skip if general register is not equal to memory | Skip if (r)≠(M) | 001111 | D <sub>R</sub> | DC | R <sub>N</sub> | | | LD r, M | | Load memory to general register | r←(M) | 000110 | DR | DC | R <sub>N</sub> | | N<br>O | ST M, r | | Store general register to memory | M←(r) | 000111 | D <sub>R</sub> | D <sub>C</sub> D <sub>C</sub> | R <sub>N</sub> | | INSTRUCTION | MVSR M <sub>1</sub> , M <sub>2</sub> | | Move memory to memory in the same row | $(D_R, D_{C1}) \leftarrow (D_R, D_{C2})$ | 100100 | D <sub>R</sub> | D <sub>C1</sub> | D <sub>C2</sub> | | INS | MVIM M, I | | Move immediate data to memory | M←I | 100101 | D <sub>R</sub> | DC | I | | RANSFER | MVGD r, M | | Move memory to destination memory referring to G-register and general register | [(G), (r)]←(M) | 100110 | D <sub>R</sub> | D <sub>C</sub> | R <sub>N</sub> | | TR | MVGS M, r | | Move source memory<br>referring to G-register<br>and general register<br>to memory | M←[(G), (r)] | 100111 | D <sub>R</sub> | Dc | R <sub>N</sub> | | | · MNEMONIC | | NOIT | EXPLANATION OF | EXPLANATION OF | MACHINE LANGUAGE (16BIT) | | | | | | | | |--------------|------------|--------|---------------------------------------|-----------------------------------------------------|-------------------------------------------------------------|-------------------------------|----------------------------------------|------------------------------|----------------|----------------|----------------|----------------|----------------| | INST.<br>GR. | IVIINEIVI | ONIC | SK I P<br>FUNCT | FUNCTION | OPERATION | IC<br>(6BIT) | A<br>(2BIT) | B<br>(4BIT) | (4 | C<br>(4BIT) | | | | | | PLL M, C | | Input PLL port data to memory | M←[PLL] <sub>C</sub> | 101000 | D <sub>R</sub> | DC | 0 | c <sub>N</sub> | | | | | | | FLL | IVI, C | | Output contents of memory to PLL port | [PLL] <sub>C</sub> ←(M) | 101000 | D <sub>R</sub> | DC | 1 | c <sub>N</sub> | | | | | N<br>O | SEG | M, C | | Input SEG port data to memory | M←[SEG] <sub>C</sub> | 101001 | D <sub>R</sub> | DC | 0 | c <sub>N</sub> | | | | | TRUCTIO | 31.0 | IVI, C | Output contents of memory to SEG port | [SEG] <sub>C</sub> ←(M) | 101001 | D <sub>R</sub> | DC | 1 | c <sub>N</sub> | | | | | | S | MARK | M, C | м, с | М, С | М, С | | Input MARK port data to memory | M←[MARK] <sub>C</sub> | | D <sub>R</sub> | DC | 0 | c <sub>N</sub> | | N L | | | | | | | Output contents of memory to MARK port | <br> MARK] <sub>C</sub> ←(M) | 101010 | D <sub>R</sub> | D <sub>C</sub> | 1 | c <sub>N</sub> | | OUTP | 10 | М, С | | Input IO port data to memory | M←[IO] <sub>C</sub> | 101011 | D <sub>R</sub> | DC | 0 | c <sub>N</sub> | | | | | AND | Ю | IVI, C | | Output contents of memory to IO port | [IO] <sub>C</sub> ←(M) | 101011 | D <sub>R</sub> | DC | 1 | c <sub>N</sub> | | | | | PUT, | KEY | D4 6 | P.4. C | KEY M, C | | Input KEY port data to memory | M←[KEY]C | 101100 | D <sub>R</sub> | DC | 0 | c <sub>N</sub> | | | <u> </u> | KLI | IVI, C | | Output contents of memory to KEY port | [KEY] <sub>C</sub> ←(M) | 101100 | D <sub>R</sub> | DC | 1 | c <sub>N</sub> | | | | | | SIO | M C | | Serial input port data of external device to memory | M←[SIO] <sub>C</sub> | 101101 | D <sub>R</sub> | DC | 0 | c <sub>N</sub> | | | | | | 310 | M, C | SIO M, C | | Serial output contents of memory to port of external device | [SIO] <sub>C</sub> ←M | 101101 | D <sub>R</sub> | DC | 1 | c <sub>N</sub> | | | | · | | NOIL | EXPLANATION OF | EXPLANATION OF | MACHII | NE LANG | GUAGE | (16BIT) | |--------------------------|------------|-----------------|-----------------------------------------------------------------------------------------------|--------------------------------|--------------|----------------|-------------------------------------|----------------| | INST.<br>GR. | MNEMONIC | SK I P<br>FUNCT | FUNCTION | OPERATION | IC<br>(6BIT) | A<br>(2BIT) | B (ABIT) DC DC DC DC DC DC DC DC DC | C<br>(4BIT) | | | ORR r, M | | Logical OR of general register and memory | r←(r)√(M) | 010110 | D <sub>R</sub> | DC | R <sub>N</sub> | | NOI | ANDR r, M | | Logical AND of general register and memory | r←(r)∧(M) | 010111 | D <sub>R</sub> | DC | R <sub>N</sub> | | RAT | ORIM M, I | | Logical OR of memory and immediate data | M←(M)√I | 011110 | D <sub>R</sub> | DC | I | | CAL OPERATION NSTRUCTION | ANIM M, I | | Logical AND of<br>memory and<br>immediate data | M←(M)∧I | 011111 | D <sub>R</sub> | DC | I | | LOGIC | XORIM M, I | | Logical exclusive OR of memory and immediate data | M←(M)⊕I | 101110 | D <sub>R</sub> | DC | I | | | XORR r, M | | Logical exclusive OR of general register and memory | r←(r)⊕(M) | 101111 | D <sub>R</sub> | D <sub>C</sub> | R <sub>N</sub> | | | TMTR r, M | * | Test general register bits by memory bits, then skip if all bits specified are true | Skip if r [N (M)]<br>= all "1" | 111000 | D <sub>R</sub> | DC | R <sub>N</sub> | | NSTRUCTION | TMFR r, M | * | Test general register<br>bits by memory bits,<br>then skip if all bits<br>specified are false | Skip if r [N (M)]<br>= all "0" | 111001 | D <sub>R</sub> | DC | R <sub>N</sub> | | INSTR | TMT M, N | * | Test memory bits,<br>then skip if all bits<br>specified are true | Skip if M (N) = all "1" | 111010 | D <sub>R</sub> | DC | N | | JUDGE | TMF M, N | * | Test memory bits,<br>then skip if all bits<br>specified are false | Skip if M (N) = all "0" | 111011 | D <sub>R</sub> | D <sub>C</sub> | N | | BI⊤ | TMTN M, N | * | Test memory bits,<br>then not skip if all<br>bits specified are true | Skip if M (N)<br>= not all "1" | 111100 | D <sub>R</sub> | DC | N | | | TMFN M, N | * | Test memory bits,<br>then not skip if all<br>bits specified are false | Skip if M (N)<br>= not all "0" | 111101 | D <sub>R</sub> | DC | N | | ·- | MNEMONIC | SK I P<br>FUNCT I ON | EXPLANATION OF FUNCTION | EXPLANATION OF | MACHINE LANGUAGE (16BIT) | | | | |-------------------------|--------------------------|----------------------|------------------------------------------------------|---------------------------------------------------------|--------------------------|---------------------------|-------------------------|----------------| | INST<br>GR. | | | | OPERATION | IC<br>(6BIT) | A<br>(2BIT) | B<br>(4BIT) | C<br>(4BIT) | | I NE<br>I O N | CALL ADDR <sub>1</sub> | | Call subroutine | STACK←(PC) + 1 and<br>PC←ADDR <sub>1</sub> | 10000 | ADD | R <sub>1</sub> (11b | it) | | BROUTI | RN | | Return to main routine | PC←(STACK) | 111111 | 00 | 1 | _ | | SUBR<br>I NS TR | RNS | * | Return to main routine and skip unconditionally | PC←(STACK) and skip | 111111 | 01 | | _ | | JUMP<br>I NS TRUCT I ON | JUMP ADDR <sub>1</sub> | | Jump to the address specified | PC←ADDR <sub>1</sub> | 11010 | ADDR <sub>1</sub> (11bit) | | it) | | OTHER<br>RUCTIONS | DAL ADDR <sub>2,</sub> r | | Load program<br>memory in page 0 to<br>DATA register | DATA←[ADDR <sub>2</sub><br>+(r)] <sub>P</sub> in page 0 | 111110 | ADI<br>(6k | OR <sub>2</sub><br>pit) | R <sub>N</sub> | | | CKSTP | | Clock generator stop | Stop clock generator if INH = "0" | 111111 | 10 | _ | _ | | T SN I | NOOP | | No operation | _ | 111111 | 11 | _ | _ | - (Note 1) When executing I/O instruction, input/output of the instruction is automatically controlled according to a value of the most significant bit of Port Code No. (C). - MSB of Code No. (C) = "1" : Output instruction - MSB of Code No. (C) = "0" : Input instruction - (Note 2) Basically execution of SIO instruction is treated similar to execution of other I/O instructions (PLL instruction, SEG instruction, etc.) except the following points : - First, it is necessary to select an external device that becomes a destination of transferring serial data by the chip select code ((C) = FH). (Refer Item 1 of Serial Interface.) - SIO instruction execution time is 55.5 $\mu$ s (5 machine cycle). - (Note 3) As the TC9319F has no input port that is treated in the execution of SEG and MARK instructions, this input instruction cannot be used. - (Note 4) Low order 4 bits out of the program memory address 10 bits designated by DAL instruction are to be indirectly addressed according to contents of the general register. DAL instruction execution time is $22.2\mu s$ (2 machine cycle). #### O Connection of crystal resonator Connect a crystal resonator to the crystal oscillator terminal ( $X_T$ , $\overline{X_T}$ terminal) of a device as illustrated below. This oscillation signal is supplied to the clock generator and the reference frequency divider for generating various CPU timing signals and reference frequency signals. The crystal resonator is able to use 3 kind of crystal oscillation signal for 3.6MHz, 7.2MHz, 10.8MHz. It's necessary to set the X'tal CONTROL PORT of KEY Instruction for adjusting the crystal oscillator. Adjust crystal oscillation frequency while monitoring segment output terminal. (Note) Use a crystal resonator having a low CI value and good starting characteristic. #### O System reset When "L" level signal is input to the $\overline{\text{INI}}$ terminal or $0 \sim 3.5 \text{V}$ is supplied to the $V_{DD}$ terminal (Power ON Reset), system reset is applied to a device. After 10ms of standby time passed after the system reset, a program starts from address 0. Normally, as the Power ON reset function is used, the INI terminal shall be fixed at "H" level. - (Note 1) During the system reset and subsequent standby time, LCD common output and segment output are fixed at "L" level. - (Note 2) After the system reset, I/O ports are all set in the input mode. However, no initialization of output ports and internal ports (G-Register, etc.) is performed. In particular, contents of these ports become indefinite when the power source is initially turned on and therefore, it becomes necessary to initialize them programmatically as necessary. **TOSHIBA** #### O Clock stop mode If CKSTP instruction was executed when the $\overline{\text{INH}}$ terminal is at "L" level, the clock generator and CPU in a device stop to operate completely and it becomes possible to get the memory back-up state with low current consumption (10 $\mu$ A Max. at V<sub>DD</sub> = 5V). At this time, the LCD display output terminals and output ports are all fixed at "L" level automatically and programmatic process of the output terminals is not necessary. In this clock stop mode, supply voltage can be dropped to 2V. In the clock stop mode, a program stops at the executing address of CKSTP instruction, the clock stop mode is released when the $\overline{\text{INH}}$ terminal becomes "H" level and after 10ms of standby time passed, the instruction of next address is executed. - (Note 1) In the clock stop mode, the output terminals are all fixed at "L" level but data immediately before the clock stop mode are kept in the contents of the output ports. - (Note 2) If CKSTP instruction was executed during INH = "H" level, the same operation as NOOP instruction is carried out. (The system is not put in the clock stop mode.) - (Note 3) ON/OFF of PLL circuit is performed according to contents of the reference port. It is therefore necessary to put a device in the PLL OFF mode (to set the reference port data "F") before CKSTP instruction is executed. Example of battery back-up circuit Example of capacitor back-up circuit TC9319F - 24 #### ○ I/O Map All ports in the device are expressed by a matrix of 6 I/O instructions (PLL, SEG, MARK, IO, KEY and SIO, instruction) with 4bit Code No. C. Allocation of these ports is shown above as the I/O Map. In this Map, port names treated in execution of I/O instructions are assigned on the axis of ordinates and port code numbers on the axis of abscissas. G-register and data register are also treated as ports. Basically, data of all ports are treated in unit of 4 bits, and Code No. (C) = $0H\sim7H$ are designated as the input ports and Code No. (C) = $8H\sim FH$ as the output ports. - (Note 1) The oblique lined ports shown on the I/O map are actually not existed in the device. If data was output to an unexisted port when an output instruction was executed, contents of other parts and the data memory are not especially affected. If an unexisting input port was designated when executing an input instruction, contents of data to be read in the data memory will become indefinite. - (Note 2) Ports with \*mark out of output ports on the I/O map are unused ports. Data being output to these ports will become don't care. - (Note 3) Contents of ports expressed in 4 bits, that is, Y1 corresponds to LSB of data of the data memory and Y8 corresponds to MSB. Data of all ports are treated in positive logic. - (Note 4) Ports that are designated by 6 I/O instructions and Code No. C are expressed by encoding as shown below. #### O Programmable counter The programmable counter consists of 2 modulus prescaler, 4bit + 12bit programmable binary counter. These ports are controlled by PLL port ( $\phi$ L10~ $\phi$ L14) and necessary to set of frequency division number or frequency division system. # 1. PLL ports ( $\phi L10 \sim \phi L14$ ) These ports are controlled for all of frequency division number, frequency division system, and IF correction (IF offset) at FM band, and accessed by PLL output instructions designated $[C_N = 0 \sim 4]$ in the operand field. #### 1) Construction of PLL Ports division system Setting of 16 bits for Programmable Counter frequency division number #### 2) Setting of frequency division system The pulse swallow system or the direct frequency division system are selected according to HF and FM ports. Select any of 4 systems available as shown in the following table according to frequency band to be used. | MODE | HF | FM | FREQUENCY DIVISION SYSTEM | EXAMPLE OF<br>RECEIVING<br>BAND | INPUT<br>FREQUENCY<br>RANGE | INPUT<br>TERMINAL | FREQUENCY<br>DIVISION<br>NUMBER | |-----------------|----|----|-----------------------------------------|---------------------------------|-----------------------------|-------------------|---------------------------------| | LF | 0 | 0 | Direct frequency division system | LW, MW, SW <sub>L</sub> | 0.5~ 20MHz | AMIN | n | | HF | 1 | 0 | (1/15/1/16) pulse swallow system | sw <sub>H</sub> | 1~ 60MHz | AMIN | n | | FML | 0 | 1 | (1/15/1/16) pulse swallow system | FM | 50~ 140MHz | FM <sub>IN</sub> | n | | FM <sub>H</sub> | 1 | 1 | (1/2×1/15/1/16) pulse<br>swallow system | WB * | 50~ 185MHz | FM <sub>IN</sub> | 2·n | #### \* : Weather Band (Note) n denotes a programmed divided frequency value. #### 3) IF correction function at FM band When the pulse swallow system was selected, actual frequency division number is variable of $\pm 1$ without changing programmed frequency division value by $\Delta IF \pm 1$ port. This function can be used for IF offset at FM band. And when the direct division system was selected, the IF offset function does not operate. | ⊿IF + 1 | ⊿IF – 1 | FREQUENCY DIVISION<br>NUMBER (FM <sub>H</sub> ) | FREQUENCY DIVISION NUMBER (FM <sub>L</sub> ) | |---------|---------|-------------------------------------------------|----------------------------------------------| | 0 | 0 | 2∙n | n | | 0 | 1 | 2· (n − 1) | n – 1 | | 1 | 0 | 2· (n + 1) | n + 1 | | 1 | 1 | 2· (n − 1) | n – 1 | #### 4) Setting of frequency division number Set frequency division number of the program counter in binary number in P0~P15 ports. • Pulse swallow system (16 bits) - \* Frequency division number setting range (pulse swallow system) $n = 210H \sim FFFFH (528 \sim 65535)$ - Direct frequency division system (12 bits) - \* Frequency division number setting range (Direct Frequency Division System) $n = 10H \sim FFFH (16 \sim 4095)$ - (Note) Since no offset is provided to the program counter, a programmed division number will become an actual division number. However, it will become 2 times of a programmed value in case of FM<sub>H</sub> mode. - (Note) In case of the direct division system, data of P0 $\sim$ P3 ports ( $\phi$ L11) become unconcerned and P4 port becomes LSB. - (Note) All data of frequency division number are updated at the same time when MSB port ( $\phi$ L14) data are set. This is to prevent the lock-up time from being adversely affected by successive change of frequency division number. Therefore, MSB port ( $\phi$ L14) data must be set lastly when frequency division numbers are set. Further, even if data set is considered unnecessary (if data is the same as the previous data), it is necessary to execute data setting only for MSB port ( $\phi$ L14). - 2. Circuit configuration of prescaler and programmable counter - 1) Circuit configuration in case of pulse swallow system The circuit consists of 1/15/1/16 2 modulus prescaler, a 4bit swallow counter, and a 12bit binary programmable counter. Further, in case of FM mode, 2 1/2 divider is added to the front stage of the prescaler. 2) Circuit configuration in case of direct frequency division system In this case, a 12bit programmable counter is only used instead of the prescaler. (Note) Both the FM<sub>IN</sub> and AM<sub>IN</sub> terminals have built-in an amplifier respectively, and are operable at small amplitude with coupled capacitors. Further, when the input terminal not selected according to the frequency division system and the reference port data (4 bits) are all "1", the inputs are pulled down. #### O Reference frequency divider This frequency divider generates 10 kinds of PLL reference frequency signals 1, 3.125, 5, 6.25, 9, 10, 12.5, 25, 50, and 100kHz by dividing external crystal oscillation frequency signals. These frequency signals are selected according to the reference port data. It's necessary to set the X'tal CONTROL Port in accordance with using Crystal resonator. A selected signal is supplied as the reference frequency of the phase comparator described below. Further, according to the contents of the reference port, PLL ON/OFF is performed. #### 1. Reference Port ( $\phi$ L15) This is the internal port to select 10 kinds of reference frequency signals. It is normally accessed by PLL output instruction having $[C_N = 5]$ designated in the operand. Further, when the contents of the reference port are all "1", the programmable counter and the reference counter stop and it becomes PLL OFF mode. #### 2. X'tal CONTROL PORT ( $\phi$ L57) This is the internal port to change the internal clock and dividing ratio reference frequency generating divider according to using Crystal resonation frequency. X'tal CONTROL PORT is set by KEY output instruction having $[C_N = 7]$ designated in the operand. #### Phase comparator The phase comparator compares phase difference between the reference frequency signal supplied from the reference frequency divider and the programmable counter division output and transmits their difference and then, controls VCO through a low-pass filter so that these two signal frequencies and phases agree with each other. As there are two parallel tri-state buffer terminals DO1 and DO2 for output from the phase comparator, it is possible to design optimum filter constant for every FM/AM band. The DO2 T7 output terminal uses as output terminal. (Refer to Item of key Timing Output Port.) DO output timing chart Example of active low-passfilter circuit A DO output timing chart and an example of the active low-pass filter circuit through the Darlington connection of FET and transistors are shown in the above diagram. Further, the filter circuit shown in the above diagram is one example for reference and an actual circuit shall be examined and designed according to the receiving band structure of a system and desired characteristics. #### $\bigcirc$ Unlock detecting bit ( $\phi$ LK17) This is a bit to detect the lock state of PLL system. In the unlocked state, that is, the state where reference frequency is not in accord with the programmable counter division output, (phase error) pulses are output to the unlock F/F at reference frequency cycle from the phase comparator. The unlock F/F is set by these phase pulses. Further, whenever the unlock reset bit is set to "1" by the PLL output instruction designated $[C_N = 7]$ in the operand, the unlock F/F is reset ( $\phi$ L17). After resetting the unlock F/F, the lock state can be detected by accessing the unlock detecting bit by the PLL input instruction designated [ $C_{N}=7$ ] in the operand ( $\phi$ L17). Since pulses are input at reference frequency cycle, it is necessary to access the unlock detecting bit with providing a time more than reference frequency cycle after resetting the unlock F/F. If this time was short, the proper lock state cannot be detected. Therefore, the test enable F/F is provided. This test enable F/F is reset whenever "1" is set for the unlock reset bit and is set to "1" at the unlock detection timing. That is, the unlock state can be properly detected only when this test enable bit ( $\phi$ K17) is set at "1". # O General purpose IF counter This is a 20bit general purpose IF counter that is used to count FM or AM intermediate frequency (IF) and is usable for detection of auto stop signal, etc. The IF counter consists of a 20bit binary counter and IF counter control ports. ## 1. IF Counter Data Ports ( $\phi$ K11 $\sim$ $\phi$ K16) These are the data input ports for reading count data and operating state of the IF counter. Data are read in the data memory by the PLL input instruction designated $[C_N = 1 \sim 6]$ in the operand. Data counted by the IF counter can be input in binary number through the input ports $F0\sim F19$ . This is an input port ( $\phi$ K16) to detect the operating state of the IF Counter. When using the IF counter, count data (F0~F19) shall be processed after confirming that BUSY bit is "0" (Count end) and OVFLOW bit is "0" (no overflow). #### 2. IF counter control ports ( $\phi$ L16, $\phi$ L17) These are ports to output data for control of IF counter operation, and are accessible by the PLL output instruction designated $[C_N = 6 \text{ or } 7]$ in the operand. In the auto mode (MANUAL bit is set to "0"). IF count starts whenever $STA/\overline{STP}$ bit set to "1". IF count ends automatically after passing a gate time selected by #0 or #1 bit. Further, in the manual mode, when $STA/\overline{STP}$ is set to "1", IF count starts and continues till $STA/\overline{STP}$ bit is set to "0". (Note) Input ports and IF input are selectable in 1bit unit. IF counter input is used as general input port IN1 or IN2. (Refer to general INPUT PORT) In case that IF counter is used, IN control bit that corresponds to an input terminal to be used shall be set to "0" and IF input selection control bit shall be designated. - (Note) In the PLL OFF mode, IF counter is reset by force and IF counter input is pulled down. Further, the input that is not selected by IF input selection control bit (IF 1bit) at the IF counter is pulled down. - (Note) After system reset, IN control bit is set to "0" and IF input selection control bit is set to "1". #### 3. IF counter circuit configuration The IF counter consists of input amplifiers, gate time control circuit, and 20bit binary counter. (Note) IF<sub>IN</sub> terminals have built-in amplifiers and are capable of operating at small amplitude with coupled capacitors. #### LCD driver The TC9319F has a built-in 1/2 duty and 1/2 bias drive (frame frequency = 100Hz) LCD driver. Two common outputs (COM1, COM2) output 3 potentials of $V_{DD}$ , 1/2 $V_{DD}$ and GND with 1/4 phase difference. It is possible to display 50 segments of LCD by a combination of these common outputs and 25 segment outputs (S1~S25). That is, this LCD driver is of dynamic type that displays 2 system segments, COM1 system segment and COM2 system segment by one segment output. The LCD driver has no built-in segment decoder and 50 segments are freely usable for 7 segment display as well as mark segment display programmatically. COM1 system segment outputs and COM2 system segment outputs are controlled through execution of SEG instruction and MARK instruction, respectively. ### 1. LCD Driver Timing Chart (Note) During system reset and clock stop mode (When executing CKSTP instruction), common outputs and segment outputs are all fixed at "L" level automatically. ## 2. COM1 system segment ports ( $\phi$ L20 $\sim \phi$ L26) This is a group of ports to output 25 segment data of COM1 system. These ports are accessed by SEG output instruction. Segment data are treated in a unit of 4 bits. When data "1" is output, COM1 system segments are turned "ON" and when data "0" is output, they are turned "OFF". #### 3. COM2 system segment ports ( $\phi L30 \sim \phi L36$ ) This is a group of ports to output 25 segment data of COM2 system. These ports are accessed by MARK output instruction. Segment data are treated in a unit of 4 bits. When data "1" is output, COM2 system segments are turned "ON" and when data "0" is output, they are turned "OFF". (Note) S21~S25 segment output terminal is used as I/O port input/output terminal. This change is set in according to the contents of TERMINAL CONTROL Port. (Refer to input/output port) The content of segment port which set to Input/Output Port don't care. ### • DISP OFF BIT ( $\phi$ L54) This bit controls ON/OFF of the LCD display. When data "1" is set in this bit, common outputs and segment outputs are all fixed at "L" level and all displays are turned off. When data "0" is set in this bit, normal display operation is performed. Further, after system reset, this bit is rest to "0". - (Note) Names of COM1 system and COM2 system ports correspond to names of the segment output terminals, respectively. Further, since contents of all ports are not affected by DISP OFF bit, data can be output as usual even when LCD displays are kept turning off by DISP OFF bit. - (Note) Segment decode can be executed by that a segment decode pattern of that segment is provided in the program memory and read into the data memory by using DAL instruction. Therefore, the LCD driver has no built-in segment decoder. As DAL instruction refers to data stored in the program memory in a unit of 16 bits, the segment ports for 7 segment displays are successively allocated in a unit of 8 bits (7 segments + 1 mark) like Port \$1~\$4, \$5~\$8...., commonly for COM1 and COM2 systems. #### ○ I/O Ports 1. I/O Ports -1, -2, -3 and -4 I/O Ports -1, -2, and -4 are 4bit ports where input/output are selectable in a unit of each bit and I/O Ports -3 is 3bit port where input/output are selectable in a unit of each bit. Input/output are set in I/O ports according to the contents of I/O control inner port. To set input in I/O port, set "0" in I/O control port bit corresponding to that I/O port and to set output in I/O port, set "1". In case of setting input port, data that have been currently input to I/O ports are read in the data memory when IO input instructions corresponding to respective I/O ports are executed. At this time, the contents of the output side latch gives no effect on input data. In case of setting output port, the I/O port output state is controlled by executing IO output instructions corresponding to respective I/O ports. Further, the contents of data currently being output are read in the data memory when IO input instruction is executed. I/O Port 1 and I/O Port 4 is used as the segment output, when I/O Port -1 and -4 are used, the contents of TERMINAL CONTROL Port $(\overline{S21} \sim \overline{S25})$ should be set to "1" by KEY output instruction. I/O Port 3 is also used as the analog input/output of 6bit A/D and D/A converters, and I/O Port 2 is also used as the serial interface. Therefore, when I/O Port -2 and -3 are used, the contents of A/D ON bit and SIO ON bit should be set to "0". (Refer to items of A/D and D/A Converters and Serial Interface.) - (Note) Output side latch P3-4 data are input from Input Port P3-4. - (Note) Output side latch P3-4 data are normally unconcerned, and when A/D converter is in operation it becomes effective. Further, after system reset, the contents of AD ON bit and SIO ON bit are reset to "0", and D/A converter and serial interface terminal becomes I/O port. - (Note) During the clock stop mode, the output state of all I/O ports that have been set in the output mode is automatically fixed at "L" level but the contents of all output latches are kept at the preceding data. - (Note) After system reset, the contents of I/O control ports and TERMINAL CONTROL ports are all reset to "0" and all I/O ports are set in the input mode. TOSHIBA TC9319F #### 2. Key timing output ports (T0~T7) $T0\sim T7$ are CMOS 8bit output ports. Normally $T0\sim T6$ are used for output of key return timing signal of the key matrix. T0~T7 are accessed by the IO output instruction designated [C<sub>N</sub> = 6 or 7] in the operand, ( $\phi$ L46 or $\phi$ L47) (Note) During the clock stop mode, T0~T7 outputs are automatically fixed at "L" level but the contents of the ports are kept at the preceding data. #### 3. General purpose input ports (IN1, IN2) IN1 and IN2 are CMOS 2bit input ports. These ports are also used as the IF counter input and they are selected according to the contents of IN control port. (Refer to Item of General Purpose IF Counter.) In case of setting the input ports, IN control port bit shall be set to "1" by the PLL output instruction designated $[C_N=7]$ in the operand and data of the input terminals are read in the data memory by executing the PLL input instruction designated $[C_N=7]$ in the operand. (Note) When IF counter is used, the contents of IN Port becomes "0". (Note) After system reset, the contents of IN control port are reset to "0". #### 4. Key input ports (K0~K3) K0~K3 are the 4bit exclusive key input terminals for key matrix input. Each of these 4 terminals has a built-in pull-down resistor. Data is read in the data memory from the key input terminal when the key input instruction designated $[C_N = 2]$ in the operand is executed. | | Y1 | Y2 | Y4 | Y8 | |------|----|----|----|----| | φK52 | К0 | K1 | K2 | К3 | ### O Register ports G-Register and Data Registers described in the explanation of CPU are also treated as the inner ports. ### 1. G-Register ( $\phi$ L44) This is a register for addressing row addresses ( $D_R = 4H \sim BH$ ) of the data memory when MVGD /MVGS instruction are executed. This register is accessed by IO output instruction designated [ $C_N = 4$ ] in the operand. (Note) The contents of this register becomes valid only when MVGD/MVGS instruction are executed, and are not concerned with other instructions. (Note) All row address of the data memory also can be designated indirectly by setting data $0H\sim BH$ in the G-register. ( $D_R = 0H\sim BH$ ) ### 2. Data register ( $\phi$ K54~ $\phi$ K57) This register is a 16bit register into which the program memory data are loaded. The contents of this register are read in the data memory in a unit of 4 bits when KEY input instruction designated $[C_N = 4 \sim 7]$ in the operand are executed. This register can be used for LCD segment decoding operation and taking radio band edge data, coefficient data of Binary to BCD conversion, etc. #### Internal control ports The internal control ports are used for reading the internal state of a device into the data memory, that is needed to know for program execution, and for resetting the internal state of a device. #### 1. $\overline{\text{INH}}$ input port ( $\phi$ K44) This is a single bit input port for input the $\overline{\text{INH}}$ terminal data. The contents of this port are read in the data memory by executing IO input instruction designated [CN = 4] in the operand. When CKSTP instruction is executed during "L" level being applied to this terminal, the device is put in the clock stop mode. (Note) In executing the CKSTP instruction, make sure that the contents of the INH input port is "0" and set the PLL OFF mode (set the contents of the reference port to all "1".) before executing the CKSTP instruction. ### 2. 2Hz timer F/F ( $\phi$ K45) The 2Hz timer F/F is set by 2Hz (500ms) signal, and is reset when data "1" is set to 2Hz F/F RESET bit by executing the IO output instruction designated $[C_N = 5]$ in the operand. This F/F output is read in the data memory when the IO input instruction designated $[C_N = 5]$ in the operand is executed. Since the 2Hz timer F/F is automatically set at intervals of 500ms, it can be used for ordinary clock count. The 2Hz timer F/F can be reset only by 2Hz F/F RESET bit, therefore, if data "1" can not be set to the 2Hz RESET bit within the 500ms period, a count error is caused and a correct time may not be obtained. (Note) When the power source is applied or after the CKSTP instruction was executed, the state of 2Hz timer F/F output becomes uncertain. #### 3. 10Hz / 100Hz interval pulses ( $\phi$ K45) 10Hz interval pulse is a 100ms period, 50% duty pulse, and 100Hz interval pulse is a 10ms period, 50% duty pulse and both are output to 10Hz and 100Hz bits. These pulses are read in the data memory when the IO input instruction designated $[C_N = 5]$ in the operand is executed. These outputs have no flip-flop and are available for counting of muting time, and scanning time of tuning, etc. ### 4. CLOCK RESET bit ( $\phi$ L45) Whenever data "1" is set to this bit, time base below 50Hz is reset. (10Hz interval pulse is also reset but 100Hz interval pulse is not reset.) This bit is used for adjustment of clock time. Accuracy of clock at the time is +0.02/-0s. #### 5. Wait F/F bit (φK45) If the power supply voltage at the $V_{DD}$ terminal dropped below 2.5~3.5V during CPU operation, CPU comes to halt to prevent its miss-function at a timing when voltage drops below 2.5~3.5V (Wait Mode). The Wait F/F is set under this state, and when voltage at the $V_{\mbox{DD}}$ terminal rises above 3.5V, CPU restarts to run. Therefore, if Wait F/F bit data was read in the data memory by executing the KEY input instruction designated $[C_N = 5]$ in the operand and Wait F/F bit was set to "1", the initialization, clock correction, etc. shall be performed when necessary. Wait F/F bit is also reset when "1" is set to 2Hz F/F RESET bit. (Note) In the Wait mode, the inner data just before the Wait Mode are retained and no instruction can be executed. ### 6. TEST port ( $\phi$ L57) This TEST Port is an internal port for testing function of device. This port is accessed by executing the KEY output instruction designated $[C_N = 7]$ in the operand. In case of ordinary program, data "0" shall be always set. #### ○ A/D and D/A converters The TC9319F has built-in programmatic sequential comparison type 6bit A/D and D/A converters. 3 I/O port terminals are used for the A/D and D/A converters, which are selected by AD ON bit. When data "1" is set to AD ON bit, P3-1 is switched to the reference voltage input (DC-REF), P3-2 to the analog voltage input (AD $_{\rm IN1}$ ), and P3-3 to the analog voltage input/output (AD $_{\rm IN2}$ /DAO $_{\rm IIT}$ ). In this case, 4 bits of I/O port 3 output side latch, ( $\phi$ L42) and 3 bits of I/O Control Port 3 output side latch ( $\phi$ L52) become A/D and D/A converter control data ports. The A/D, D/A converter consists of 2 6bit D/A converter, comparator, operational amplifier, and control circuit. Construction of A/D, D/a converters (Note) After system reset, AD ON bit, DA ON bit, ADSEL bit, AR5 bit are all reset to "0". (Note) The 6bit D/A circuit for generating reference voltage is commonly used for the A/D converter and D/A converter. #### A / D converter The A/D converter is of 2 channel multiplex type and can be used for field strength measurement, analog voltage level detection, etc. When AR0~AR3 bits data ( $\phi$ L42) are set after setting of AD ON bit, ADSEL bit, and AR4/AR5 bits ( $\phi$ L52) data, comparison voltage corresponding to AR0~AR5 data is compared with input voltage (AD input) in the A/D converter, and the result of this comparison is stored in the comparator output latch. This comparison result is output to the $\overline{AD}$ OUT Port ( $\phi$ K53), and this data is read in the data memory when the KEY input instruction designated [C<sub>N</sub>=3] in the operand is executed. The relation between input voltage and comparison voltage, and the result of comparison to be output is as follows: AD OUT = "0" when input voltage > comparison voltage AD OUT = "1" when input voltage < comparison voltage Further, comparison voltage is calculated according to the following equation : Comparison Voltage = $$V_{REF} \times \frac{n-0.5}{64}$$ (n is AR0~AR5 data value [decimal number] $63 \ge n \ge 1$ ) AD input of $AD_{IN1}$ or $AD_{IN2}$ is selected according to the contents of ADSEL bit. That is, $AD_{IN2}$ input is selected when ADSEL bit is "0" and $AD_{IN1}$ input is selected when ADSEL bit is "1". Construction of A/D converter | AD ON | DA ON | AD SEL | AD INPUT | |-------|-------|--------|-------------------| | 1 | 0 | 0 | AD <sub>IN2</sub> | | 1 | 0 | 1 | AD <sub>IN1</sub> | | 1 | 1 | * | Invalid | - (Note) Wherever AR0~AR3 data are set, comparison carried out. - (Note) \* : don't care. (Note) In case of A/D conveter used, DA ON bit shall be set to "0". Even if DA ON bit is set to "1" and the comparing operation is carried out (data is set to ARO~AR3 bit), the contents of AD OUT become indefinite. (Note) String resistor of A/D converter is set at values lower by 1/2 LSB. #### 2. D/A converter The D/A converter is available for control of electronic volume which is controlled by analog voltage, etc. In case of D/A converter used, when "1" is set to both AD ON bit and DA ON bit, D/A output corresponding to AR0~AR5 data is output from the DA output terminal. When AR0~AR5 data is changed successively, output ripple is generated at time of carry to AR4 because I/O memory layout differs between AR0~AR3 data and AR4~AR5 data. Therefore, at time of carry to AR4, the carry shall be performed after making output to high impedance by setting DA ON bit to "0". In this case, a voltage holding capacitor is connected to the output because of being high impedance. Further, D/A output voltage is calculated according to the following equation : D/A output voltage = $$V_{REF} \times \frac{n}{64}$$ (n is AR0~AR5 data [decimal number] $63 \ge n \ge 1$ ) When the A/D converter and the D/A converter are simultaneously used, perform A/D conversion with D/A ON bit set at "0" and thereafter, output D/A analog voltage by setting DA ON bit at "1". Construction of D/A converter (Note) Add an external buffer circuit to the D/A output if necessary, although it has a built-in buffer. (Note) D/A output range is $0V \sim V_{DD} - 1.0V$ and so, be careful when $V_{REF} = V_{DD}$ . (Note) DA ON bit becomes invalid when AD ON bit is "0". (Note) Voltage value of string resistor of D/A converter is a 64 divided VREF value. #### Serial interface I/O Port-2 can be programmatically switched to the serial interface. The serial interface is a serial I/O dedicated for powerful control of a group of peripheral optional ICs. When switched to the serial interface, 4 terminals of I/O Port-2 are switched to SI, SO, CK and STB terminals. These terminals are connected to external device with 4 serial bus lines for data transfer. By connecting peripheral optional ICs on these bus lines according to system, functions can be expanded. Various external devices such as I/O port extension IC, static display driver, etc. are available. Serial data transfer is carried out by executing the SIO instruction and during this instruction execution time ( $55.5\mu$ s), all data transfer is completed. It is possible to handle all ports of external devices simply as inner ports that are handled through execution of other I/O instructions. Further, two kinds of serial transfer are programmatically selectable. #### 1. Serial transfer control port ( $\phi$ L54) I/O Port-2 and the serial interface are selected and controlled by the KEY output instruction designated $[C_N = 4]$ in the operand $(\phi L54)$ . When SIO ON bit is set to "0", I/O Port-2 is selected and when "1" is set, the serial interface is selected. Further, two kinds of the serial transfer formats are selectable by SIO NCD bit. When SIO NCD bit is set to "0", NCD mode serial transfer format is selected. In the $\overline{\text{NCD}}$ Mode, Port Code No. designated in the operand of SIO is serially transferred together with data. When "1" is set, the NCD Mode results. In the NCD mode, Code No. is not transferred and data only are exchanged. ( $C_N$ value in the operand of SIO instruction becomes don't care.) - (Note) All serial transfers to external devices described in the following table are carried out in the NCD mode. - (Note) In the serial transfer in the NCD mode, designation of chip select code has no meaning. That is, designation of transfer is not selectable. - (Note) After system reset, the contents of SIO ON bit and SIO NCD bit are automatically cleared to "0". (I/O Port-2 has been selected.) #### 2. Chip select As shown in the above diagram, it is possible to freely connect many external devices to the serial bus lines. It is therefore necessary to first select a destination device for serial transfer. Each of external devices on the serial bus lines is allocated with a destination address expressed by 4bit data, that is called chip select code. When this chip select code is designated, data is exchanged with an external device corresponding to that Code No. The chip select port ( $\phi$ L67) is an internal port for designating this chip select code and is accessed by the SIO output instruction designated [ $C_N$ = 7] in the operand. Maximum 16 external devices are selectable with the 4bit chip select code. (Actually, there are some devices each of which may have more than two (2) Chip Select Code Nos. For example ; TC9227P has 2 Chip Select Code Nos and TC9189F has 3 Chip Select Code Nos.) **EXTERNAL DEVICE'S CHIP SELECT CODE TABLE** | CHIP | SELE | CT C | ODE | NO. | EX | TERNAL DEVICE | | | | | | | | | |------|------|------|-----|-----|-----------------|---------------------------|--|--|--|--|--|--|--|--| | #3 | #2 | #1 | #0 | | PRODUCT<br>NAME | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | _ | _ | | | | | | | | | | 0 | 0 | 0 | 1 | 1 | TC9172AP | PLL ** | | | | | | | | | | 0 | 0 | 1 | 0 | 2 | TC9227P / 28P | FLL * | | | | | | | | | | 0 | 0 | 1 | 1 | 3 | TC9173P/F | For I/O port expansion | | | | | | | | | | 0 | 1 | 0 | 0 | 4 | TC9174P / F | For output port expansion | | | | | | | | | | 0 | 1 | 0 | 1 | 5 | TC9175N | VED static display driver | | | | | | | | | | 0 | 1 | 1 | 0 | 6 | IC91/5N | VFD static display driver | | | | | | | | | | 0 | 1 | 1 | 1 | 7 | TC9180N | General purpose static | | | | | | | | | | 1 | 0 | 0 | 0 | 8 | I C9 160IN | display driver (LED/LCD) | | | | | | | | | | 1 | 0 | 0 | 1 | 9 | TC9189F | Dynamic display driver 💥 | | | | | | | | | | 1 | 0 | 1 | 0 | Α | TC9190N | (LED / VFD / LCD) | | | | | | | | | | 1 | 0 | 1 | 1 | В | TC9191P | | | | | | | | | | | 1 | 1 | 0 | 0 | С | _ | _ | | | | | | | | | | | | | | | | | | | | | | | | | (Note) Chip Select Code Nos. of products with \*mark are the same. - (Note) In executing the SIO instruction, first of all, Chip Select Code for a device of transfer destination should be designated by the SIO output instruction. As the Chip Select Code No. which is set once remains unchanged unless another Code No. is designated, it is not necessary to designate Chip Select Code whenever executing the SIO instruction. - (Note) It is not possible to connect devices having the same chip select code to the serial bus line simultaneously. - (Note) After designating Chip Select Code No., data is output to the port of the external device corresponding to chip Select Code No. designated in the instruction's operand by execution of the SIO output instruction, and the contents of the port of the external device are read in the data memory by execution of the SIO input instruction. - (Note) It is inhibited to program the SIO input instruction as an instruction to be executed next to the SIO output instruction. When the SIO input instruction is programmed for execution following the SIO output instruction, the NOOP instruction or the instruction should be inserted between them. #### 3. Serial I/O timing chart • NCD mode output timing At the timing shown in the above chart, Code No. ( $C_1 \sim C_8 : 4$ bits) of the output port of destination device to which data is sent and data ( $Y_1 \sim Y_8 : 4$ bits) are output serially from LSB synchronizing with the fall timing of CK signal. (Note) When executing the SIO output instruction (NCD Mode), C<sub>8</sub> bit of Code No. becomes "1". NCD mode output timing Serial output in the NCD Mode will be 4bit data only. Further, STB output is always fixed at "L" level. • NCD mode input timing When Code No. ( $C_1 \sim C_8$ : 4 bits) of the input port of destination device is output from the SO terminal at the timing shown in the above timing chart, the contents (Y1 $\sim$ Y8: 4 bits) of that input port are serially input into the SI terminal from LSB. SO data is output synchronizing with the fall timing of CK signal and similarly, SI data is input synchronizing with the fall timing of CK signal. (Note) When executing the SIO input instruction (NCD Mode), C<sub>8</sub> bit Code No. becomes "0". ### NCD mode input timing At time of serial input in the NCD Mode, STB output and SO output are always fixed at "L" level. SI data is input synchronizing with the all timing of CK signal. ### 4. Serial timing pulse width Pulse width of each timing signal is shown below. TOSHIBA TC9319F # MAXIMUM RATINGS (Ta = 25°C) | CHARACTERISTIC | SYMBOL | RATING | UNIT | |-----------------------|------------------|---------------------------|------| | Supply Voltage | $V_{DD}$ | -0.3~7.0 | V | | Input Voltage | V <sub>IN</sub> | -0.3~V <sub>DD</sub> +0.3 | V | | Power Dissipation | PD | 400 | mW | | Operation Temperature | T <sub>opr</sub> | <b>- 40∼85</b> | °C | | Storage Temperature | T <sub>stg</sub> | <b>-65∼150</b> | °C | # **ELECTRICAL CHARACTERISTICS** (Unless otherwise specified, $Ta = -40 \sim 85^{\circ}C$ , $V_{DD} = 4.5 \sim 5.5V$ ) | CHARACTERISTIC SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | | |-----------------------|----------------------|----------------|------|------|------|------|--| |-----------------------|----------------------|----------------|------|------|------|------|--| ### CPU operation / PLL stop | Ci o operation/ i EL stop | | | | | | | | |-----------------------------------------|------------------|---|-----------------------------------------------------------------------------------------|-----|-----|------|-----| | Operating Power Supply<br>Voltage Range | V <sub>DD1</sub> | _ | PLL Stop/CPU Operation | 3.5 | 5.0 | 5.5 | V | | Memory Holding Voltage<br>Range | V <sub>HD</sub> | _ | Crystal oscillation stop | 2.0 | ~ | 5.5 | ٧ | | Operating Power Supply<br>Current | I <sub>DD1</sub> | _ | PLL Stop/CPU Operation<br>VDD = 5V, Ta = 25°C<br>in case of connecting<br>10.8MHz X'tal | - | 0.7 | 1.5 | mA | | Memory Holding Power<br>Supply Current | I <sub>HD1</sub> | _ | V <sub>DD</sub> = 5V,<br>Crystal oscillation stop | | 0.1 | 10 | μΑ | | Memory Holding Power<br>Supply Current | I <sub>HD2</sub> | _ | V <sub>DD</sub> = 2V,<br>Crystal oscillation stop | | _ | 5 | μΑ | | Crystal Oscillation Frequency | fxT | _ | _ | 3.6 | 7.2 | 10.8 | MHz | # CPU/PLL operation | Operating Power Supply<br>Voltage Range | V <sub>DD2</sub> | _ | CPU/PLL Operation | 4.5 | 5.0 | 5.5 | V | |-----------------------------------------|------------------|---|-----------------------------------------------------------------------------------|-----|-----|-----|----| | Operating Power Supply<br>Current | I <sub>DD2</sub> | | CPU / PLL Operation<br>$(FM_{ N} = 140MHz)$<br>$V_{DD} = 5V$ , $Ta = 25^{\circ}C$ | l | 10 | 25 | mA | # PLL operating frequency range | FM <sub>IN</sub> (FM <sub>H</sub> Mode) | fFMH | _ | $V_{IN} = 0.5V_{p-p}$ | 50 | ~ | 185 | MHz | |-----------------------------------------|------------------|---|-----------------------|-----|---|-----|-----| | FM <sub>IN</sub> (FM <sub>L</sub> Mode) | fFML | _ | $V_{IN} = 0.3V_{p-p}$ | 50 | ~ | 140 | MHz | | AM <sub>IN</sub> (HF Mode) | fHF | _ | $V_{IN} = 0.3V_{p-p}$ | 1 | ~ | 60 | MHz | | AM <sub>IN</sub> (LF Mode) | $f_LF$ | _ | $V_{IN} = 0.3V_{p-p}$ | 0.5 | ~ | 20 | MHz | | IF <sub>IN1</sub> | f <sub>IF1</sub> | _ | $V_{IN} = 0.3V_{p-p}$ | 0.1 | ~ | 15 | MHz | | IF <sub>IN2</sub> | f <sub>IF2</sub> | _ | $V_{IN} = 0.3V_{p-p}$ | 0.1 | ? | 15 | MHz | | CHARACTERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | | | | | |-----------------------------------------|--------------------------------------|----------------------|-----------------------------|------|------|-----------------------|------------------|--|--|--|--| | PLL operating input amplitude range | | | | | | | | | | | | | FM <sub>IN</sub> (FM <sub>H</sub> Mode) | V <sub>IN</sub> (FM <sub>H</sub> ) | — | f <sub>IN</sub> = 50~185MHz | 0.5 | ~ | V <sub>DD</sub> – 0.5 | V <sub>p-p</sub> | | | | | | FM <sub>IN</sub> (FM <sub>L</sub> Mode) | V <sub>IN</sub> (FM <sub>L</sub> ) | _ | f <sub>IN</sub> = 50~140MHz | 0.3 | ~ | V <sub>DD</sub> – 0.5 | V <sub>p-p</sub> | | | | | | AM <sub>IN</sub> (HF Mode) | V <sub>IN</sub> (HF) | _ | f <sub>IN</sub> = 1~60MHz | 0.3 | ~ | $V_{DD} - 0.5$ | V <sub>p-p</sub> | | | | | | AM <sub>IN</sub> (LF Mode) | V <sub>IN</sub> (LF) | _ | $f_{IN} = 0.5 \sim 20 MHz$ | 0.3 | ~ | $V_{DD} - 0.5$ | V <sub>p-p</sub> | | | | | | IF <sub>IN1</sub> | V <sub>IN</sub> (IF <sub>IN1</sub> ) | _ | $f_{1N} = 0.1 \sim 15 MHz$ | 0.3 | ~ | $V_{DD} - 0.5$ | V <sub>p-p</sub> | | | | | | IF <sub>IN2</sub> | V <sub>IN</sub> (IF <sub>IN2</sub> ) | _ | $f_{IN} = 0.1 \sim 15 MHz$ | 0.3 | ~ | $V_{DD} - 0.5$ | V <sub>p-p</sub> | | | | | # LCD common output (COM1, COM2) | Output | High Level | lOH1 | _ | $V_{OH} = 4.5V, V_{DD} = 5V$ | <b>–</b> 250 | <b>-</b> 750 | _ | | |----------------|------------|-----------------|---|------------------------------|--------------|--------------|------|----| | Current | Low Level | lOL1 | _ | $V_{OH} = 0.5V, V_{DD} = 5V$ | 250 | 750 | _ | μΑ | | 1/2 Bias Volta | age | V <sub>BS</sub> | _ | $V_{DD} = 5V$ , No Load | 2.30 | 2.50 | 2.70 | V | ### LCD segment output (\$1~\$25) | Output | High Level | I <sub>OH2</sub> | _ | $V_{OH} = 4.5V, V_{DD} = 5V$ | <b>–</b> 100 | - 300 | _ | | |---------|------------|------------------|---|------------------------------|--------------|-------|---|---------| | Current | Low Level | l <sub>OL2</sub> | _ | $V_{OH} = 0.5V, V_{DD} = 5V$ | 100 | 300 | | $\mu$ A | ### P1-1~P1-4, P2-1~P2-4 (SO, CK, STB), P3-1~P3-3, P4-1, T0~T6 output port | Output | High Level | l <sub>ОН3</sub> | _ | $V_{OH} = 4.5V, V_{DD} = 5V$ | - 1.0 | - 3.0 | _ | Λ | |---------|------------|------------------|---|------------------------------|-------|-------|---|----| | Current | Low Level | l <sub>OL3</sub> | _ | $V_{OH} = 0.5V, V_{DD} = 5V$ | 1.0 | 3.0 | _ | mA | # INH input port | ĪNH | High Level | V <sub>IH2</sub> | _ | _ | $V_{DD} \times 0.85$ | ~ | $V_{DD}$ | V | |---------------|------------|------------------|---|------------------------------|----------------------|---|---------------------|---------| | Input Voltage | Low Level | V <sub>IL2</sub> | _ | _ | 0 | ~ | $V_{DD} \times 0.5$ | | | Input Leak | High Level | lH1 | _ | $V_{IH} = V_{DD} = 5.5V$ | _ | _ | ± 2 | | | Current | Low Level | l <sub>IL1</sub> | - | $V_{IL} = 0V, V_{DD} = 5.5V$ | _ | _ | ± 2 | $\mu$ A | ### Key input port (K0~K3) | Input | High Level | V <sub>IH1</sub> | _ | _ | $V_{DD} \times 0.7$ | ~ | $V_{DD}$ | V | |---------------|------------|------------------|---|------------------------------------------------------|---------------------|-----|---------------------|--------------------| | Voltage | Low Level | $V_{IL1}$ | | 1 | 0 | ? | $V_{DD} \times 0.3$ | <b>v</b> | | Pull-down Res | istance | R <sub>IN1</sub> | _ | V <sub>IH</sub> = V <sub>DD</sub> = 5V,<br>Ta = 25°C | 50 | 100 | 150 | $\mathbf{k}\Omega$ | TOSHIBA TC9319F # INI, IN1, IN2, P1-1~P1-4, P2-1~P2-4 (SI), P3-1~P3-3, P4-1 port | Input Voltage | High Level | V <sub>IH1</sub> | _ | _ | $V_{DD} \times 0.7$ | ~ | $V_{DD}$ | V | |---------------|------------|------------------|---|------------------------------|---------------------|---|---------------------|---------| | Imput voitage | Low Level | V <sub>IL1</sub> | _ | _ | 0 | ~ | $V_{DD} \times 0.3$ | V | | Input Leak | High Level | l <sub>IH1</sub> | _ | $V_{IH} = V_{DD} = 5.5V$ | _ | _ | ± 2 | | | Current | Low Level | lIL1 | _ | $V_{IL} = 0V, V_{DD} = 5.5V$ | _ | _ | ± 2 | $\mu$ A | # DO1, DO2 (T7) outputs | Output | High Level | <sup>I</sup> ОН3 | _ | $V_{OH} = 4.5V, V_{DD} = 5V$ | - 1.0 | - 3.0 | _ | mΑ | |----------------|------------|------------------|---|----------------------------------------------|-------|-------|-----|------| | Current | Low Level | l <sub>OL3</sub> | _ | $V_{OL} = 0.5V, V_{DD} = 5V$ | 1.0 | 3.0 | l | IIIA | | Tri-State Leak | Current | lTL | _ | $V_{TLH} = V_{DD} = 5.5V,$<br>$V_{TLL} = 0V$ | ı | ı | ± 1 | μΑ | # A/D, D/A converter (DC·REF, A/D $_{IN1}$ , A/D $_{IN2}$ , D/A $_{OUT}$ ) | | | | 11127 | | | ı | | |---------------------------------------------|------------------|---|--------------------------------------------------------------|-----|-------|-----------------------|-----| | Analogue Input Voltage<br>Range | V <sub>ADI</sub> | — | AD <sub>IN1</sub> , AD <sub>IN2</sub> | 0 | ~ | $V_{DD}$ | V | | Analogue Reference<br>Voltage Range | V <sub>REF</sub> | _ | DC·REF | 1.5 | ~ | V <sub>DD</sub> | V | | Resolution | V <sub>RES</sub> | _ | _ | _ | | 6 | bit | | Analogue Reference<br>Voltage Input Current | IREF | _ | DC·REF, Ta = 25°C,<br>V <sub>IH</sub> = V <sub>DD</sub> = 5V | _ | 0.5 | 1.0 | mΑ | | Analogue Output<br>Voltage Range | V <sub>DAO</sub> | _ | DAOUT | 0 | ~ | V <sub>DD</sub> – 1.0 | V | | Analogue Output<br>Voltage Deviation | ∆V <sub>DA</sub> | _ | $I_{DA} = \pm 100 \mu A$ ,<br>$V_{DD} = 5V$ , $Ta = 25$ °C | _ | ± 50 | ± 150 | mV | | Conversion Total Error | _ | _ | _ | _ | ± 0.5 | ± 1.5 | LSB | ### Other | FM <sub>IN</sub> , AM <sub>IN</sub> , IF <sub>IN</sub><br>Input Feedback<br>Resistance | R <sub>f1</sub> | _ | V <sub>DD</sub> = 5V, Ta = 25°C | 250 | 500 | 1000 | kΩ | |----------------------------------------------------------------------------------------|------------------|---|------------------------------------------------------|-----|------|------|----| | X <sub>T</sub> Input Feedback<br>Resistance | R <sub>f2</sub> | - | V <sub>DD</sub> = 5V, Ta = 25°C | 500 | 1000 | 1750 | kΩ | | TEST Input Pull-down<br>Resistance | R <sub>IN2</sub> | _ | V <sub>IH</sub> = V <sub>DD</sub> = 5V,<br>Ta = 25°C | 15 | 30 | 60 | kΩ | Unit: mm Weight: 1.10g (Typ.)