### SONY ### CXD2598 ### CD Digital Signal Processor with Built-in Digital Servo and DAC Description The CXD2598Q is a digital signal processor LSI for CD players. This LSI incorporates a digital servo, digital filter, 1-bit DAC and analog low-pass filter on a single chip. ### **Features** - All digital signal processing during playback is performed with a single chip - · Highly integrated mounting possible due to a built- Digital Signal Processor (DSP) Block - Playback mode supporting CAV (Constant Angular) Velocity) - Frame jitter free - 0.5× to 4× continuous playback possible - Allows relative rotational velocity readout - Wide capture range playback mode - Spindle rotational velocity following method - Supports normal-speed to 4× speed playback - Supports variable pitch playback - The bit clock, which strobes the EFM signal, is generated by the digital PLL. - EFM data demodulationEnhanced EFM frame sync signal protection - Refined super strategy-based powerful error correction C1: double correction, C2: quadruple correction Supported during 4× speed playback - Noise reduction during track jumps - Auto zero-cross mute - Subcode demodulation and Sub-Q data error detection - Digital spindle servo - 16-bit traverse counter - Asymmetry correction circuit - CPU interface on serial bus - Error correction monitor signal, etc. output from a new CPU interface - Servo auto sequencer - Fine search performs track jumps with high accuracy - Digital audio interface outputs - Digital level meter, peak meter - Bilingual compatible - VCO control mode - CD TEXT data demodulation ### Digital Servo (DSSP) Block - Microcomputer software-based flexible servo control - Offset cancel function for servo error signal - Auto gain control function for servo loop - E:F balance, focus bias adjustment functions - Surf jump function supporting micro two-axis - Tracking filter: 6 stages Focus filter: 5 stages Digital Filter, DAC and Analog Low-Pass Filter Blocks - DBB (digital bass boost) function - Digital de-emphasis - Digital attenuation - 8fs oversampling digital filter - Adoption of tertiary $\Delta \Sigma$ noise shaper - S/N: 100dB or more (master clock: 384Fs, typ.) Logical value: 109dB - THD + N: 0.007% or less (master clock: 384Fs, typ.) - Rejection band attenuation: –60dB or less - Double-speed playback supported ### **Applications** CD players ### Structure Silicon gate CMOS IC **Absolute Maximum Ratings** | <ul> <li>Supply voltage</li> </ul> | $V_{DD}$ -0.3 to +7.0 V | |------------------------------------|-----------------------------------------| | <ul> <li>Input voltage</li> </ul> | $V_1 = -0.3 \text{ to } +7.0 \text{ V}$ | | , | (Vss - 0.3V to Vdd + 0.3V) | | <ul> <li>Output voltage</li> </ul> | $V_0$ -0.3 to +7.0 $V$ | | | (Vss - 0.3V to Vpp + 0.3V) | Storage temperature Tstg -40 to +125 °C Supply voltage difference Vss – AVss –0.3 to +0.3 VDD – AVDD –0.3 to +0.3 Note) AVDD includes XVDD and AVss includes XVss. **Recommended Operating Conditions** Supply voltage Vdd 2.7 to 5.5 °C Operating temperature Topr –20 to +75 Note) The VDD for the CXD2598Q varies according to the playback speed selection. | Playback speed | Vdd[V] | | | | | |-----------------|--------------|------------|--|--|--| | r layback speed | CD-DSP block | DAC block | | | | | 4× | 4.75 to 5.25 | | | | | | 2× | 3.0 to 5.5 | 4.5 to 5.5 | | | | | 1× | 2.7 to 5.5 | 2.7 to 5.5 | | | | | I/O Pin Capacitance | | | | |----------------------------------------|----------|-------------------|----| | <ul> <li>Input capacitance</li> </ul> | Cı | 11 (Max.) | рF | | <ul> <li>Output capacitance</li> </ul> | Co | 11 (Max.) | рF | | <ul> <li>I/O capacitance</li> </ul> | CI/O | 11 (Max.) | рF | | Note) Measurement con | nditions | VDD = VI = 0V | | | • | | fv4 _ 1 N / L l = | | Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits. ### **Pin Configuration** ### **Pin Description** | Pin<br>No. | Symbol | | I/O | Description | |------------|--------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Vdd | _ | _ | Digital power supply. | | 2 | Vss | | _ | Digital GND. | | 3 | SOUT | 0 | 1, 0 | Servo block internal serial data output. | | 4 | SOCK | 0 | 1, 0 | Servo block internal serial data readout clock output. | | 5 | XOLT | 0 | 1, 0 | Servo block internal serial data latch output. | | 6 | sqso | 0 | 1, 0 | Sub-Q 80-bit, PCM peak and level data outputs. CD TEXT data output. | | 7 | SQCK | ı | | SQSO readout clock input. | | 8 | SCSY | ı | | GRSCOR resynchronization input. | | 9 | SBSO | 0 | 1, 0 | Sub P to W serial output. | | 10 | EXCK | ı | | SBSO readout clock input. | | 11 | XRST | ı | | System reset. Reset when low. | | 12 | SYSM | ı | | Mute input. Muted when high. | | 13 | DATA | ı | | Serial data input from CPU. | | 14 | XLAT | ı | | Latch input from CPU. Serial data is latched at the falling edge. | | 15 | CLOK | ı | | Serial data transfer clock input from CPU. | | 16 | SENS | 0 | 1, 0 | SENS output to CPU. | | 17 | SCLK | ı | | SENS serial data readout clock input. | | 18 | ATSK | I/O | 1, 0 | Anti-shock input/output. | | 19 | WFCK | 0 | 1, 0 | WFCK output. | | 20 | XUGF | 0 | 1, 0 | XUGF output. MNT0 or RFCK is output by switching with the command. | | 21 | XPCK | 0 | 1, 0 | XPCK output. MNT1 is output by switching with the command. | | 22 | GFS | 0 | 1, 0 | GFS output. MNT2 or XROF is output by switching with the command. | | 23 | C2PO | 0 | 1, 0 | C2PO output. MNT3 or GTOP is output by switching with the command. | | 24 | SCOR | 0 | 1, 0 | Outputs a high signal when either subcode sync S0 or S1 is detected. | | 25 | C4M | 0 | 1, 0 | 4.2336MHz output. In CAV-W mode and variable pitch mode, the 1/4 frequency division of V16M is output. | | 26 | WDCK | 0 | 1, 0 | Word clock output f = 2Fs. GRSCOR is output by switching with the command. | | 27 | COUT | I/O | 1, 0 | Track count signal input/output. | | 28 | MIRR | I/O | 1, 0 | Mirror signal input/output. | | 29 | Vss | | _ | Digital GND. | | 30 | VDD | | _ | Digital power supply. | | 31 | DFCT | I/O | 1, 0 | Defect signal input/output. | | 32 | FOK | I/O | 1, 0 | Focus OK signal input/output. | | 33 | PWMI | ı | | Spindle motor external control input. | | 34 | LOCK | I/O | 1, 0 | GFS is sampled at 460Hz; when GFS is high, this pin outputs a high signal. If GFS is low eight consecutive samples, this pin outputs low. Or input when LKIN = 1. | | Pin<br>No. | Symbol | I/O | | Description | |------------|--------------------|-----|---------|---------------------------------------------------------------------------------------------------| | 35 | MDP | 0 | 1, Z, 0 | Spindle motor servo control output. | | 36 | SSTP | I | | Disc innermost track detection signal input. | | 37 | FSTIO | I/O | 1, 0 | Input/output of 2/3 frequency division for the XTAI pin. | | 38 | SFDR | 0 | 1, 0 | Sled drive output. | | 39 | SRDR | 0 | 1, 0 | Sled drive output. | | 40 | TFDR | 0 | 1, 0 | Tracking drive output. | | 41 | TRDR | 0 | 1, 0 | Tracking drive output. | | 42 | FFDR | 0 | 1, 0 | Focus drive output. | | 43 | FRDR | 0 | 1, 0 | Focus drive output. | | 44 | VDD | _ | _ | Digital power supply. | | 45 | Vss | _ | _ | Digital GND. | | 46 | TEST | ı | | Test pin. Normally, GND. | | 47 | TES1 | ı | | Test pin. Normally, GND. | | 48 | XTSL | ı | | Crystal selection input. Low when the crystal is 16.9344MHz; high when the crystal is 33.8688MHz. | | 49 | VC | ı | | Center voltage input. | | 50 | FE | ı | | Focus error signal input. | | 51 | SE | ı | | Sled error signal input. | | 52 | TE | ı | | Tracking error signal input. | | 53 | CE | ı | | Center servo analog input. | | 54 | RFDC | ı | | RF signal input. | | 55 | ADIO | 0 | Analog | Test pin. Do not connect anything. | | 56 | AVss0 | _ | _ | Analog GND. | | 57 | IGEN | ı | | Operational amplifier constant current input. | | 58 | AV <sub>DD</sub> 0 | _ | _ | Analog power supply. | | 59 | ASYO | 0 | 1, 0 | EFM full-swing output (low = Vss, high = VDD). | | 60 | ASYI | ı | | Asymmetry comparator voltage input. | | 61 | RFAC | ı | | EFM signal input. | | 62 | AVss3 | | _ | Analog GND. | | 63 | CLTV | ı | | Multiplier VCO1 control voltage input. | | 64 | FILO | 0 | Analog | Master PLL filter output (slave = digital PLL). | | 65 | FILI | ı | | Master PLL filter input. | | 66 | PCO | 0 | 1, Z, 0 | Master PLL charge pump output. | | 67 | AV <sub>DD</sub> 3 | | _ | Analog power supply. | | 68 | BIAS | ı | | Asymmetry circuit constant current input. | | 69 | VCTL | I | | Wide-band EFM PLL VCO2 control voltage input. | | Pin<br>No. | Symbol | | I/O | Description | |------------|--------------------|-----|---------|---------------------------------------------------------------------------------------------------------| | 70 | V16M | I/O | 1, 0 | Wide-band EFM PLL VCO2 oscillation output. Wide-band EFM PLL clock input by switching with the command. | | 71 | VPCO | 0 | 1, Z, 0 | Wide-band EFM PLL charge pump output. | | 72 | Vss | _ | _ | Digital GND. | | 73 | MD2 | I | | Digital Out on/off control (low = off, high = on). | | 74 | DOUT | 0 | 1, 0 | Digital Out output. | | 75 | ASYE | I | | Asymmetry circuit on/off (low = off, high = on). | | 76 | VDD | _ | _ | Digital power supply. | | 77 | LRCK | 0 | 1, 0 | D/A interface. LR clock output f = Fs. | | 78 | LRCKI | ı | | D/A interface. LR clock input. | | 79 | PCMD | 0 | 1, 0 | D/A interface. Serial data output. (two's complement, MSB first) | | 80 | PCMDI | ı | | D/A interface. Serial data input. (two's complement, MSB first) | | 81 | BCK | 0 | 1, 0 | D/A interface. Bit clock output. | | 82 | BCKI | ı | | D/A interface. Bit clock input. | | 83 | EMPH | 0 | 1, 0 | Outputs a high signal when the playback disc has emphasis, and a low signal when there is no emphasis. | | 84 | EMPHI | I | | Inputs a high signal when emphasis is on, and a low signal when emphasis is off. | | 85 | XVDD | | | Master clock power supply. | | 86 | XTAI | I | | Crystal oscillation circuit input. Master clock is externally input from this pin. | | 87 | XTAO | 0 | | Crystal oscillation circuit output. | | 88 | XVss | | | Master clock GND. | | 89 | AVDD1 | _ | _ | Analog power supply. | | 90 | AOUT1 | 0 | | Left channel analog output. | | 91 | AIN1 | ı | | Left channel operational amplifier input. | | 92 | LOUT1 | 0 | | Left channel LINE output. | | 93 | AVss1 | _ | _ | Analog GND. | | 94 | AVss2 | _ | _ | Analog GND. | | 95 | LOUT2 | 0 | | Right channel LINE output. | | 96 | AIN2 | I | | Right channel operational amplifier input. | | 97 | AOUT2 | 0 | | Right channel analog output. | | 98 | AV <sub>DD</sub> 2 | | _ | Analog power supply. | | 99 | RMUT | 0 | 1, 0 | Right channel zero detection flag. | | 100 | LMUT | 0 | 1, 0 | Left channel zero detection flag. | Notes) • PCMD is a MSB first, two's complement output. - GTOP is used to monitor the frame sync protection status. (High: sync protection window opens.) - XUGF is the frame sync obtained from the EFM signal, and is negative pulse. It is the signal before sync protection. - XPCK is the inverse of the EFM PLL clock. The PLL is designed so that the falling edge and the EFM signal transition point coincide. - The GFS signal goes high when the frame sync and the insertion protection timing match. - RFCK is derived from the crystal accuracy, and has a cycle of 136µs. - C2PO represents the data error status. - XRAOF is generated when the 32K RAM exceeds the ±28F jitter margin. ### **Monitor Pin Output Combinations** | Comm | and bit | Output data | | | | | | |-------|---------|-------------|------|------|------|--|--| | MTSL1 | MTSL0 | Output data | | | | | | | 0 | 0 | XUGF | XPCK | GFS | C2PO | | | | 0 | 1 | MNT0 | MNT1 | MNT2 | MNT3 | | | | 1 | 0 | RFCK | XPCK | XROF | GTOP | | | ### **Electrical Characteristics** ### 1. DC Characteristics $(VDD = AVDD = 5.0V \pm 5\%, Vss = AVss = 0V, Topr = -20 to +75°C)$ | | Item | | Conditions | Min. | Тур. | Max. | Unit | Applicable pins | | |--------------------------------------------------------------------------------------------|---------------------------|---------|---------------------|-----------|------|--------|------|-----------------|--| | Input voltage (1) | High level input voltage | VIH (1) | | 0.7Vdd | | | V | *1, *11 | | | input voltage (1) | Low level input voltage | Vı∟ (1) | | | | 0.3Vpd | V | 1, 11 | | | Input voltage (2) | High level input voltage | VIH (2) | Schmitt input | 0.8Vpd | | | V | *2, *12 | | | input voltage (2) | Low level input voltage | VIL (2) | Scrimitt input | | | 0.2Vdd | V | 2, 12 | | | Input voltage (3) | High level input voltage | VIH (3) | | 0.8Vpd | | | V | *3 | | | iliput voltage (3) | Low level input voltage | VIL (3) | | | | 0.2Vdd | V | | | | Input voltage (4) | Input voltage | Vin (4) | Analog input | Vss | | VDD | V | *4, *9, *10 | | | Output voltage | High level output voltage | Vон (1) | Iон = −2mA | VDD - 0.8 | | Vdd | V | *5 | | | (1) | Low level output voltage | Vol (1) | IoL = 4mA | Vss | | 0.4 | V | . 3 | | | Output voltage | High level output voltage | Vон (2) | Iон = −4mA | VDD - 0.8 | | Vdd | V | *6 | | | (2) | Low level output voltage | Vol (2) | IoL = 8mA | Vss | | 0.4 | V | | | | Output voltage | High level output voltage | Vон (3) | Iон = -6mA | VDD - 0.8 | | Vdd | V | · *7 | | | Output voltage (1) Output voltage (2) Output voltage (3) Output voltage (4) Input leak cur | Low level output voltage | Vol (3) | IoL = 4mA | Vss | | 0.4 | V | | | | Output voltage | High level output voltage | Vон (4) | Iон = -0.28mA | VDD - 0.5 | | Vdd | V | *8 | | | (4) | Low level output voltage | Vol (4) | IoL = 0.36mA | Vss | | 0.4 | V | | | | Input leak current (1) | | ILI (1) | VIN = Vss<br>or VDD | -10 | | 10 | μA | *1, *2 | | | Input leak current (2) | | lu (2) | VIN = Vss<br>or VDD | -40 | | 40 | μA | *3, *11, *12 | | | Input leak curr | ent (3) | I⊔ (3) | Vi = 1.5 to 3.5V | -20 | | 20 | μΑ | *9 | | | Input leak curr | rent (4) | I⊔ (4) | Vı = 0 to 5.0V | -40 | | 600 | μΑ | *10 | | ### Applicable pins - \*1 SYSM, DATA, XLAT, PWMI, SSTP, XTSL, TEST, TES1, MD2, SCSY - \*2 SQCK, XRST, CLOK, ASYE - \*3 LRCKI, PCMDI, BCKI, EMPHI - \*4 ASYI, RFAC, CLTV, FILI, VCTL - \*5 SQSO, SBSO, SENS, ATSK, WFCK, XUGF, XPCK, GFS, C2PO, SCOR, C4M, WDCK, COUT, MIRR, DFCT, FOK, LOCK, FSTIO, SFDR, SRDR, TFDR, TRDR, FFDR, FRDR, ASYO, DOUT, LRCK, PCMD, BCK, EMPH, RMUT, LMUT, SOUT, SOCK, XOLT - \*6 V16M - \*7 MDP, PCO, VPCO - \*8 FILO - \*9 VC, FE, SE, TE, CE - \*10 RFDC - \*11 EXCK, ATSK, COUT, MIRR, DFCT, FOK, LOCK, PWMI, V16M, FSTIO - \*12 SCLK ### 2. AC Characteristics ### (1) XTAI pin ### (a) When using self-excited oscillation $$(Topr = -20 \text{ to } +75^{\circ}C, VDD = AVDD = 5.0V \pm 5\%)$$ | Item | Symbol | Min. | Тур. | Max. | Unit | |-----------------------|--------|------|------|------|------| | Oscillation frequency | fmax | 7 | | 34 | MHz | ### (b) When inputting pulses to XTAI pin $$(Topr = -20 \text{ to } +75^{\circ}C, VDD = AVDD = 5.0V \pm 5\%)$$ | Item | Symbol | Min. | Тур. | Max. | Unit | |------------------------|--------|-----------|------|------|------| | High level pulse width | twnx | 13 | | 500 | ns | | Low level pulse width | twLX | 13 | | 500 | ns | | Pulse cycle | tcx | 26 | | 1000 | ns | | Input high level | VIHX | VDD - 1.0 | | | V | | Input low level | VILX | | | 0.8 | V | | Rise time, fall time | tr, tr | | | 10 | ns | ### (c) When inputting sine waves to XTAI pin via a capacitor $$(Topr = -20 \text{ to } +75^{\circ}C, VDD = AVDD = 5.0V \pm 5\%)$$ | Item | Symbol | Min. | Тур. | Max. | Unit | |-----------------|--------|------|------|-----------|------| | Input amplitude | Vı | 2.0 | | VDD + 0.3 | Vp-p | ### (2) CLOK, DATA, XLAT, SQCK and EXCK pins $(VDD = AVDD = 5.0V \pm 5\%, Vss = AVss = 0V, Topr = -20 to +75°C)$ | Item | Symbol | Min. | Тур. | Max. | Unit | |----------------------------------|-------------|------|------|------|------| | Clock frequency | fcĸ | | | 0.65 | MHz | | Clock pulse width | twcĸ | 750 | | | ns | | Setup time | <b>t</b> su | 300 | | | ns | | Hold time | tн | 300 | | | ns | | Delay time | <b>t</b> D | 300 | | | ns | | Latch pulse width | twL | 750 | | | ns | | EXCK SQCK frequency | f⊤ | | | 0.65 | MHz | | EXCK SQCK pulse width | <b>t</b> wr | 750 | | | ns | | COUT frequency (during input)* | f⊤ | | | 65 | kHz | | COUT pulse width (during input)* | <b>t</b> wr | 7.5 | | | μs | $<sup>^{\</sup>ast}$ Only when \$44 and \$45 are executed. ### (3) BCKI, LRCKI and PCMDI pins $(VDD = AVDD = 5.0V \pm 5\%, Vss = AVss = 0V, Topr = -20 to +75°C)$ | Item | Symbol | Conditions | Min. | Тур. | Max. | Unit | |------------------|-------------|------------|------|------|------|------| | BCK pulse width | tw | | 94 | | | ns | | PCMDI setup time | <b>t</b> su | | 18 | | | ns | | PCMDI hold time | tн | | 18 | | | ns | | LRCK setup time | <b>t</b> su | | 18 | | | ns | ### (4) SCLK pin | Item | Symbol | Min. | Тур. | Max. | Unit | |------------------|--------|------|------|------|------| | SCLK frequency | fsclk | | | 16 | MHz | | SCLK pulse width | tspw | 31.3 | | | ns | | Delay time | tols | 15 | | | μs | ### (5) COUT, MIRR and DFCT pins ### **Operating frequency** $(VDD = AVDD = 5.0V \pm 5\%, Vss = AVss = 0V, Topr = -20 to +75°C)$ | Item | Symbol | Min. | Тур. | Max. | Max. | Conditions | |----------------------------------|--------|------|------|------|------|------------| | COUT maximum operating frequency | fсоит | 40 | | | kHz | *1 | | MIRR maximum operating frequency | fmirr | 40 | | | kHz | *2 | | DFCT maximum operating frequency | fdfcth | 5 | | | kHz | *3 | \*1 When using a high-speed traverse TZC. \*2 When the RF signal continuously satisfies the following conditions during the above traverse. • $$A = 0.12VDD$$ to $0.26VDD$ • $$\frac{B}{A+B} \le 25\%$$ \*3 During complete RF signal omission. When settings related to DFCT signal generation are Typ. ### 1-bit DAC and LPF Block Analog Characteristics | Analog characteristics | $V_{DD} = AV_{DD} = 5.0V$ | Vss = AVss = 0V | $Ta = 25^{\circ}C$ | |------------------------|---------------------------|-----------------|--------------------| | | | | | | Item | Symbol | Conditions | Crystal | Min. | Тур. | Max. | Unit | | | |-----------------------|--------|----------------------------|---------|------|--------|--------|------|--|--| | Total harmonic | THD | 1kHz, 0dB data | 384Fs | | 0.0050 | 0.0070 | % | | | | distortion | 1110 | TKI IZ, OUD Uala | 768Fs | | 0.0045 | 0.0065 | ] " | | | | Signal-to-noise ratio | S/N | 1kHz, 0dB data | 384Fs | 96 | 100 | | dB | | | | Signal-to-noise ratio | 3/14 | (Using A-weighting filter) | 768Fs | 96 | 100 | | ub | | | Fs = 44.1kHz in all cases. The total harmonic distortion and signal-to-noise ratio measurement circuits are shown below. ### LPF external circuit diagram Block diagram of analog characteristics measurement $$(VDD = AVDD = 5.0V, Vss = AVss = 0V, Topr = -20 to +75°C)$$ | Item | Symbol | Min. | Тур. | Max. | Unit | Applicable pins | |-----------------|--------|------|------|------|------|-----------------| | Output voltage | Vouт | | 1.12 | | Vrms | *1 | | Load resistance | RL | 8 | | | kΩ | *1 | <sup>\*</sup> Measurement is conducted for the above circuit diagrams with the sine wave output of 1kHz and 0dB. ### Applicable pins \*1 LOUT1, LOUT2 ### **Contents** | §1. CPU Interface | | |-------------------------------------------------------------------------------------------------------------------------------------|--------------| | §1-1. CPU Interface Timing | 15 | | §1-2. CPU Interface Command Table | | | §1-3. CPU Command Presets | | | §1-4. Description of SENS Signals | | | §1-5. Description of Commands | 32 | | §2. Subcode Interface | | | §2-1. P to W Subcode Readout | | | §2-2. 80-bit Sub-Q Readout | 62 | | §3. Description of Modes | | | §3-1. CLV-N Mode | | | §3-2. CLV-W Mode | | | §3-3. CAV-W Mode<br>§3-4. VCO-C mode | | | | | | §4. Description of Other Functions §4-1. Channel Clock Recovery by Digital PLL Circuit | 73 | | §4-2. Frame Sync Protection | | | §4-3. Error Correction | | | §4-4. DA Interface | | | §4-5. Digital Out | | | §4-6. Servo Auto Sequence | | | §4-7. Digital CLV | | | §4-8. CD-DSP Block Playback Speed | | | §4-9. DAC Block Playback Speed | | | §4-10. DAC Block Input Timing | 92 | | §4-11. Description of DAC Block Functions<br>§4-12. LPF Block | | | §4-13. Asymmetry Correction | | | §4-14. CD TEXT Data Demodulation | | | | | | §5. Description of Servo Signal Processing System Functions and Comm<br>§5-1. General Description of Servo Signal Processing System | nands<br>101 | | §5-2. Digital Servo Block Master Clock (MCK) | 102 | | §5-3. DC Offset Cancel [AVRG Measurement and Compensation] | 103 | | §5-4. E:F Balance Adjustment Function | | | §5-5. FCS Bias Adjustment Function | | | §5-6. AGCNTL Function | | | §5-7. FCS Servo and FCS Search | 108 | | §5-8. TRK and SLD Servo Control | | | §5-9. MIRR and DFCT Signal Generation | | | §5-10. DFCT Countermeasure Circuit | | | §5-11. Anti-Shock Circuit<br>§5-12. Brake Circuit | | | §5-13. COUT Signal | | | §5-14. Serial Readout Circuit | | | §5-15. Writing to Coefficient RAM | | | §5-16. PWM Output | | | §5-17. Servo Status Changes Produced by LOCK Signal | | | §5-18. Description of Commands and Data Sets | 115 | | §5-19. List of Servo Filter Coefficients | 137 | | §5-20. Filter Composition | 139 | | §5-21. TRACKING and FOCUS Frequency Response | 145 | | 86. Application Circuit | 146 | Explanation of abbreviations AVRG: Average AGCNTL: Auto gain control FCS: Focus Tracking TRK: Sled SLD: DFCT: Defect ### §1. CPU Interface ### §1-1. CPU Interface Timing • CPU interface This interface uses DATA, CLOK and XLAT to set the modes. The interface timing chart is shown below. • The internal registers are initialized by a reset when XRST = 0. ### §1-2. CPU Interface Command Table Total bit length for each register | Register | Total bit length | |----------|------------------| | 0 to 2 | 8 bits | | 3 | 8 to 24 bits | | 4 to 6 | 16 bits | | 7 | 20 bits | | 8 | 32 bits | | 9 | 32 bits | | А | 28 bits | | В | 24 bits | | С | 28 bits | | D | 20 bits | | Е | 20 bits | Command Table (\$0X to 1X) | | | FOCUS SERVO ON<br>(FOCUS GAIN<br>NORMAL) | FOCUS SERVO ON<br>(FOCUS GAIN<br>DOWN) | FOCUS SERVO OFF,<br>0V OUT | FOCUS SERVO OFF,<br>FOCUS SEARCH<br>VOLTAGE OUT | FOCUS SEARCH<br>VOLTAGE DOWN | FOCUS SEACH<br>VOLTAGE UP | ANTI SHOCK ON | ANTI SHOCK OFF | BRAKE ON | BRAKE OFF | TRACKING GAIN<br>NORMAL | TRACKING GAIN UP | TRACKING GAIN UP<br>FILTER SELECT 1 | TRACKING GAIN UP<br>FILTER SELECT 2 | |---------|-------------|------------------------------------------|----------------------------------------|----------------------------|-------------------------------------------------|------------------------------|---------------------------|---------------|----------------|----------|-----------|-------------------------|------------------|-------------------------------------|-------------------------------------| | | | FOCUS SI<br>(FOCUS G<br>NORMAL) | FOCUS<br>(FOCUS<br>DOWN) | FOCU<br>0V OL | FOCU | FOCU | FOCU | ANTI | ANTI | BRAK | BRAK | TRACKIN | TRAC | TRAC | TRAC<br>FILTE | | | 8 | I | I | I | I | I | I | I | I | I | I | I | I | I | I | | Data 5 | 2 | I | I | I | I | I | I | I | I | I | I | ı | ı | ı | Ι | | Dat | D2 | I | I | I | I | I | I | I | I | I | I | ı | I | ı | Ι | | | D3 | I | I | I | I | I | ı | I | I | I | I | I | I | ı | I | | | 7 | I | I | I | I | I | ı | I | I | I | I | I | I | ı | I | | a 4 | D2 | I | I | I | I | I | ı | I | I | I | I | ı | I | ı | I | | Data 4 | 90 | I | I | I | I | I | ı | I | I | I | I | I | I | ı | I | | | 70 | I | I | I | I | I | ı | I | I | I | I | ı | I | ı | I | | | 80 | I | I | I | I | I | ı | I | I | I | I | ı | I | ı | I | | 33 | 60 | I | I | I | I | I | ı | I | I | I | I | ı | I | ı | I | | Data 3 | D10 | I | I | I | I | I | ı | I | I | I | I | ı | I | ı | I | | | D11 | I | I | I | I | ı | ı | I | I | I | ı | ı | ı | ı | I | | | D12 | I | I | I | I | I | ı | I | I | I | I | ı | I | ı | I | | a 2 | D13 | I | I | I | I | I | ı | I | I | I | I | ı | I | ı | I | | Data 2 | D14 | I | I | I | I | I | I | I | I | I | I | I | I | ı | I | | | D15 | I | I | I | I | I | ı | I | I | I | I | I | I | ı | I | | | D16 | I | I | I | I | 0 | - | I | I | I | I | I | I | - | 0 | | a<br>1 | D17 | I | I | 0 | - | - | - | I | I | I | I | 0 | - | | I | | Data 1 | D18 | 0 | - | I | I | I | I | 0 | I | - | 0 | ı | I | ı | Ι | | | D19 | - | - | 0 | 0 | 0 | 0 | 1 | 0 | I | | I | I | I | I | | Address | D23 to D20 | 0000 | | | | | | | | | | | | | | | 6 | Collination | | | FOCUS | | | | | | | TRACKING | CONTROL | | | | | 20,000 | Register | | | 0 | | - | | | | | | | | | | -: Don't care -: Don't care Command Table (\$2X to 3X) | | | OFF | NO | JUMP | JUMP | | | NOVE | OVE | | | efault) | | | | |---------|----------------------|--------------------|-------------------|--------------------|--------------------|----------------|---------------|-------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------------------------------|------------------------------------|------------------------------------|-------------------| | | | TRACKING SERVO OFF | TRACKING SERVO ON | FORWARD TRACK JUMP | REVERSE TRACK JUMP | SLED SERVO OFF | SLED SERVO ON | FORWARD SLED MOVE | REVERSE SLED MOVE | | | SLED KICK LEVEL<br>(±1 × basic value) (Default) | SLED KICK LEVEL (±2 × basic value) | SLED KICK LEVEL (±3 × basic value) | SI ED KICK I EVEI | | | | TRACKII | TRACKII | FORWA | REVERS | SLED SE | SLED SE | FORWA | REVERS | | | SLED KI<br>(±1 × bas | SLED KI<br>(±2 × bas | SLED KI<br>(±3 × bas | 17 01 10 | | | 8 | I | I | I | I | I | I | I | ı | | 8 | I | I | I | | | Data 5 | 5 | I | I | ı | ı | I | ı | I | ı | Data 5 | 5 | I | I | I | | | Dat | D2 | I | I | I | I | ı | ı | I | ı | Dat | D2 | ı | I | I | | | | D3 | I | ı | ı | ı | I | ı | I | ı | | D3 | I | I | I | | | | 72 | I | I | I | I | I | I | I | ı | | 7 | I | I | I | | | Data 4 | D5 | I | I | I | I | I | ı | I | ı | Data 4 | D5 | I | I | I | | | Dat | 90 | I | I | I | I | I | ı | I | I | Dat | 90 | ı | I | I | | | | D7 | I | I | I | I | I | I | I | I | | D7 | ı | I | I | | | | 80 | I | I | I | I | I | I | I | ı | | 80 | I | I | I | | | Data 3 | 60 | I | I | I | ı | I | I | I | ı | Data 3 | 60 | ı | I | I | | | Dat | D10 | I | I | I | ı | I | I | I | ı | Dat | D10 | ı | I | I | | | | 110 | I | I | I | I | I | ı | I | ı | | 110 | ı | I | I | | | | D12 | I | I | I | I | I | I | I | ı | | D12 | I | I | I | | | Data 2 | D13 | I | I | I | I | I | I | I | ı | a 2 | D13 | I | I | I | | | Dat | D14 | I | I | I | ı | I | I | I | ı | Data 2 | D14 | I | I | I | | | | D15 | I | I | I | ı | I | I | I | ı | | D15 | ı | I | I | | | | D16 | I | I | I | I | 0 | 1 | 0 | - | Data 1 | D16 | 0 | - | 0 | , | | Data 1 | D17 | _ | I | | I | 0 | 0 | - | _ | Dai | D17 | 0 | 0 | - | , | | Dat | D18 | 0 | - | 0 | - | I | I | I | I | | D18 | 0 | 0 | 0 | ( | | | D19 | 0 | 0 | - | - | I | I | ı | I | Address | D19 | 0 | 0 | 0 | ( | | Address | D23 to D20 | | | | 2 | 0 | | | | Add | D23 to D20 | | 0 | -<br>-<br>0 | | | 700000 | | | | | TRACKING | MODE | | | | 700000 | | SELECT | | | | | 1000 | Lagister<br>Lagister | | | | c | | | | | i de la companya l | - Acgister | | c | າ | | # Command Table (\$340X) | | | 00)<br>AIN | 01)<br>OST FILTER A-H | 02)<br>OST FILTER A-L | KRAM DATA (K03)<br>SLED LOW BOOST FILTER B-H | KRAM DATA (K04)<br>SLED LOW BOOST FILTER B-L | 05)<br>GAIN | 06)<br>GAIN | 07)<br>אוא | 08)<br>:UT FILTER A | 09)<br>:UT FILTER B | KRAM DATA (K0A)<br>FOCUS LOW BOOST FILTER A-H | KRAM DATA (K0B)<br>FOCUS LOW BOOST FILTER A-L | KRAM DATA (KOC)<br>FOCUS LOW BOOST FILTER B-H | KRAM DATA (K0D)<br>FOCUS LOW BOOST FILTER B-L | KRAM DATA (K0E)<br>FOCUS PHASE COMPENSATE FILTER A | 0F)<br>T HOLD GAIN | |-----------|-----------------------|------------------------------------|-----------------------------------|-----------------------------------|----------------------------------------------|----------------------------------------------|-------------------------------------|-------------------------------------|-----------------------------------|--------------------------------------------|------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|----------------------------------------------------|-------------------------------------------| | | | KRAM DATA (K00)<br>SLED INPUT GAIN | KRAM DATA (K01)<br>SLED LOW BOOST | KRAM DATA (K02)<br>SLED LOW BOOST | KRAM DATA (K03)<br>SLED LOW BOOS | KRAM DATA (K04)<br>SLED LOW BOOS | KRAM DATA (K05)<br>SLED OUTPUT GAIN | KRAM DATA (K06)<br>FOCUS INPUT GAIN | KRAM DATA (K07)<br>SLED AUTO GAIN | KRAM DATA (K08)<br>FOCUS HIGH CUT FILTER A | KRAM DATA (K09)<br>FOCUS HIGH CUT FILTER | KRAM DATA (K0A<br>FOCUS LOW BOO | KRAM DATA (K0B)<br>FOCUS LOW BOO | KRAM DATA (K0C)<br>FOCUS LOW BOO | KRAM DATA (K0D)<br>FOCUS LOW BOO | KRAM DATA (K0E)<br>FOCUS PHASE CC | KRAM DATA (K0F)<br>FOCUS DEFECT HOLD GAIN | | | 8 | KD0 | Data 2 | 5 | KD1 | Dat | D2 | KD2 | | D3 | KD3 | | 7 | KD4 | KD4 | KD4 | XD4 | KD4 | ۳<br>1 | D2 | KD5 | Data 1 | 90 | KD6 | | 10 | KD7 | | 80 | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | | ss 4 | 60 | 0 | 0 | - | - | 0 | 0 | - | - | 0 | 0 | - | - | 0 | 0 | - | - | | Address 4 | D10 | 0 | 0 | 0 | 0 | - | - | - | - | 0 | 0 | 0 | 0 | - | - | - | - | | | 110 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | | Address 3 | D15 to D12 | | | | | • | | | 0 | | | | | | | | | | Address 2 | D19 to D16 | | | | | | | | 0 | 0 0 - | | | | | | | | | Address 1 | D23 to D20 | | | | | | | | | -<br>-<br>-<br>-<br>-<br>- | | | | | | | | | 600 | | SELECT | | | | | | | | | | | | | | | | | Cogistor | negister<br>Pregister | | | | | | | | | | | | | | | | | Command Table (\$341X) | | | | | | ı | | 1 | ı | 1 | | ı | 1 | | 1 | | | | |-----------|------------|----------------------------------------------------|--------------------------------------|------------------------------------------|------------------------------------|---------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------|---------------------------------|----------------------------------------|-----------------------------------------------|-----------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------| | | | KRAM DATA (K10)<br>FOCUS PHASE COMPENSATE FILTER B | KRAM DATA (K11)<br>FOCUS OUTPUT GAIN | KRAM DATA (K12)<br>ANTI SHOCK INPUT GAIN | KRAM DATA (K13)<br>FOCUS AUTO GAIN | KRAM DATA (K14)<br>HPTZC / AUTO GAIN HIGH PASS FILTER A | KRAM DATA (K15)<br>HPTZC / AUTO GAIN HIGH PASS FILTER B | KRAM DATA (K16)<br>ANTI SHOCK HIGH PASS FILTER A | KRAM DATA (K17)<br>HPTZC / AUTO GAIN LOW PASS FILTER B | KRAM DATA (K18)<br>FIX | KRAM DATA (K19)<br>TRACKING INPUT GAIN | KRAM DATA (K1A)<br>TRACKING HIGH CUT FILTER A | KRAM DATA (K1B)<br>TRACKING HIGH CUT FILTER B | KRAM DATA (K1C)<br>TRACKING LOW BOOST FILTER A-H | KRAM DATA (K1D)<br>TRACKING LOW BOOST FILTER A-L | KRAM DATA (K1E)<br>TRACKING LOW BOOST FILTER B-H | KRAM DATA (K1F)<br>TRACKING LOW BOOST FILTER B-L | | | 8 | KD0 | Data 2 | 5 | KD1 | KD 4 | KD1 | KD1 | KD1 | KD1 | KD1 | KD1 | ξΩ. | KD1 | Da | D2 | KD2 | | D3 | KD3 | | D4 | KD4 | a<br>1 | D2 | KD5 | Data 1 | 90 | KD6 | | 10 | KD7 | | D8 | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | _ | | ss 4 | 60 | 0 | 0 | - | - | 0 | 0 | - | - | 0 | 0 | - | - | 0 | 0 | - | - | | Address 4 | D10 | 0 | 0 | 0 | 0 | - | - | - | - | 0 | 0 | 0 | 0 | - | - | - | - | | | D11 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | _ | | Address 3 | D15 to D12 | | | | | | | | 0 | | | | | | | | | | Address 2 | D19 to D16 | | | | | | | | 2 | )<br>)<br>- | | | | | | | | | Address 1 | D23 to D20 | | | | | | | | 0 | -<br>-<br>-<br>-<br>-<br>-<br>- | | | | | | | | | 7 | | | | | | | | | H<br>C<br>L | | | | | | | | | | - Coincto | laisibau | | | | | | | | c | ဂ | | | | | | | | # Command Table (\$342X) | | | | | | | | | Ė | ب | B-H | B-L | 4 | | В | | | | |-----------------------------------------|------------|-------------------------------------------------------|-------------------------------------------------------|-----------------------------------------|---------------------------------------|------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------|------------------------------------------------|-----------------------------|-----------------------------| | | | KRAM DATA (K20)<br>TRACKING PHASE COMPENSATE FILTER A | KRAM DATA (K21)<br>TRACKING PHASE COMPENSATE FILTER B | KRAM DATA (K22)<br>TRACKING OUTPUT GAIN | KRAM DATA (K23)<br>TRACKING AUTO GAIN | KRAM DATA (K24)<br>FOCUS GAIN DOWN HIGH CUT FILTER A | KRAM DATA (K25)<br>FOCUS GAIN DOWN HIGH CUT FILTER B | KRAM DATA (K26)<br>FOCUS GAIN DOWN LOW BOOST FILTER A-H | KRAM DATA (K27)<br>FOCUS GAIN DOWN LOW BOOST FILTER A-L | KRAM DATA (K28)<br>FOCUS GAIN DOWN LOW BOOST FILTER B | KRAM DATA (K29)<br>FOCUS GAIN DOWN LOW BOOST FILTER B | KRAM DATA (K2A)<br>FOCUS GAIN DOWN PHASE COMPENSATE FILTER A | KRAM DATA (K2B)<br>FOCUS GAIN DOWN DEFECT HOLD GAIN | KRAM DATA (K2C)<br>FOCUS GAIN DOWN PHASE COMPENSATE FILTER | KRAM DATA (K2D)<br>FOCUS GAIN DOWN OUTPUT GAIN | KRAM DATA (K2E)<br>NOT USED | KRAM DATA (K2F)<br>NOT USED | | | 20 | KD0 | Data 2 | 5 | KD1 | KD1 | KD1 | ΚĐ. | KD. | KD. | KD1 | KD1 | KD. | KD1 | Dai | D2 | KD2 | | D3 | KD3 | | D4 | KD4 | a<br>1 | D5 | KD5 | Data | 90 | KD6 | | D7 | KD7 | | 80 | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | ~ | | ss 4 | 60 | 0 | 0 | - | ~ | 0 | 0 | - | - | 0 | 0 | - | - | 0 | 0 | - | - | | Address 4 | D10 | 0 | 0 | 0 | 0 | - | - | - | - | 0 | 0 | 0 | 0 | - | - | - | - | | | 110 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | | Address 3 | D15 to D12 | | | | | | | | 2 | 0 | | | | | | | | | Address 2 | D19 to D16 | | | | | | | | 4 | 0 | | | | | | | | | Address 1 | D23 to D20 | | | | | | | | 0 | -<br>-<br>-<br>-<br>-<br>- | | | | | | | | | 000000000000000000000000000000000000000 | | | | | | | | | L<br>L | | | | | | | | | | Dogistor | negister | | | | | | | | | ာ | | | | | | | | Command Table (\$343X) | | | | | | | | | | | Ą. | A-L | B.H | B-L | ER A | ER B | | | |-----------------------------------------|------------|----------------------------------------------------------|-------------------------------------------------|-----------------------------|----------------------------------------------------|----------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------|-----------------------------| | | | KRAM DATA (K30)<br>SLED INPUT GAIN (when SFSK = 1 TGup2) | KRAM DATA (K31)<br>ANTI SHOCK LOW PASS FILTER B | KRAM DATA (K32)<br>NOT USED | KRAM DATA (K33)<br>ANTI SHOCK HIGH PASS FILTER B-H | KRAM DATA (K34)<br>ANTI SHOCK HIGH PASS FILTER B-L | KRAM DATA (K35)<br>ANTI SHOCK FILTER COMPARATE GAIN | KRAM DATA (K36)<br>TRACKING GAIN UP2 HIGH CUT FILTER A | KRAM DATA (K37)<br>TRACKING GAIN UP2 HIGH CUT FILTER B | KRAM DATA (K38)<br>TRACKING GAIN UP2 LOW BOOST FILTER A-H | KRAM DATA (K39)<br>TRACKING GAIN UP2 LOW BOOST FILTER A-L | KRAM DATA (K3A)<br>TRACKING GAIN UP2 LOW BOOST FILTER E | KRAM DATA (K3B)<br>TRACKING GAIN UP2 LOW BOOST FILTER E | KRAM DATA (K3C)<br>TRACKING GAIN UP PHASE COMPENSATE FILTER A | KRAM DATA (K3D)<br>TRACKING GAIN UP PHASE COMPENSATE FILTER B | KRAM DATA (K3E)<br>TRACKING GAIN UP OUTPUT GAIN | KRAM DATA (K3F)<br>NOT USED | | | | | _ ` | | _ ` | _ ` | _ ` | <u> </u> | <u> </u> | _ · | | | | | | <u> </u> | | | | D0 | δ<br>Q | χ<br>Ω | δ<br>Ω | δ<br>Q | δ<br>Θ | δ<br>Ω | KD0 | Υ<br>V | Υ<br>V<br>V | δ<br>Q | KD0 | χ<br>Θ | KD0 | δ | KD0 | KD0 | | Data 2 | 10 | δ<br>2 | δ | ξQ. | ð | ð | δ | ξ. | δ | <u>8</u> | δ | ð | δ | KD. | δ | ξ. | ξ<br>Σ | | Ds | D2 | KD2 | | D3 | KD3 | | D4 | XD4 | X<br>V | XD4 | XD4 | X<br>V | XD4 | XD4 | X<br>V | XD4 | XD4 | X<br>V | XD4 | XD4 | XD4 | XD4 | KD4 | | a 1 | D5 | KD5 | Data 1 | 9Q | KD6 | | D7 | KD7 | | D8 | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | | ss 4 | 60 | 0 | 0 | - | ~ | 0 | 0 | - | - | 0 | 0 | ~ | - | 0 | 0 | - | - | | Address 4 | D10 | 0 | 0 | 0 | 0 | - | - | - | - | 0 | 0 | 0 | 0 | - | - | - | - | | | D11 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | ~ | | Address 3 | D15 to D12 | | | | | | | | 0 | -<br>-<br>-<br>-<br>-<br>- | | | | | | | | | Address 2 | D19 to D16 | | | | | | | | 2 | 0 | | | | | | | | | Address 1 | D23 to D20 | | | | | | | | 0 | -<br>-<br>-<br>-<br>-<br>- | | | | | | | | | 000000000000000000000000000000000000000 | | | | | | | | | L<br>L | | | | | | | | | | rotoico | Neglister | | | | | | | | c | ဂ | | | | | | | | # Command Table (\$344X) | | | KRAM DATA (K40)<br>TRACKING HOLD FILTER INPUT GAIN | KRAM DATA (K41)<br>TRACKING HOLD FILTER A-H | KRAM DATA (K42)<br>TRACKING HOLD FILTER A-L | KRAM DATA (K43)<br>TRACKING HOLD FILTER B-H | KRAM DATA (K44)<br>TRACKING HOLD FILTER B-L | KRAM DATA (K45)<br>TRACKING HOLD FILTER OUTPUT GAIN | KRAM DATA (K46)<br>TRACKING HOLD INPUT GAIN (when THSK = 1 TGup2) | KRAM DATA (K47)<br>NOT USED | KRAM DATA (K48)<br>FOCUS HOLD FILTER INPUT GAIN | KRAM DATA (K49)<br>FOCUS HOLD FILTER A-H | KRAM DATA (K4A)<br>FOCUS HOLD FILTER A-L | KRAM DATA (K4B)<br>FOCUS HOLD FILTER B-H | KRAM DATA (K4C)<br>FOCUS HOLD FILTER B-L | KRAM DATA (K4D)<br>FOCUS HOLD FILTER OUTPUT GAIN | KRAM DATA (K4E)<br>NOT USED | KRAM DATA (K4F)<br>NOT USED | |-----------|------------|----------------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------|-----------------------------|-------------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|--------------------------------------------------|-----------------------------|-----------------------------| | | 00 | KD0 | a 2 | 5 | Ž<br>Z | ΣĐ | χ<br>Σ | Ž<br>Z | δ | δ | Ž<br>Z | Σ | δ | Ž<br>Z | δ | δ | ΣĐ | ΣĐ | ΣĐ | KD1 | | Data 2 | D2 | KD2 | | D3 | KD3 | | 4 | KD4 | a<br>1 | D2 | KD5 | Data 1 | 90 | KD6 | | D7 | KD7 | | 80 | 0 | _ | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | _ | 0 | - | | Address 4 | 60 | 0 | 0 | _ | 1 | 0 | 0 | 1 | _ | 0 | 0 | - | - | 0 | 0 | _ | - | | Addr | D10 | 0 | 0 | 0 | 0 | _ | _ | 1 | _ | 0 | 0 | 0 | 0 | 1 | _ | _ | 1 | | | D11 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | 1 | - | 1 | | Address 3 | D15 to D12 | | | | | | | | 4 | 0 | | | | | | | | | Address 2 | D19 to D16 | | | | | | | | 0 | 0 | | | | | | | | | Address 1 | D23 to D20 | | | | | | | | 0 | -<br>-<br>-<br>-<br>-<br>-<br>- | | | | | | | | | | | | | | | | | | H<br>C<br>L | | | | | | | | | | rataiso | in a grand | | | | | | | | c | n | | | | | | | | Command Table (\$348X to 34FX) | _ | | | | | | | 1 | _ | | | | | |-----------|------------|-------------------------|--------------------------------|--------------------|----------------------------------|---|--------|-----------|-----|---------------------|---------------|----------------------| | | | PGFS, PFOK, RFAC | DOUT | Booster Surf Brake | Booster | | | | | FCS Bias Limit | FCS Bias Data | Traverse Center Data | | | 00 | 0 | 0 | 0 | LB2S0 | 0 | 0 | | 8 | I | I | 0/1 | | Data 3 | 5 | 0 | 0 | 0 | LB2S1 | 0 | 0 | Data 3 | 5 | FBL1 | FB1 | ≥ | | Dat | D2 | 0 | 0 | 0 | LB1S0 | 0 | 0 | Dat | D2 | FBL2 | FB2 | TV2 | | | D3 | 0 | DOUT<br>EN2 | 0 | LB1S1 | 0 | 0 | | D3 | FBL3 FBL2 FBL1 | FB3 | TV3 TV2 | | | 7 | 0 | N W | 0 | HBST0 | 0 | 0 | | D4 | | FB4 | TV4 | | a 2 | D5 | 0 | | 0 | HBST1 HBST0 | 0 | 0 | 3.2 | D2 | FBL7 FBL6 FBL5 FBL4 | FB5 | TV5 | | Data 2 | 90 | 0 | DOUT DOUT DOUT<br>EN1 DMUT WOD | 0 | 0 | 0 | 0 | Data 2 | 90 | FBL6 | FB6 | 1V6 | | | D7 | 0 | DOUT<br>EN1 | 0 | ILBZON | 0 | 0 | | D7 | FBL7 | FB7 | | | | 80 | 3FOK0 | CAT II | 0 | LB10N | 0 | 0 | 1 | 80 | | FB8 | TV8 TV7 | | F | 60 | SFOK1 | EMPH | 0 | LB10NF | 0 | 0 | Data 1 | 60 | FBL9 FBL8 | FB9 | 6/1 | | Data | D10 | PGFS0 F | COPY EMPH<br>EN D | SFBK2 | FHBON | 0 | 0 | | D10 | 0 | 1 | 0 | | | D11 | PGFS1 PGFS0 RFOK1 RFOK0 | A/D<br>SEL | SFBK1 SFBK2 | THBON FHBON TLB1ON FLB10N TLB2ON | 0 | 0 | | D11 | 1 | 0 | 0 | | | D12 | 0 | 0 | _ | 0 | - | 0 | ss 2 | D12 | | ~ | 1 | | ss 2 | D13 | 0 | - | _ | 0 | 0 | - | Address 2 | D13 | | ~ | | | Address 2 | D14 | 0 | 0 | 0 | - | - | - | | D14 | | _ | | | | D15 | 1 | - | 1 | - | - | - | | D15 | | _ | | | | D16 | | | | | | 0 | | | | | | | | D17 | | | | | | 0 | | | | | | | ss 1 | D18 | | | | | | ~ | | | | | | | Address ' | D19 | | | | | | 0 | | | | | | | | D23 to D20 | | | | | | 0011 | | | | | | | 300 | | | | | | | SELECT | | | | | | | 240,500 | lalsifian | | | | | | က | | | | | | -: Don't care Command Table (\$35X to 3FX) | _ | | | | | | | | | | | | | |----------|----------------------|-----------------|-----------------|-----------------------------------|-----------------------------------------|----------------------|------------------------------------|------------------------------|------------------------------------|----------------|----------------------------------------------|----------------| | | | FCS search, AGF | TRK jump, AGT | FZC, AGC, SLD move | DC measure, cancel | Serial data read out | FCS Bias, Gain,<br>Surf jump/brake | Mirr, DFCT, FOK | TZC, Cout, Bottom, Mirr | SLD filter | Filter | Clock, others | | | 20 | FG0 | тео | AGHT | TLC0 | 0 | MTIO | 0 | 0 | 0 | XT1D | ASOT | | Data 4 | 5 | FG1 | TG1 | AGHS | TLC1 | 0 | SJHD INBK MTIO | 0 | 0 | 0 | MIRI | AGHF ASOT | | Dat | D2 | FG2 | TG2 | AGV2 | TLC2 | 0 | SJHD | 0 | 0 | 0 | MDFI | 0 | | | D3 | FG3 | TG4 TG3 TG2 TG1 | AGV1 | FLC1 | 0 | 0 | RINT | 0 | 0 | LKIN COIN MDFI | 0 | | | D4 | FG4 | | AGGT | TCLM | 0 | TPS0 | | MRC0 | 0 | LKIN | LPAS | | a<br>3 | D2 | FG5 | TG5 | AGJ AGGF AGGT AGV1 AGV2 AGHS AGHT | DFSW LKSW TBLM TCLM FLC1 TLC2 TLC1 TLC0 | 0 | TJD0 FPS1 FPS0 TPS1 TPS0 | D2V2 D2V1 D1V2 D1V1 | BTS1 BTS0 MRC1 MRC0 | 0 | 0 | ASFG FTQ LPAS | | Data 3 | 90 | FG6 | | AGJ | LKSW | 0 | FPS0 | D2V1 | BTS0 | 0 | ТСС | ASFG | | | 10 | FTZ | TJO SFJP TG6 | | DFSW | 0 | FPS1 | D2V2 | BTS1 | 0 | DF1S | 0 | | | B2 | FS0 | TJO | SM0 AGS | AGT I | SD0 | TJD0 | BTF | 0 | 1LD0 | T3UM | DRR0 | | a 2 | 60 | FS1 | TJ1 | SM1 | AGF | SD1 | 0 | | MOT2 | TLD1 | L3NM | DRR1 | | Data 2 | D10 | FS2 | TJ2 | SM2 | RFLC | SD2 | FBV0 | MAX1 | COT1 | TLD2 TLD1 TLD0 | MOIL | DRR2 DRR1 DRR0 | | | 110 | FS3 | TJ3 | SM3 | RFLM | SD3 | FBV1 | MAX2 | 20T2 | 0 | NI<br>E | 0 | | | D12 | FS4 | TJ4 | SM4 | VCLC FLM FLCO RFLM RFLC AGF | SD4 | FBON FBSS FBUP FBV1 | SFO1SDF2 SDF1 MAX2 MAX1 SFOX | COSS COTS CETZ CETF COT2 COT1 MOT2 | THSK | F1DM F3NM F3DM TINM TIUM T3NM T3UM DF1S TLCD | XT2D | | a 1 | D13 | FS5 | TJ5 | | FLM | SD5 | -BSS | SDF2 | CETZ | SFSK THID THSK | F3NM | AGG4 XT4D XT2D | | Data 1 | D14 | PT0 | DTZC | FZSL SM5 | VCLC | SD6 | FBON | SF01 | COTS | SFSK | F1DM | AGG4 | | | D15 | F | трхс | FZSH | VCLM | DAC | 0 | SF02 | coss | SFID | F1NM | 0 | | | D16 | - | 0 | 1 | 0 | - | 0 | _ | 0 | - | 0 | - | | | D17 | 0 | 1 | 1 | 0 | 0 | - | 1 | 0 | 0 | - | - | | ess | D18 | - | 1 | 1 | 0 | 0 | 0 | 0 | - | _ | - | - | | Address | D19 | 0 | 0 | 0 | - | - | - | - | - | _ | - | - | | | D23 to D20 | | | | | | 0 0 1 1 | | | | | | | Dagaman | | | | | | | SELECT | | | | | | | Cogictor | negister<br>Aegister | | | | | | က | | | | | | Command Table (\$4X to EX) | Data 4 | D2 D1 | | | | 2 | 0 XVCO2<br>THRU | PLM2 PLM1 PLM0 | ATD10 ATD9 ATD8 | 2 | SRP2 SRP1 SRP0 | VP 0 | Gain | |---------|-------|---------------|------------------------------------------------|--------------------------------------|--------------------------------------------|-----------------------|---------------------------|-----------------|----------------------------------|-----------------------------------|-----------|-----------| | | D3 | ı | I | I | - ∞ | 0 | PLM3 | ATTCH AT | 8 | SRP3 SI | VP CTL1 C | Gain Gain | | | D0 | 0 | 0 | 0 | 16 | KSL0 | 0 | BBST A | 16 | SFP0 8 | VPO | NOGA | | Data 3 | D1 | 0 | 0 | 0 | 32 | KSL1 | SYCOF | BSBST | 32 | SFP1 | VP1 | 0///0 | | Dai | D2 | 0 | 0 | 0 | 49 | KSL2 | DAC | FMUT | 64 | SFP2 | VP2 | | | | D3 | TSST | 0 | 0 | 128 | KSL3 | DAC | DCOF | 128 | SFP3 | VP3 | 700/ | | | D0 | MT0 | 0 | KF0 | 256 | VCO<br>SEL2 | XWOC | SOC2 | 256 | PCC0 | VP4 | Ü | | Data 2 | 10 | MT1 | 0 | KF1 | 512 | ASHS SOCT0 | FLFC | MCSL | 512 | PCC1 | VP5 | 2 | | Ω | D2 | MT2 | 0 | KF2 | 1024 | | BiliGL | PCT2 | 1024 | Gain<br>DCLV0 | VP6 | 2000 | | | D3 | MT3 | 0 | KF3 | 2048 | VCO<br>SEL1 | BiliGL | PCT1 | 2048 | Gain<br>DCLV1 | VP7 | EDWW | | | D0 | AS0 | TR0 | SDO | 4096 | WSEL | - | ATT | 4096 | Gain<br>MDS0 | CLVS | Z C | | Data 1 | 10 | AS1 | TR1 | SD1 | 8192 | DOUT Mute-F | ASEQ<br>ON/OFF | Mute | 8192 | Gain<br>MDS1 | 욘 | 2 | | ۵ | D2 | AS2 | TR2 | SD2 | 16384 | DOUT | DSPB<br>ON/OFF | VARI | 16384 | Gain<br>MDP0 | <u>B</u> | CM2 | | | D3 | AS3 | TR3 | SD3 | 32768 | CD-<br>MOM | - | VARI | 32768 | Gain<br>MDP1 | 0 | CM2 | | | D0 | 0 | - | 0 | - | 0 | ~ | 0 | 1 | 0 | - | _ | | Address | D1 | 0 | 0 | - | - | 0 | 0 | - | <b>~</b> | 0 | 0 | - | | Adc | D2 | - | - | ~ | - | 0 | 0 | 0 | 0 | - | - | _ | | | D3 | 0 | 0 | 0 | 0 | - | - | - | <del>-</del> | - | - | , | | | | Auto sequence | Blind (A, E),<br>Brake (B),<br>Overflow (C, G) | Sled KICK,<br>BRAKE (D),<br>KICK (F) | Auto sequence (N) track jump count setting | MODE<br>specification | Function<br>specification | Audio CTRL | Traverse monitor counter setting | Spindle servo coefficient setting | CLV CTRL | 000 | | jo | ച്യാല | 4 | 5 | 9 | 7 | 8 | 6 | А | В | ပ | D | Ц | —: Don't care —: Don't care Command Table (\$4X to EX) cont. | 10401200 | | 00000 | 7 | 0,000 | 5 040 | 7 040 | | Data 5 | a 5 | | | Data 6 | 9 | | | Data 7 | a 7 | | |----------|-----------------------------------|---------|--------|--------|--------|--------|------|-----------------------------------------|--------|-------|------|----------------|----------|---------|-------------------------------------------------|--------|-------|---| | | | Addiess | - Dala | Dala 2 | Dala 5 | Dala 4 | D3 | D2 | 5 | 00 | D3 | D2 | 10 | 00 | D3 | D2 | 2 | 8 | | | MODE<br>specification | 1 0 0 0 | | | | | ERC4 | ERC4 SEL | SCSY 8 | SOCT1 | TXON | XOUT ( | ) UTLI ( | OUTLO F | SCSY SOCT1 TXON TXOUT OUTLI OUTLO FSTIN 0 OUTL2 | 0 | OUTL2 | 0 | | | Function<br>specification | 1 0 0 1 | | | | | DAC | DAC DAC ZMUT ZDPL 0 | ZMUT | ZDPL | | 0 | 0 | 0 | DIV4 | 0 | 0 | 0 | | | Audio CTRL | 1 0 1 0 | | | | | ATD7 | ATD7 ATD6 ATD5 ATD4 ATD3 ATD2 ATD1 ATD0 | ATD5 | ATD4 | АТВЗ | ATD2 | ATD1 | ATD0 | | | | | | | Traverse monitor counter setting | 1 0 1 1 | | | | | 0 | 0 LRMIX MTSL1 MTSL0 | MTSL1 | MTSLO | I | I | I | I | | | | | | | Spindle servo coefficient setting | | | | | | EDC7 | EDC7 EDC6 EDC5 EDC4 EDC3 | EDC5 | EDC4 | EDC3 | EDC2 EDC1 EDC0 | EDC1 | EDC0 | | | | | §1-3. CPU Command Presets —: Don't care Command Preset Table (\$0X to 34X) | ă | Duemano | Address | | Data ' | ta 1 | | | Data 2 | a 2 | | | Data 3 | 33 | | | Data 4 | 4 | | | Data 5 | | | | |-----------|------------------|----------------|-----------|--------|------|--------|-----|-----------|-------|-----|-----|-----------|-------------------------------------------|--------|-------|---------|--------|-------|----|--------|--------|------------|-------------------------------------------------| | lyeglatei | | D23 to D20 D19 | D19 | D18 | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | 60 | D8 | D7 | 90 | D5 | D4 | D3 | D2 [ | D1 D | D0 | | | | FOCUS<br>CONTROL | 0000 | 0 | 0 | 0 | 0 | I | I | ı | ı | ı | I | ı | I | I | ı | I | I | l | ' | ' | 1 | FOCUS SERVO OFF,<br>0V OUT | | | TRACKING | 0001 | 0 | 0 | 0 | - | I | ı | ı | ı | ı | ı | ı | ı | ı | ı | ı | ı | l | 1 | ' | | TRACKING GAIN UP<br>FILTER SELECT 1 | | | TRACKING<br>MODE | 0010 | 0 | 0 | 0 | 0 | | I | I | I | I | I | I | I | I | I | I | I | | ' | | I | TRACKING SERVO OFF<br>SLED SERVO OFF | | į | bacama. | Address | ress | | Da | Data 1 | | Data 2 | a 2 | | | Data 3 | 33 | | | Data 4 | 4 | | | Data 5 | 10 | | | | ואפאואנפו | | D23 to D20 D19 | | D18 | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | 60 | D8 | D7 | 9Q | D5 | D4 | D3 | D2 E | D0 E | D0 | | | | | 0011 | 0 | 0 | 0 | 0 | I | I | I | I | I | I | I | I | I | I | I | I | I | ı | | S + <br> - | SLED KICK LEVEL<br>(±1 × basic value) (Default) | | | NEI ECT | | Address 1 | ess 1 | | | | Address 2 | 3SS 2 | | | Address 3 | ss 3 | | | Data ' | _ | | | Data 2 | 01 | | | | | 5 | D23 to D20 | D19 | D18 | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | 60 | D8 | D7 | 9Q | D5 | D4 | D3 | סג נ | D0 E | 00 | | | | | 0011 | 0 | - | 0 | 0 | 0 | | | | | See "C | See "Coefficient ROM Preset Values Table" | ent RC | M Pre | set Val | ues Ta | ple". | - | | _ | ₹ 8 | KRAM DATA<br>(\$3400XX to \$344fXX) | Command Preset Table (\$348X to 34FX) | | | PGFS, PFOK, RFAC | DOUT | Booster Surf Brake | Booster | | | | | FCS Bias Limit | FCS Bias Data | Traverse Center Data | |-----------|------------|------------------|------|--------------------|---------|---|--------|-----------|----------|----------------|---------------|----------------------| | | 00 | 0 | 0 | 0 | 0 | 0 | 0 | | 00 | 0 | 0 | 0 | | Data 3 | ٦ | 0 | 0 | 0 | 0 | 0 | 0 | a 3 | 5 | 0 | 0 | 0 | | Dat | D2 | 0 | 0 | 0 | 0 | 0 | 0 | Data 3 | D2 | 0 | 0 | 0 | | | D3 | 0 | 0 | 0 | 0 | 0 | 0 | | D3 | 0 | 0 | 0 | | | D4 | 0 | - | 0 | 0 | 0 | 0 | | <b>D</b> | 0 | 0 | 0 | | Data 2 | D2 | 0 | 0 | 0 | 0 | 0 | 0 | a 2 | D2 | 0 | 0 | 0 | | Dat | 90 | 0 | - | 0 | 0 | 0 | 0 | Data 2 | 90 | 0 | 0 | 0 | | | D7 | 0 | 0 | 0 | 0 | 0 | 0 | | D7 | 0 | 0 | 0 | | | 80 | 0 | - | 0 | 0 | 0 | 0 | 1 | D8 | 0 | 0 | 0 | | 1 | 60 | 0 | 0 | 0 | 0 | 0 | 0 | Data 1 | 60 | 0 | 0 | 0 | | Data 1 | D10 | 0 | 0 | 0 | 0 | 0 | 0 | | D10 | 0 | - | 0 | | | D11 | 0 | 0 | 0 | 0 | 0 | 0 | | 110 | 1 | 0 | 0 | | | D12 | 0 | 0 | ~ | 0 | - | 0 | ss 2 | D12 | | <del>-</del> | | | ss 2 | D13 | 0 | - | - | 0 | 0 | - | Address 2 | D13 | | _ | | | Address 2 | D14 | 0 | 0 | 0 | - | - | - | | D14 | | _ | | | | D15 | - | - | - | - | - | - | | D15 | | ~ | | | | D16 | | | | | | 0 | | | | | | | | D17 | | | | | | 0 | | | | | | | ss 1 | D18 | | | | | | ~ | | | | | | | Address 1 | D19 | | | | | | 0 | | | | | | | | D23 to D20 | | | | | | 0011 | | | | | | | | Command | | | | | | SELECT | | | | | | | | leisie | | | | | | က | | | | | | Command Preset Table (\$35X to 3FX) | | | FCS search, AGF | TRK jump, AGT | FZC, AGC, SLD move | DC measure, cancel | Serial data read out | FCS Bias, Gain,<br>Surf jump/brake | Mirr, DFCT, FOK | TZC, Cout, Bottom, Mirr | SLD filter | Filter | Clock, others | |--------------|------------|-----------------|---------------|--------------------|--------------------|----------------------|------------------------------------|-----------------|-------------------------|------------|--------|---------------| | | DO | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Data 4 | 5 | 0 | 1 | - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Dat | D2 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | D3 | 1 | 1 | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | D4 | 0 | 0 | _ | 0 | 0 | 0 | _ | 0 | 0 | 0 | 0 | | a 3 | D2 | _ | 1 | ~ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Data 3 | 9G | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | | D7 | 0 | 0 | _ | 0 | 0 | 0 | 0 | - | 0 | 0 | 0 | | | B0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | a 2 | 60 | 0 | - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Data 2 | D10 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 110 | _ | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | D12 | _ | 0 | ~ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | <sup>a</sup> | D13 | 0 | 0 | 0 | 0 | 0 | 0 | - | 0 | 0 | 0 | 0 | | Data 1 | D14 | - | 0 | _ | 0 | 0 | 0 | - | 0 | 0 | 0 | 0 | | | D15 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | | D16 | 1 | 0 | ~ | 0 | - | 0 | 1 | 0 | - | 0 | - | | | D17 | 0 | | _ | 0 | 0 | - | _ | 0 | 0 | _ | - | | ess | D18 | 1 | 1 | _ | 0 | 0 | 0 | 0 | - | - | _ | - | | Address | D19 | 0 | 0 | 0 | - | - | - | 1 | - | - | - | - | | | D23 to D20 | | | | | | 0011 | | | | | | | | Collinand | | | | | | SELECT | | | | | | | rotoico | regisiei | | | | | | က | | | | | | -: Don't care Command Preset Table (\$4X to EX) | | | | | | | | | | | | | | | | | | - | | | | ſ | |-------------|------------------------------------------------|-------|-----|---------|----|---------|------------|--------|-----------|----|--------|--------|----|----|--------|--------|----|----|--------|------|----| | Dogietor | 000000 | | Add | Address | | | Dat | Data 1 | | | Data 2 | 12 | | | Data 3 | 3 | | | Data 4 | | | | i de giorde | | EQ. | D2 | D1 | D0 | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | D3 | D2 | D1 | DO | D3 | D2 1 | D1 [ | D0 | | 4 | Auto sequence | 0 | ~ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ı | 1 | <br> | 1 | | 5 | Blind (A, E),<br>Brake (B),<br>Overflow (C, G) | 0 | 1 | 0 | ~ | 0 | - | 0 | - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | l | | | | 9 | Sled KICK,<br>BRAKE (D),<br>KICK (F) | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | I | | ı | | 2 | Auto sequence (N) track jump count setting | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ∞ | MODE<br>specification | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | 0 | 0 | 0 | 0 | 0 | | 6 | Function<br>specification | - | 0 | 0 | - | - | 0 | 0 | - | 0 | 0 | 0 | - | 0 | 0 | 0 | 0 | - | 0 | 0 | _ | | ∢ | Audio CTRL | 1 | 0 | 1 | 0 | 0 | 0 | 1 | - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | 0 | 0 | | В | Traverse monitor counter setting | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ပ | Spindle servo coefficient setting | _ | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | 0 | 0 | 0 | 0 | _ | _ | | ۵ | CLV CTRL | 7 | 7 | 0 | ~ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ш | SPD mode | _ | 1 | 7 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Dogictor | pacamao | 00100 | 000 | - to C | | 0 0 0 0 | | 00 | z tcC | | | Data 5 | | | Ď | Data 6 | | | Data | ta 7 | | | i de glasie | | | | Cala | | Dala 2 | <br>7<br>g | <br>ງ | Dala<br>P | D3 | D2 | 10 | 00 | D3 | D2 | 5 | D0 | D3 | D2 | 10 | D0 | | 8 | MODE specification | 1 0 | 0 0 | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 6 | Function specification | 1 0 | 0 1 | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 4 | Audio CTRL | 1 0 | 1 0 | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | В | Traverse monitor counter setting | 1 0 | 1 1 | | | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | O | Spindle servo<br>coefficient setting | _ | 0 0 | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | ### <Coefficient ROM Preset Values Table (1)> | ADDRESS | DATA | CONTENTS | |---------|----------|-------------------------------------------| | K00 | E0 | SLED INPUT GAIN | | K01 | 81 | SLED LOW BOOST FILTER A-H | | K02 | 23 | SLED LOW BOOST FILTER A-L | | K03 | 7F | SLED LOW BOOST FILTER B-H | | K04 | 6A | SLED LOW BOOST FILTER B-L | | K05 | 10 | SLED OUTPUT GAIN | | K06 | 14 | FOCUS INPUT GAIN | | K07 | 30 | SLED AUTO GAIN | | K08 | 7F | FOCUS HIGH CUT FILTER A | | K09 | 46 | FOCUS HIGH CUT FILTER B | | K0A | 81 | FOCUS LOW BOOST FILTER A-H | | K0B | 1C | FOCUS LOW BOOST FILTER A-L | | K0C | 7F | FOCUS LOW BOOST FILTER B-H | | K0D | 58 | FOCUS LOW BOOST FILTER B-L | | K0E | 82 | FOCUS PHASE COMPENSATE FILTER A | | K0F | 7F | FOCUS DEFECT HOLD GAIN | | K10 | 4E | FOCUS PHASE COMPENSATE FILTER B | | K11 | 32 | FOCUS OUTPUT GAIN | | K12 | 20 | ANTI SHOCK INPUT GAIN | | K13 | 30 | FOCUS AUTO GAIN | | K14 | 80 | HPTZC / Auto Gain HIGH PASS FILTER A | | K15 | 77 | HPTZC / Auto Gain HIGH PASS FILTER B | | K16 | 80 | ANTI SHOCK HIGH PASS FILTER A | | K17 | 77 | HPTZC / Auto Gain LOW PASS FILTER B | | K18 | 00 | Fix* | | K19 | F1 | TRACKING INPUT GAIN | | K1A | 7F | TRACKING HIGH CUT FILTER A | | K1B | 3B | TRACKING HIGH CUT FILTER B | | K1C | 81 | TRACKING LOW BOOST FILTER A-H | | K1D | 44<br>75 | TRACKING LOW BOOST FILTER A-L | | K1E | 7F | TRACKING LOW BOOST FILTER B-H | | K1F | 5E | TRACKING LOW BOOST FILTER B-L | | K20 | 82 | TRACKING PHASE COMPENSATE FILTER A | | K21 | 44 | TRACKING PHASE COMPENSATE FILTER B | | K22 | 18 | TRACKING OUTPUT GAIN | | K23 | 30 | TRACKING AUTO GAIN | | K24 | 7F | FOCUS GAIN DOWN HIGH CUT FILTER A | | K25 | 46 | FOCUS GAIN DOWN HIGH CUT FILTER B | | K26 | 81 | FOCUS GAIN DOWN LOW BOOST FILTER A-H | | K27 | 3A | FOCUS GAIN DOWN LOW BOOST FILTER A-L | | K28 | 7F | FOCUS GAIN DOWN LOW BOOST FILTER B-H | | K29 | 66 | FOCUS GAIN DOWN LOW BOOST FILTER B-L | | K2A | 82 | FOCUS GAIN DOWN PHASE COMPENSATE FILTER A | | K2B | 44<br>45 | FOCUS GAIN DOWN DEFECT HOLD GAIN | | K2C | 4E | FOCUS GAIN DOWN PHASE COMPENSATE FILTER B | | K2D | 1B | FOCUS GAIN DOWN OUTPUT GAIN | | K2E | 00 | NOT USED | | K2F | 00 | NOT USED | $<sup>\</sup>ensuremath{^{*}}$ Fix indicates that normal preset values should be used. ### <Coefficient ROM Preset Values Table (2)> | ADDRESS | DATA | CONTENTS | |---------|------|-------------------------------------------------------------------------------------| | K30 | 80 | SLED INPUT GAIN (Only when TRK Gain Up2 is accessed with SFSK = 1.) | | K31 | 66 | ANTI SHOCK LOW PASS FILTER B | | K32 | 00 | NOT USED | | K33 | 7F | ANTI SHOCK HIGH PASS FILTER B-H | | K34 | 6E | ANTI SHOCK HIGH PASS FILTER B-L | | K35 | 20 | ANTI SHOCK FILTER COMPARATE GAIN | | K36 | 7F | TRACKING GAIN UP2 HIGH CUT FILTER A | | K37 | 3B | TRACKING GAIN UP2 HIGH CUT FILTER B | | K38 | 80 | TRACKING GAIN UP2 LOW BOOST FILTER A-H | | K39 | 44 | TRACKING GAIN UP2 LOW BOOST FILTER A-L | | K3A | 7F | TRACKING GAIN UP2 LOW BOOST FILTER B-H | | K3B | 77 | TRACKING GAIN UP2 LOW BOOST FILTER B-L | | K3C | 86 | TRACKING GAIN UP PHASE COMPENSATE FILTER A | | K3D | 0D | TRACKING GAIN UP PHASE COMPENSATE FILTER B | | K3E | 57 | TRACKING GAIN UP OUTPUT GAIN | | K3F | 00 | NOT USED | | K40 | 04 | TRACKING HOLD FILTER INPUT GAIN | | K41 | 7F | TRACKING HOLD FILTER A-H | | K42 | 7F | TRACKING HOLD FILTER A-L | | K43 | 79 | TRACKING HOLD FILTER B-H | | K44 | 17 | TRACKING HOLD FILTER B-L | | K45 | 6D | TRACKING HOLD FILTER OUTPUT GAIN | | K46 | 00 | TRACKING HOLD FILTER INPUT GAIN (Only when TRK Gain Up2 is accessed with THSK = 1.) | | K47 | 00 | NOT USED | | K48 | 02 | FOCUS HOLD FILTER INPUT GAIN | | K49 | 7F | FOCUS HOLD FILTER A-H | | K4A | 7F | FOCUS HOLD FILTER A-L | | K4B | 79 | FOCUS HOLD FILTER B-H | | K4C | 17 | FOCUS HOLD FILTER B-L | | K4D | 54 | FOCUS HOLD FILTER OUTPUT GAIN | | K4E | 00 | NOT USED | | K4F | 00 | NOT USED | ### §1-4. Description of SENS Signals ### **SENS** output | Microcomputer serial register (latching not required) | ASEQ = 0 | ASEQ = 1 | Output data length | |-------------------------------------------------------|----------|------------------|--------------------| | \$0X | Z | FZC | _ | | \$1X | Z | AS | _ | | \$2X | Z | TZC | _ | | \$30 to 37 | Z | SSTP | _ | | \$38 | Z | AGOK* | _ | | \$38 | Z | XAVEBSY* | _ | | \$3904 | Z | TE Avrg Reg. | 9 bits | | \$3908 | Z | FE Avrg Reg. | 9 bits | | \$390C | Z | VC Avrg Reg. | 9 bits | | \$391C | Z | TRVSC Reg. | 9 bits | | \$391D | Z | FB Reg. | 9 bits | | \$391F | Z | RFDC Avrg Reg. | 8 bits | | \$3A | Z | FBIAS Count STOP | _ | | \$3B to 3F | Z | SSTP | _ | | \$4X | Z | XBUSY | _ | | \$5X | Z | FOK | _ | | \$6X | Z | 0 | _ | | \$AX | GFS | GFS | _ | | \$BX | COMP | COMP | _ | | \$CX | COUT | COUT | _ | | \$EX | OV64 | OV64 | _ | | \$7X, 8X, 9X,<br>DX, FX | Z | 0 | | <sup>\* \$38</sup> outputs AGOK during AGT and AGF command settings, and XAVEBSY during AVRG measurement. SSTP is output in all other cases. ### **Description of SENS Signals** | SENS output | | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Z | The SENS pin is high impedance. | | XBUSY | Low while the auto sequencer is in operation, high when operation terminates. | | FOK | Outputs the same signal as the FOK pin. High for "focus OK". | | GFS | High when the regenerated frame sync is obtained with the correct timing. | | СОМР | Counts the number of tracks set by Reg.B. High when Reg.B is latched, low when COUT is counted for the initial Reg.B number. | | COUT | Counts the number of tracks set by Reg.B. High when Reg.B is latched, toggles each time COUT is counted for the Reg.B number. While \$44 and \$45 are being executed, toggles with each COUT 8-count instead of the Reg.B number. | | OV64 | Low when the EFM signal is lengthened by 64 channel clock pulses or more after passing through the sync detection filter. | ### §1-5. Description of Commands The meaning of the data for each address is explained below. ### \$4X commands | Register name | Data 1 | | | | Data 2 | | | | Data 3 | | | | |---------------|--------|-------------|--------------------|--|--------|-----|----------|---------------------|--------|---|---|---| | 4 | | Comi | ommand MAX timer v | | | | er value | r value Timer range | | | | | | | AS3 | AS2 AS1 AS0 | | | MT3 | MT2 | MT1 | MT0 | LSSL | 0 | 0 | 0 | | Command | AS3 | AS2 | AS1 | AS0 | |---------------|-----|-----|-----|-----| | Cancel | 0 | 0 | 0 | 0 | | Fine Search | 0 | 1 | 0 | RXF | | Focus-On | 0 | 1 | 1 | 1 | | 1 Track Jump | 1 | 0 | 0 | RXF | | 10 Track Jump | 1 | 0 | 1 | RXF | | 2N Track Jump | 1 | 1 | 0 | RXF | | M Track Move | 1 | 1 | 1 | RXF | RXF = 0 Forward RXF = 1 Reverse - When the Focus-On command (\$47) is canceled, \$02 is sent and the auto sequence is interrupted. - When the Track Jump commands (\$44 to \$45, \$48 to \$4D) are canceled, \$25 is sent and the auto sequence is interrupted. | | MAX tim | er value | | Timer range | | | | | |--------|---------|----------|-------|-------------|---|---|---|--| | MT3 | MT2 | MT1 | MT0 | LSSL | 0 | 0 | 0 | | | 23.2ms | 11.6ms | 5.8ms | 2.9ms | 0 | 0 | 0 | 0 | | | 1.49s | 0.74s | 0.37s | 0.18s | 1 | 0 | 0 | 0 | | <sup>•</sup> To disable the MAX timer, set the MAX timer value to 0. ### \$5X commands | Timer | TR3 | TR2 | TR1 | TR0 | |-------------------------------|--------|--------|---------|---------| | Blind (A, E), Overflow (C, G) | 0.18ms | 0.09ms | 0.045ms | 0.022ms | | Brake (B) | 0.36ms | 0.18ms | 0.09ms | 0.045ms | ### \$6X commands | Register name | | Dat | a 1 | | Data 2 | | | | |---------------|-----|-----|-----|-----|----------|-----|-----|-----| | 6 | | KIC | (D) | | KICK (F) | | | | | | SD3 | SD2 | SD1 | SD0 | KF3 | KF2 | KF1 | KF0 | | Timer | SD3 | SD2 | SD1 | SD0 | |--------------------------------------|--------|--------|-------|--------| | When executing KICK (D) \$44 or \$45 | 23.2ms | 11.6ms | 5.8ms | 2.9ms | | When executing KICK (D) \$4C or \$4D | 11.6ms | 5.8ms | 2.9ms | 1.45ms | | Timer | KF3 | KF2 | KF1 | KF0 | |----------|--------|--------|--------|--------| | KICK (F) | 0.72ms | 0.36ms | 0.18ms | 0.09ms | ### \$7X commands Auto sequence track jump count setting | Command | Data 1 | | | Data 2 | | | Data 3 | | | Data 4 | | | | | | | |----------------------------------------|-----------------|-----------------|-----------------|------------------------|-----|-----------------|-----------------------|----------------|----------------|----------------|-----------------------|----|----------------|-----------------------|----------------|----| | | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | | Auto sequence track jump count setting | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | <b>2</b> <sup>12</sup> | 211 | 2 <sup>10</sup> | <b>2</b> <sup>9</sup> | 2 <sup>8</sup> | 2 <sup>7</sup> | 2 <sup>6</sup> | <b>2</b> <sup>5</sup> | 24 | 2 <sup>3</sup> | <b>2</b> <sup>2</sup> | 2 <sup>1</sup> | 20 | This command is used to set N when a 2N-track jump is executed, M when an M-track move is executed and the jump count when fine search is executed for auto sequence. - The maximum track count is 65,535, but note that with a 2N-track jump the maximum track jump count depends on the mechanical limitations of the optical system. - When the track jump count is from 0 to 15, the COUT signal is counted for 2N-track jumps and M-track moves; when the count is 16 or over, the MIRR signal is counted. For fine search, the COUT signal is counted. ### **\$8X commands** | Command | | Dat | ta 1 | | Data 2 | | | | | |--------------------|------------|--------------|----------------|------|-------------|------|-------|-------------|--| | | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | | | MODE specification | CD-<br>ROM | DOUT<br>Mute | DOUT<br>Mute-F | WSEL | VCO<br>SEL1 | ASHS | SOCT0 | VCO<br>SEL2 | | | Command bit | C2PO timing | Processing | | | |---------------------------------------------------|-------------|-------------------------------------------------------------------------------|--|--| | CDROM = 1 1-3 | | CDROM mode; average value interpolation and pre-value hold are not performed. | | | | CDROM = 0 1-3 Audio mode; average value interpola | | Audio mode; average value interpolation and pre-value hold are performed. | | | | Command bit | Processing | | | |-----------------------------------------------------------------|-------------------------------------------------------------------|--|--| | DOUT Mute = 1 | e = 1 When Digital Out is on (MD2 pin = 1), DOUT output is muted. | | | | DOUT Mute = 0 When Digital Out is on, DOUT output is not muted. | | | | | Command bit | bit Processing | | | |--------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--|--| | DOUT Mute F = 1 | OUT Mute F = 1 When Digital Out is on (MD2 pin = 1), DA output is muted. | | | | DOUT Mute F = 0 DA output mute is not affected when Digital Out is either on or off. | | | | | MD2 | Other mute conditions* | DOUT Mute | DOUT Mute F | DOUT output | DA output for 48-bit slot | |-----|------------------------|-----------|-------------|-------------|---------------------------| | 0 | 0 | 0 | 0 | OFF | 0dB | | 0 | 0 | 0 | 1 | | | | 0 | 0 | 1 | 0 | | | | 0 | 0 | 1 | 1 | | | | 0 | 1 | 0 | 0 | | –∞dB | | 0 | 1 | 0 | 1 | | | | 0 | 1 | 1 | 0 | | | | 0 | 1 | 1 | 1 | | | | 1 | 0 | 0 | 0 | - 0dB | 0dB | | 1 | 0 | 0 | 1 | | –∞dB | | 1 | 0 | 1 | 0 | – ∞dB | 0dB | | 1 | 0 | 1 | 1 | | – ∞dB | | 1 | 1 | 0 | 0 | | | | 1 | 1 | 0 | 1 | | | | 1 | 1 | 1 | 0 | | | | 1 | 1 | 1 | 1 | | | <sup>\*</sup> See mute conditions (1) and (3) to (5) under \$AX commands for other mute conditions. | Command bit | Sync protection window width | Application | |-------------|------------------------------|-------------------------------------| | WSEL = 1 | ±26 channel clock | Anti-rolling is enhanced. | | WSEL = 0 | ±6 channel clock | Sync window protection is enhanced. | $<sup>^{*}</sup>$ In normal-speed playback, channel clock = 4.3218MHz. | Command bit | Function | |-------------|---------------------------------------------------------------------------------------------| | ASHS = 0 | The command transfer rate from the auto sequencer to the DSSP block is set to normal speed. | | ASHS = 1 | The command transfer rate from the auto sequencer to the DSSP block is set to half speed. | <sup>\*</sup> See "§4-8. CD-DSP Block Playback Speed" for settings. | Command bit | | Processing | | | | | |-------------|-------|--------------------------------------------------------------------------------------------------------|--|--|--|--| | SOCT0 | SOCT1 | Frocessing | | | | | | 0 | _ | Sub-Q is output from the SQSO pin. | | | | | | 1 | 0 | Various signals are output from the SQSO pin. Input the readout clock to SQCK. (See Timing Chart 2-4.) | | | | | | 1 | 1 | The error rate is output from the SQSO pin. Input the readout clock to SQCK. (See Timing Chart 2-6.) | | | | | —: Don't care | Command | | Da | ta 2 | | Data 3 | | | | | |--------------------|-------------|------|-------|-------------|--------|------|------|------|--| | Command | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | | | MODE specification | VCO<br>SEL1 | ASHS | SOCT0 | VCO<br>SEL2 | KSL3 | KSL2 | KSL1 | KSL0 | | | | | | | | | | | | | See above. | Command bit | Processing | | | |-------------|---------------------------------------------------------------------|--|--| | VCOSEL1 = 0 | Multiplier PLL VCO1 is set to normal speed. | | | | VCOSEL1 = 1 | Multiplier PLL VCO1 is set to approximately twice the normal speed. | | | | Command bit | | Processing | | | | |-------------|------|---------------------------------------------------------|--|--|--| | KSL3 | KSL2 | Processing | | | | | 0 | 0 | Output of multiplier PLL VCO1 is 1/1 frequency-divided. | | | | | 0 | 1 | Output of multiplier PLL VCO1 is 1/2 frequency-divided. | | | | | 1 | 0 | Output of multiplier PLL VCO1 is 1/4 frequency-divided. | | | | | 1 | 1 | Output of multiplier PLL VCO1 is 1/8 frequency-divided. | | | | | Command bit | Processing | | |-------------|--------------------------------------------------------------------|--| | VCOSEL2 = 0 | Wide-band PLL VCO2 is set to normal speed. | | | VCOSEL2 = 1 | Wide-band PLL VCO2 is set to approximately twice the normal speed. | | | Comm | and bit | Processing | | | | | |------|---------|--------------------------------------------------------|--|--|--|--| | KSL1 | KSL0 | Processing | | | | | | 0 | 0 | Output of wide-band PLL VCO2 is 1/1 frequency-divided. | | | | | | 0 | 1 | Output of wide-band PLL VCO2 is 1/2 frequency-divided. | | | | | | 1 | 0 | Output of wide-band PLL VCO2 is 1/4 frequency-divided. | | | | | | 1 | 1 | Output of wide-band PLL VCO2 is 1/8 frequency-divided. | | | | | | Command | | Da | ta 4 | | Data 5 | | | | Data 6 | | | | |-----------------------|----|----|--------------|----|--------|-------------|------|-------|--------|-------|-------|-------| | Command | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | | MODE<br>specification | 0 | 0 | VCO2<br>THRU | 0 | ERC4 | SCOR<br>SEL | SCSY | SOCT1 | TXON | TXOUT | OUTL1 | OUTL0 | — See the previous page. | Command bit | Processing | | | | |---------------|---------------------------------------------------------|--|--|--| | VCO2 THRU = 0 | V16M is output. | | | | | VCO2 THRU = 1 | Wide-band EFM PLL clock can be input from the V16M pin. | | | | <sup>\*</sup> This command sets internal or external connection for the VCO2 used during CAV-W mode and variable pitch mode. | Command bit | Processing | |-------------|----------------------------------------------------------------| | ERC4 = 0 | C2 error double correction is performed when DSPB = 1. | | ERC4 = 1 | C2 error quadruple correction is performed even when DSPB = 1. | | Command bit | Processing | | | | |--------------|------------------------------------|--|--|--| | SCOR SEL = 0 | WDCK signal is output. | | | | | SCOR SEL = 1 | GRSCOR (protected SCOR) is output. | | | | <sup>\*</sup> Used when outputting GRSCOR from the WDCK pin. | Command bit | Processing | |-------------|-----------------------------------------------------------| | SCSY = 0 | No processing. | | SCSY = 1 | GRSCOR (protected SCOR) synchronization is applied again. | $<sup>\</sup>ensuremath{^{*}}$ Used to resynchronize GRSCOR. The rising edge signal of this command bit is used internally, so when resynchronizing GRSCOR, first return the setting to 0 and then set to 1. GRSCOR is the crystal accuracy SCOR signal obtained by removing the motor wow component. This signal is synchronized with PCMDATA. The resynchronization conditions are when GTOP = high or when the SCSY pin = high. (Same as when SCSY = 1 is sent by the \$8X command.) | Command bit | Processing | |-------------|------------------------------------------------------| | TXON = 0 | When CD TEXT data is not demodulated, set TXON to 0. | | TXON = 1 | When CD TEXT data is demodulated, set TXON to 1. | <sup>\*</sup> See "§4-14. CD TEXT Data Demodulation". | Command bit | Processing | |-------------|------------------------------------------------------------------| | TXOUT = 0 | Various signals except for CD TEXT are output from the SQSO pin. | | TXOUT = 1 | CD TEXT data is output from the SQSO pin. | <sup>\*</sup> See "§4-14. CD TEXT Data Demodulation". | Command bit | Processing | |-------------|---------------------------------------------------------------------------------------------------| | OUTL1 = 0 | XPCK, C4M, WDCK and FSTO are output. V16M is output when VCO2 THRU = 0. | | OUTL1 = 1 | XPCK, C4M, WDCK and FSTO outputs are set to low.<br>V16M output is set to low when VCO2 THRU = 0. | | Command bit | Processing | |-------------|--------------------------------------------------| | OUTL0 = 0 | PCMD, BCK, LRCK and EMPH are output. | | OUTL0 = 1 | PCMD, BCK, LRCK and EMPH outputs are set to low. | | Command | Data 7 | | | | | |--------------------|--------|----|-------|----|--| | Command | D3 | D2 | D1 | D0 | | | MODE specification | FSTIN | 0 | OUTL2 | 0 | | | Command bit | Processing | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FSTIN = 0 | Servo block clock switching uses the internal connection. (Preset) The clock with 2/3 frequency division for the XTLO pin is input to the servo block. The FSTIO pin functions as an output pin for monitoring the servo block clock. | | FSTIN = 1 | Servo block clock switching uses external input. The FSTIO pin functions as an input pin. Input the servo block clock from the FSTIO pin. | | Command bit | Processing | |-------------|---------------------| | OUTL2 = 0 | WFCK is output. | | OUTL2 = 1 | WFCK is set to low. | #### \$9X commands | Command | Data 1 | | | Data 2 | | | | | |------------------------|--------|----------------|-----------------|--------|----------------|---------------|------|------| | Command | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | | Function specification | 1 | DSPB<br>ON-OFF | A.SEQ<br>ON-OFF | 1 | BiliGL<br>MAIN | BiliGL<br>SUB | FLFC | xwoc | | Command bit | Processing | |-------------|-----------------------------------------------------------------------------------------| | DSPB = 0 | Normal-speed playback, C2 error quadruple correction. | | DSPB = 1 | Double-speed playback, C2 error double correction. (quadruple correction when ERC4 = 1) | FLFC is normally 0. Set FLFC to 1 in CAV-W mode for any playback speed. | Command bit | BiliGL MAIN = 0 | BiliGL MAIN = 1 | |----------------|-----------------|-----------------| | BiliGL SUB = 0 | STEREO | MAIN | | BiliGL SUB = 1 | SUB | Mute | Definition of bilingual capable MAIN, SUB and STEREO The left channel input is output to the left and right channels for MAIN. The right channel input is output to the left and right channels for SUB. The left and right channel inputs are output to the left and right channels, respectively, for STEREO. | Command bit | Processing | |-------------|--------------------------------| | XWOC = 0 | DAC sync window opens. | | XWOC = 1 | DAC sync window does not open. | $<sup>\</sup>ensuremath{^{*}}$ This is used to resynchronize the DAC. | Command | Data 3 | | | | | | |------------------------|-------------|------------|-------|----|--|--| | Command | D3 | D2 | D1 | D0 | | | | Function specification | DAC<br>EMPH | DAC<br>ATT | SYCOF | 0 | | | | Command bit | Processing | |--------------|----------------------------------------------------------------------------------------------------------------------------| | DAC EMPH = 1 | Applies digital de-emphasis. The emphasis constants are $\tau 1$ = 50 $\mu$ s and $\tau 2$ = 15 $\mu$ s when Fs = 44.1kHz. | | DAC EMPH = 0 | Turns digital de-emphasis off. | | Command bit | Processing | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DAC ATT = 1 | Identical digital attenuation control is used for both the left and right channels. When common attenuation data is specified, the attenuation values for the left channel are used. | | DAC ATT = 0 | Independent digital attenuation control is used for the left and right channels. | | Command bit | Processing | |-------------|-------------------------| | SYCOF = 1 | LRCK asynchronous mode. | | SYCOF = 0 | Normal operation. | <sup>\*</sup> Set SYCOF = 0 in advance when setting the XWOC command of \$9\$ to 0. | Command | Data 4 | | | | | | |------------------------|--------|------|------|------|--|--| | Command | D3 | D2 | D1 | D0 | | | | Function specification | PLM3 | PLM2 | PLM1 | PLM0 | | | ## • DAC play mode By controlling these command bits, the DAC output left channel and right channel can be output in 16 different combinations of left (L) channel, right (R) channel, left + right (L + R) channel, and mute. The relationship between the commands and the outputs is shown in the table below. | PLM3 | PLM2 | PLM1 | PLM0 | Left channel output | Right channel output | Remarks | |------|------|------|------|---------------------|----------------------|---------| | 0 | 0 | 0 | 0 | Mute | Mute | Mute | | 0 | 0 | 0 | 1 | L | Mute | | | 0 | 0 | 1 | 0 | R | Mute | | | 0 | 0 | 1 | 1 | L+R | Mute | | | 0 | 1 | 0 | 0 | Mute | L | | | 0 | 1 | 0 | 1 | L | L | | | 0 | 1 | 1 | 0 | R | L | Reverse | | 0 | 1 | 1 | 1 | L+R | L | | | 1 | 0 | 0 | 0 | Mute | R | | | 1 | 0 | 0 | 1 | L | R | Stereo | | 1 | 0 | 1 | 0 | R | R | | | 1 | 0 | 1 | 1 | L+R | R | | | 1 | 1 | 0 | 0 | Mute | L+R | | | 1 | 1 | 0 | 1 | L | L+R | | | 1 | 1 | 1 | 0 | R | L+R | | | 1 | 1 | 1 | 1 | L+R | L+R | Mono | **Note)** The output data of L + R is (L + R)/2 to prevent overflow. | Command | Data 5 | | | | | |------------------------|--------------|--------------|------|------|--| | Command | D3 | D2 | D1 | D0 | | | Function specification | DAC<br>SMUTL | DAC<br>SMUTR | ZMUT | ZDPL | | | Command bit | Processing | | | | |---------------|--------------------------------|--|--|--| | DAC SMUTL = 1 | Left channel soft mute is on. | | | | | DAC SMUTL = 0 | Left channel soft mute is off. | | | | | Command bit | Processing | |---------------|---------------------------------| | DAC SMUTR = 1 | Right channel soft mute is on. | | DAC SMUTR = 0 | Right channel soft mute is off. | | Command bit | Processing | |-------------|-----------------------------| | ZMUT = 1 | Zero detection mute is on. | | ZMUT = 0 | Zero detection mute is off. | | Command bit | Processing | |-------------|-----------------------------------------| | ZDPL = 1 | LMUT and RMUT pins are high when muted. | | ZDPL = 0 | LMUT and RMUT pins are low when muted. | <sup>\*</sup> See "Mute flag output" for the mute flag output conditions. | Command | | Dat | a 6 | | Data 7 | | | | |------------------------|----|-----|-----|----|--------|----|----|----| | | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | | Function specification | 0 | 0 | 0 | 0 | DIV4 | 0 | 0 | 0 | This switches the digital PLL master clock. Either the conventional mode or the 2/3 mode (2/3 of the conventional clock) can be selected. | Command bit | Processing | |-------------|-------------------------------------------------------| | DIV4 = 0 | Digital PLL master clock, conventional mode. (Preset) | | DIV4 = 1 | Digital PLL master clock, 2/3 mode. | **Note)** Do not set DIV4 = 1 when DSPB = 0. #### **\$AX commands** | Command | | Data 1 | | | Data 2 | | | | |------------|------------|-------------|------|-----|--------|------|------|------| | | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | | Audio CTRL | VARI<br>ON | VARI<br>USE | Mute | ATT | PCT1 | PCT2 | MCSL | SOC2 | | Command bit | Processing | |-------------|------------------------------------------------------------------------------| | VARION = 0 | Variable pitch mode is off. (The internal clock uses the crystal reference.) | | VARION = 1 | Variable pitch mode is on. (The internal clock uses the VCO2 reference.) | | Command bit | Processing | |-------------|-----------------------------------------------------| | VARIUSE = 0 | Set VARIUSE = 0 when not using variable pitch mode. | | VARIUSE = 1 | Set VARIUSE = 1 when using variable pitch mode. | <sup>\*</sup> See "\$DX commands" for the variable pitch range and example of use. | Command bit | Meaning | |-------------|------------------------------------------------| | Mute = 0 | Mute off if other mute conditions are not set. | | Mute = 1 | Mute on.<br>Peak register reset. | | Command bit | Meaning | |-------------|------------------| | ATT = 0 | Attenuation off. | | ATT = 1 | -12dB | #### **Mute conditions** - (1) When register A mute = 1. - (2) When Digital Out is on (MD2 pin = 1) and register 8 DOUT Mute F = 1. - (3) When GFS stays low for 35 ms or more (during normal-speed). - (4) When register 9 BiliGL MAIN = Sub = 1. - (5) When register A PCT1 = 1 and PCT2 = 0. - (1) to (3) perform zero-cross muting with a 1ms time limit. | Command bit | | Meaning | PCM Gain | ECC error | | |-------------|------|------------------|--------------|---------------------------|--| | PCT1 | PCT2 | wearing | r Civi Gaiii | correction ability | | | 0 | 0 | Normal mode | × 0dB | C1: double; C2: quadruple | | | 0 | 1 | Level meter mode | × 0dB | C1: double; C2: quadruple | | | 1 | 0 | Peak meter mode | Mute | C1: double; C2: double | | | 1 | 1 | Normal mode | × 0dB | C1: double; C2: double | | ### **Description of level meter mode** (see Timing Chart 1-4.) - When the LSI is set to this mode, it performs digital level meter functions. - When the 96-bit clock is input to SQCK, 96 bits of data are output to SQSO. The initial 80 bits are Sub-Q data (see "§2. Subcode Interface"). The last 16 bits are LSB first, and consist of 15-bit PCM data (absolute values) and an L/R flag. The final bit (L/R flag) is high when the PCM data is from the left channel and low when the data is from the right channel. • The PCM data is reset and the L/R flag is reversed after one readout. Then the maximum value is measured until the next readout. #### Description of peak meter mode (see Timing Chart 1-5.) • When the LSI is set to this mode, the maximum PCM data value is detected regardless of if it comes from the left or right channel. The 96-bit clock must be input to SQCK to read out this data. When the 96-bit clock is input, 96 bits of data are output to SQSO and the value is reset in the LSI internal register. In other words, the PCM maximum value register is not reset by the readout. - To reset the PCM maximum value register, set PCT1 = PCT2 = 0 or set the Mute command of \$AX to 1. - The Sub-Q absolute time is automatically controlled in this mode. In other words, after the maximum value is generated, the absolute time for CRC to become OK is retained in the memory. Normal operation is conducted for the relative time. - The final bit (L/R flag) of the 96-bit data is normally 0. - The pre-value hold and average value interpolation data are fixed to level (-∞) for this mode. | Command bit | Processing | |-------------|-------------------------------------------------------------------| | MCSL = 1 | DF/DAC block master clock selection. Crystal = 768Fs (33.8688MHz) | | MCSL = 0 | DF/DAC block master clock selection. Crystal = 384Fs (16.9344MHz) | Note) See "§4-9. DAC Block Playback Speed". | Command bit | Processing | |-------------|-------------------------------------------------------| | SOC2 = 0 | The SENS signal is output from the SENS pin as usual. | | SOC2 = 1 | The SQSO pin signal is output from the SENS pin. | ### SENS output switching • This command is used to output the SQSO pin signal from the SENS pin. When SOC2 = 0, SENS output is performed as usual. When SOC2 = 1, the SQSO pin signal is output from the SENS pin. At this time, the readout clock is input to the SCLK pin. **Note)** SOC2 should be switched when SQCK = SCLK = high. | Command | Data 3 | | | | | |------------|--------|------|-------|------|--| | Command | D3 | D2 | D1 | D0 | | | Audio CTRL | DCOF | FMUT | BSBST | BBSL | | | Command bit | Processing | | |-------------|-------------------|--| | DCOF = 1 | DC offset is off. | | | DCOF = 0 | DC offset is on. | | <sup>\*</sup> Set DC offset to off when zero detection mute is on. | Command bit | Processing | |-------------|---------------------| | FMUT = 1 | Forced mute is on. | | FMUT = 0 | Forced mute is off. | | Command bit | Processing | |-------------|--------------------| | BSBST = 1 | Bass boost is on. | | BSBST = 0 | Bass boost is off. | | Command bit | Processing | |-------------|--------------------| | BBSL = 1 | Bass boost is Max. | | BBSL = 0 | Bass boost is Mid. | | Command | Data 4 | | | | | Data 5 | | | Data 6 | | | | |------------|--------------|-------|------|------|------|--------|------|------|--------|------|------|------| | Command | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | | Audio CTRL | ATTCH<br>SEL | ATD10 | ATD9 | ATD8 | ATD7 | ATD6 | ATD5 | ATD4 | ATD3 | ATD2 | ATD1 | ATD0 | | Command bit | Processing | | | | | | |---------------|--------------------------------------------|--|--|--|--|--| | ATTCH SEL = 1 | Right channel attenuation data can be set. | | | | | | | ATTCH SEL = 0 | Left channel attenuation data can be set. | | | | | | | Command bit | Meaning | |-------------|-------------------| | ATD10 to 0 | Attenuation data. | The attenuation data consists of 11 bits each for the left and right channels, and the DAC ATT bit can be used to control the left and right channels with common attenuation data. When common attenuation data is specified, the left channel attenuation values are used. | Attenuation data | Audio output | |---------------------------|-----------------------------------------| | 400h | 0dB | | 3FFh<br>3FEh<br>:<br>001h | -0.0085dB<br>-0.017dB<br>:<br>-60.206dB | | 000h | -∞ | The audio output from 001h to 400h is obtained using the following equation: Audio output = $$20 \log \frac{\text{Attenuation data}}{1024} \text{ [dB]}$$ ### **\$BX commands** This command sets the traverse monitor count. | Command | | Data 1 | | Data 2 | | Data 3 | | | Data 4 | | | | | | | | |--------------------------------|-----------------|--------|-----------------|--------|-----|--------|----------------|----------------|--------|----------------|-----------------------|----|-----------------------|-----------------------|----------------|----| | Command | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | | Traverse monitor count setting | 2 <sup>15</sup> | 214 | 2 <sup>13</sup> | 212 | 211 | 210 | 2 <sup>9</sup> | 2 <sup>8</sup> | 27 | 2 <sup>6</sup> | <b>2</b> <sup>5</sup> | 24 | <b>2</b> <sup>3</sup> | <b>2</b> <sup>2</sup> | 2 <sup>1</sup> | 20 | - When the set number of tracks are counted during fine search, the sled control for the traverse cycle control goes off. - The traverse monitor count is set to monitor the traverse status using the SENS outputs COMP and COUT. The monitor output is set as follows. | Command | Data 5 | | | | | | | | |--------------------------------|--------|-------|-------|-------|--|--|--|--| | Command | D3 | D2 | D1 | D0 | | | | | | Traverse monitor count setting | 0 | LRMIX | MTSL1 | MTSL0 | | | | | | Comm | and bit | Output data | | | | | | | |-------|---------|-------------|-------|---------|------|--|--|--| | MTSL1 | MTSL0 | | Οιίρι | ii uaia | | | | | | 0 | 0 | XUGF | XPCK | GFS | C2PO | | | | | 0 | 1 | MINT0 | MNT1 | MNT2 | MNT3 | | | | | 1 | 0 | RFCK | XPCK | XROF | GTOP | | | | | Command bit | Processing | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LRMIX = 0 | LMUT and RMUT both operate normally. | | LRMIX = 1 | The AND signal of the left channel and right channel zero detection flags is output from the LMUT pin. The OR signal of the left channel and right channel zero detection flags is output from the RMUT pin. | ### **\$CX** commands | Command | | Dat | a 1 | | Data 2 | | | | | |-----------------------------------|--------------|--------------|--------------|--------------|---------------|---------------|------|------|--| | Command | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | | | Spindle servo coefficient setting | Gain<br>MDP1 | Gain<br>MDP0 | Gain<br>MDS1 | Gain<br>MDS0 | Gain<br>DCLV1 | Gain<br>DCLV0 | PCC1 | PCC0 | | | CLV CTRL (\$DX) | | | | Gain<br>CLVS | | | | | | • CLVS mode gain setting: GCLVS | Gain<br>MDS1 | Gain<br>MDS0 | Gain<br>CLVS | GCLVS | |--------------|--------------|--------------|-------| | 0 | 0 | 0 | -12dB | | 0 | 0 | 1 | –6dB | | 0 | 1 | 0 | –6dB | | 0 | 1 | 1 | 0dB | | 1 | 0 | 0 | 0dB | | 1 | 0 | 1 | +6dB | • CLVP mode gain setting: GMDP: GMDS | Gain<br>MDP1 | Gain<br>MDP0 | GMDP | |--------------|--------------|------| | 0 | 0 | –6dB | | 0 | 1 | 0dB | | 1 | 0 | +6dB | | Gain<br>MDS1 | Gain<br>MDS0 | GMDS | |--------------|--------------|------| | 0 | 0 | –6dB | | 0 | 1 | 0dB | | 1 | 0 | +6dB | • DCLV overall gain setting: GDCLV | Gain<br>DCLV1 | Gain<br>DCLV0 | GDCLV | |---------------|---------------|-------| | 0 | 0 | 0dB | | 0 | 1 | +6dB | | 1 | 0 | +12dB | | Comm | and bit | Processing | | | | | | |------|---------|----------------------------------------|--|--|--|--|--| | PCC1 | PCC0 | Processing | | | | | | | 0 | 0 | The VPCO signal is output. | | | | | | | 0 | 1 | The VPCO pin output is high impedance. | | | | | | | 1 | 0 | The VPCO pin output is low. | | | | | | | 1 | 1 | The VPCO pin output is high. | | | | | | • This command controls the VPCO pin signal. The VPCO output can be controlled with this setting. | Command | | Dat | ta 3 | | Data 4 | | | | |-----------------------------------|------|------|------|------|--------|------|------|------| | | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | | Spindle servo coefficient setting | SFP3 | SFP2 | SFP1 | SFP0 | SRP3 | SRP2 | SRP1 | SRP0 | | Command bit | Processing | |-------------|----------------------------------------------------------------------------------| | SFP3 to 0 | Sets the frame sync forward protection times. The setting range is 1 to F (Hex). | | ſ | Command bit | Processing | |---|-------------|-----------------------------------------------------------------------------------| | | SRP3 to 0 | Sets the frame sync backward protection times. The setting range is 1 to F (Hex). | <sup>\*</sup> See "§4-2. Frame Sync Protection" regarding frame sync protection. • The CXD2598Q can serially output the 40 bits (10 BCD codes) of error monitor data selected by EDC0 to EDC7 from the SQSO pin and monitor this data using a microcomputer. The C1 and C2 error rate settings are sent one at a time by the \$C commands by setting the SOCT0 and SOCT1 commands of \$8 to 1. Then, the data can be read out from the SQSO pin by sending 40 SQCK pulses. | Command | | Dat | ta 5 | | Data 6 | | | | | |-----------------------------------|------|------|------|------|--------|------|------|------|--| | | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | | | Spindle servo coefficient setting | EDC7 | EDC6 | EDC5 | EDC4 | EDC3 | EDC2 | EDC1 | EDC0 | | ### **Error monitor commands** | Command bit | Processing | |---------------|---------------------------------------------------------------------------------| | EDC7 = 0 EDC6 | The [No C1 errors, pointer reset] count is output when 0. | | EDC5 | The [One C1 error corrected, pointer reset] count is output when 0. | | EDC4 | The [No C1 errors, pointer set] count is output when 0. | | EDC3 | The [One C1 error corrected, pointer set] count is output when 0. | | EDC2 | The [Two C1 errors corrected, pointer set] count is output when 0. | | EDC1 | The [C1 correction impossible, pointer set] count is output when 0. | | EDC0 | 7350-frame count cycle mode*1 when 1.<br>73500-frame count cycle mode*2 when 0. | | EDC7 = 1 EDC6 | The [No C2 errors, pointer reset] count is output when 0. | | EDC5 | The [One C2 error corrected, pointer reset] count is output when 0. | | EDC4 | The [Two C2 errors corrected, pointer reset] count is output when 0. | | EDC3 | The [Three C2 errors corrected, pointer reset] count is output when 0. | | EDC2 | The [Four C2 errors corrected, pointer reset] count is output when 0. | | EDC1 | The [C2 correction impossible, pointer copy] count is output when 0. | | EDC0 | The [C2 correction impossible, pointer set] count is output when 0. | <sup>\*1</sup> The value selected by C1 (EDC1 to EDC6) and C2 (EDC0 to 6) is added to C1 and C2 and output every 7350 frames. #### **\$DX commands** | Command | | Data 1 | | | | | | | |----------|----|--------|----|--------------|--|--|--|--| | Command | D3 | D2 | D1 | D0 | | | | | | CLV CTRL | 0 | ТВ | TP | Gain<br>CLVS | | | | | - See "\$CX commands". | Command bit | Description | |-------------|-------------------------------------------------| | TB = 0 | Bottom hold at a cycle of RFCK/32 in CLVS mode. | | TB = 1 | Bottom hold at a cycle of RFCK/16 in CLVS mode. | | TP = 0 | Peak hold at a cycle of RFCK/4 in CLVS mode. | | TP = 1 | Peak hold at a cycle of RFCK/2 in CLVS mode. | <sup>\*2</sup> The value selected by C1 (EDC1 to EDC6) and C2 (EDC0 to EDC6) is added to C1 and C2 and output every 73500 frames. | Command Data 2 | | | Data 3 | | | | Data 4 | | | | | | |----------------|-----|-----|--------|-----|-----|-----|--------|-----|------------|------------|----|----| | Command | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | | CLV CTRL | VP7 | VP6 | VP5 | VP4 | VP3 | VP2 | VP1 | VP0 | VP<br>CTL1 | VP<br>CTL0 | 0 | 0 | The settings in CAV-W mode are as follows. | Command bit | Processing | |-------------|---------------------------------------| | VP0 to 7 | Sets the spindle rotational velocity. | | Comm | and bit | Processing | | | | | |--------|---------|-----------------------------------------------|--|--|--|--| | VPCTL1 | VPCTL0 | Processing | | | | | | 0 | 0 | The setting of VP0 to VP7 is multiplied by 1. | | | | | | 0 | 1 | The setting of VP0 to VP7 is multiplied by 2. | | | | | | 1 | 0 | The setting of VP0 to VP7 is multiplied by 3. | | | | | | 1 | 1 | The setting of VP0 to VP7 is multiplied by 4. | | | | | <sup>\*</sup> The above setting should be 0, 0 when not operating in the CAV-W mode. The rotational velocity R of the spindle can be expressed with the following equation. $$R = \frac{256 - n}{32} \times I$$ R: Relative velocity at normal speed = 1 n: VP0 to VP7 setting value 1: Multiple set by VPCTL0, 1 | Command bit | Description | | | |------------------|-----------------------------------|--|--| | VP0 to 7 = F0(H) | Playback at half (normal) speed | | | | : | to | | | | VP0 to 7 = E0(H) | Playback at normal (double) speed | | | | į. | to | | | | VP0 to 7 = C0(H) | Playback at (quadruple) speed | | | Notes) 1. Values when crystal is 16.9344MHz and XTSL is low or when crystal is 33.8688MHz and XTSL is high. 2. Values in parentheses are for when DSPB is 1. **– 52 –** The settings in variable pitch mode are as follows. | Command bit | Processing | |-----------------------|---------------------------------------------| | VPCTL1 to 0, VP7 to 0 | Sets the pitch for the variable pitch mode. | The pitch setting can be expressed with the following equation. $$P = \frac{-n}{10}$$ [%] P: Pitch setting value n: VPCTL1 and VPCTL0, VP7 to VP0 setting value (two's complement, VPCTL1 = sign bit) | | Command bi | t | Ditab patting value [9/] | Command setting | |--------|------------|----------|--------------------------|-----------------| | VPCTL1 | VPCTL0 | VP7 to 0 | Pitch setting value [%] | example | | | | 00(H) | +51.2 | \$D60080 | | 1 | 0 | : | to | : | | | | FF(H) | +25.7 | \$D6FF80 | | | | 00(H) | +25.6 | \$D600C0 | | 1 1 | | : | to | : | | | | | +0.1 | \$D6FFC0 | | | | 00(H) | 0.0 | \$D60000 | | 0 | 0 | : | to | : | | | | FF(H) | -25.5 | \$D6FF00 | | | | 00(H) | -25.6 | \$D60040 | | 0 | 1 | : | to | : | | | | E7(H) | -48.7 | \$D6E740 | The pitch setting range is from -48.7 to +51.2%. The plus pitch setting should not exceed the playback speed given in the Recommended Operating Conditions. An example of variable pitch mode commands is shown below. \$A4XXXXX (Setting to enable variable pitch mode.) \$ACXXXXX (Turns on variable pitch mode. The internal clock uses the VCO2 reference.) \$D60A00 (Sets the pitch to +1.0%.) \$D60000 (Sets the pitch to 0.0%.) \$A4XXXXX (Turns off variable pitch mode. The internal clock uses the crystal reference.) #### **\$EX commands** | Command | Data 1 | | | Data 2 | | | Data 3 | | | | | | |----------|--------|-----|-----|--------|------|------|--------|------|------|------|------|------| | Command | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | D3 | D2 | D1 | D0 | | SPD mode | СМЗ | CM2 | CM1 | СМО | EPWM | SPDC | ICAP | SFSL | VC2C | HIFC | LPWR | VPON | | | Command bit | | | | Description | |-----|-------------|-----|-----|--------|---------------------------------------------------------------------------------------------------------------------------------------| | СМЗ | CM2 | CM1 | СМО | - Mode | Description | | 0 | 0 | 0 | 0 | STOP | Spindle stop mode.*1 | | 1 | 0 | 0 | 0 | KICK | Spindle forward rotation mode.*1 | | 1 | 0 | 1 | 0 | BRAKE | Spindle reverse rotation mode. Valid only when LPWR = 0 in any mode.*1 | | 1 | 1 | 1 | 0 | CLVS | Rough servo mode. When the RF-PLL circuit isn't locked, this mode is used to pull the disc rotations within the RF-PLL capture range. | | 1 | 1 | 1 | 1 | CLVP | PLL servo mode. | | 0 | 1 | 1 | 0 | CLVA | Automatic CLVS/CLVP switching mode. Used for normal playback. | <sup>\*1</sup> See Timing Charts 1-6 to 1-12. When using the digital CLV servo, the sampling frequency of the internal digital filter switches simultaneously with the CLVP/CLVS switching. This means that the CLVS mode cut-off frequency fc is 70Hz when the TB command of D = 0 or 140Hz when the TB command of D = 1. | EPWM | SPDC | ICAP | SFSL | VC2C | HIFC | LPWR | VPON | INV<br>VPCO | Mode | Description | |------|------|------|------|------|------|------|------|-------------|-------|-------------------------------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CLV-N | Crystal reference CLV servo. | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | CLV-W | Used for normal-speed playback in CLV-W mode.*2 | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | CAV-W | Spindle control with VP0 to VP7. | | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | CAV-W | Spindle control with the external PWM. | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | VCO-C | VCO control*3 | <sup>\*2</sup> Figs. 3-1 and 3-2 show the control flow with the microcomputer software in CLV-W mode. <sup>\*3</sup> Fig. 3-3 shows the control flow with the microcomputer software in VCO-C mode. | | | | <del>-</del> | |--------|------|---------|--------------| | Mode | LPWR | Command | Timing chart | | | | KICK | 1-6 (a) | | CLV-N | 0 | BRAKE | 1-6 (b) | | | | STOP | 1-6 (c) | | | | KICK | 1-7 (a) | | | 0 | BRAKE | 1-7 (b) | | CLV-W | | STOP | 1-7 (c) | | CLV-VV | 1 | KICK | 1-8 (a) | | | | BRAKE | 1-8 (b) | | | | STOP | 1-8 (c) | | | 0 | KICK | 1-9 (a) | | | | BRAKE | 1-9 (b) | | CAV-W | | STOP | 1-9 (c) | | CAV-VV | | KICK | 1-10 (a) | | | 1 | BRAKE | 1-10 (b) | | | | STOP | 1-10 (c) | | Mode | LPWR | Timing chart | |--------|------|-----------------| | CLV-N | 0 | 1-11 | | CLV-W | 0 | 1-12 | | CEV-VV | 1 | 1-13 | | | 0 | 1-14 (EPWM = 0) | | CAV-W | 1 | 1-15 (EPWM = 0) | | CAV-VV | 0 | 1-16 (EPWM = 1) | | | 1 | 1-17 (EPWM = 1) | | Command | Data 4 | | | | | | |----------|--------------|--------------|----|-------------|--|--| | Command | D3 | D2 | D1 | D0 | | | | SPD mode | Gain<br>CAV1 | Gain<br>CAV0 | 0 | INV<br>VPCO | | | \_ See the previous page. | Gain<br>CAV1 | Gain<br>CAV0 | Gain | |--------------|--------------|-------| | 0 | 0 | 0dB | | 0 | 1 | -6dB | | 1 | 0 | -12dB | | 1 | 1 | –18dB | • This sets the gain when controlling the spindle with VP0 to VP7 in CAV-W mode. **Note)** This setting is not valid when controlling the spindle with the external PWM. Peak Meter Timing SONY CXD2598Q # **Timing Chart 1-6** ### **CLV-N mode** LPWR = 0 ## **Timing Chart 1-7** **CLV-W mode** (when following the spindle rotational velocity) LPWR = 0 # **Timing Chart 1-8** CLV-W mode (when following the spindle rotational velocity) LPWR = 1 ## **Timing Chart 1-9** **CAV-W mode** LPWR = 0 # **Timing Chart 1-10** **CAV-W mode** LPWR = 1 SONY CXD2598Q # **Timing Chart 1-11** ### **CLV-N mode** LPWR = 0 ## **Timing Chart 1-12** ### **CLV-W mode** LPWR = 0 ## **Timing Chart 1-13** ### **CLV-W mode** LPWR = 1 The BRAKE pulse is masked when LPWR = 1. ## **Timing Chart 1-14** ### **CAV-W mode** EPWM = LPWR = 0 # **Timing Chart 1-15** #### **CAV-W mode** EPWM = LPWR = 1 The BRAKE pulse is masked when LPWR = 1. # **Timing Chart 1-16** # **CAV-W mode** EPWM = 1, LPWR = 0 # **Timing Chart 1-17** # **CAV-W** mode EPWM = LPWR = 1 The BRAKE pulse is masked when LPWR = 1. #### §2. Subcode Interface There are two methods for reading out a subcode externally. The 8-bit subcodes P to W can be read out from SBSO by inputting EXCK. Sub-Q can be read out after checking CRC of the 80 bits in the subcode frame. Sub-Q can be read out from the SQSO pin by inputting 80 clock pulses to the SQCK pin when SCOR comes correctly and CRCF is high. #### §2-1. P to W Subcode Readout Data can be read out by inputting EXCK immediately after WFCK falls. (See Timing Chart 2-1.) #### §2-2. 80-bit Sub-Q Readout Fig. 2-2 shows the peripheral block of the 80-bit Sub-Q register. - First, Sub-Q, regenerated at one bit per frame, is input to the 80-bit serial/parallel register and the CRC check circuit. - 96-bit Sub-Q is input, and if the CRC is OK, it is output to SQSO with CRCF = 1. In addition, 80 bits are loaded into the parallel/serial register. - When SQSO goes high after SCOR is output, the CPU determines that new data (which passed the CRC check) has been loaded. - When the 80-bit data is loaded, the order of the MSB and LSB is inverted within each byte. As a result, although the sequence of the bytes is the same, the bits within the bytes are now ordered LSB first. - Once the 80-bit data load is confirmed, SQCK is input so that the data can be read. - The SQCK input is detected, and the retriggerable monostable multivibrator is reset while the input is low. - The retriggerable monostable multivibrator has a time constant from 270 to 400µs. When the duration when SQCK is high is less than this time constant, the monostable multivibrator is kept reset; during this interval, the serial/parallel register is not loaded into the parallel/serial register. - While the monostable multivibrator is being reset, data cannot be loaded in the peak detection parallel/serial register or the 80-bit parallel/serial register. - In other words, while reading out with a clock cycle shorter than this time constant, the register will not be rewritten by CRCOK and others. - The previously mentioned peak detection register can be connected to the shift-in of the 80-bit parallel/serial register. For ring control 1, input and output are shorted during peak meter and level meter modes. For ring control 2, input and output are shorted during peak meter mode. This is because the register is reset with each readout in level meter mode, and to prevent readout destruction in peak meter mode. As a result, the 96-bit clock must be input in peak meter mode. - The absolute time after peak is stored in the memory in peak meter mode as noted in "Description of peak meter mode" on page 45. See Timing Chart 2-3. - Clock input via the SQCK pin is necessary to perform these operations. The high and low intervals for SQCK input should be between 750ns and 120µs. # **Timing Chart 2-1** Subcode P.Q.R.S.T.U.V.W Read Timing Timing Chart 2-3 Timing Chart 2-4 | | Signal | Description | |----------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | - | PER0 to 7 | RF jitter amount (used to adjust the focus bias). 8-bit binary data in PER0 = LSB, PER7 = MSB. | | - | FOK | Focus OK. | | | GFS | High when the frame sync and the insertion protection timing match. | | <u> </u> | LOCK | GFS is sampled at 460Hz; when GFS is high, a high signal is output. If GFS is low eight consecutive samples, a low signal is output. | | <br>3 – | ЕМРН | High when the playback disc has emphasis. | | | ALOCK | GFS is sampled at 460Hz; when GFS is high eight consecutive samples, a high signal is output. If GFS is low eight consecutive samples, a low signal is output. | | | VF0 to 9 | Used in CAV-W mode. Results of measuring the disc rotational velocity. (See Timing Chart 2-5.) VF0 = LSB, VF9 = MSB. | | ้นเ | C1 pointer reset | C1 pointer reset | | | C1 pointer set | C1 pointer set | C1 pointer set | C1 pointer set | |-------------|------------------|-------------------------|---|---|----------------|-------------------------|-----------------------------------------|------------------------------------------| | Description | No C1 errors; | One C1 error corrected; | 1 | 1 | No C1 errors; | One C1 error corrected; | Two C1 errors corrected; C1 pointer set | C1 correction impossible; C1 pointer set | | C1F0 | 0 | _ | 0 | _ | 0 | 1 | 0 | 1 | | C1F2 C1F1 | 0 | 0 | _ | _ | 0 | 0 | _ | 1 | | C1F2 | 0 | 0 | 0 | 0 | _ | _ | _ | 1 | | C2F2 C2F1 | C2F0 Description | |-------------|---------------------------------------------| | 0 0 | No C2 errors; | | 0 | One C2 error corrected; | | 1 0 | Two C2 errors corrected; C2 pointer reset | | | Three C2 errors corrected; C2 pointer reset | | 0 0 | Four C2 errors corrected; C2 pointer reset | | 0 1 | | | 1 0 | C2 correction impossible; C1 pointer copy | | | C2 correction impossible; C2 pointer set | # **Timing Chart 2-5** The relative velocity R of the disc can be expressed with the following equation. $$R = \frac{m+1}{32}$$ (R: Relative velocity, m: Measurement results) VF0 to VF9 is the result obtained by counting V16M/2 pulses while the reference signal (132.2kHz) generated from XTAL (XTAI, XTAO) (384Fs) is high. This count is 31 when the disc is rotating at normal speed and 63 when it is rotating at double speed (when DSPB is low). #### §3. Description of Modes This LSI has three basic operating modes using a combination of spindle control and the PLL. The operations for each mode are described below. #### §3-1. CLV-N Mode This mode is compatible with the CXD2510Q, and operation is the same as for conventional control. The PLL capture range is ±150kHz. #### §3-2. CLV-W Mode This is the wide capture range mode. This mode allows the conventional PLL to follow the rotational velocity of the disc. This rotational following control has two types: using the built-in VCO2 or providing an external VCO. The spindle is the same CLV servo as for the conventional series. Operation using the built-in VCO2 is described below. (When using an external VCO, input the signal from the VPCO pin to the low-pass filter, use the output from the low-pass filter as the control voltage for the external VCO, and input the oscillation output from the VCO to the V16M pin.) When starting to rotate the disc and/or speeding up to the lock range from the condition where the disc is stopped, CAV-W mode should be used. Specifically, first send \$E665X to set CAV-W mode and kick the disc, then send \$E60CX to set CLV-W mode if ALOCK is high. The microcomputer monitors the serial data output, and must return the operation to the speed adjusting state (CAV-W mode) when ALOCK becomes low. The control flow according to the microcomputer software is shown in Fig. 3-2. In CLV-W mode (normal), low power consumption is achieved by setting LPWR to high. Control was formerly performed by applying acceleration and deceleration pulses to the spindle motor. However, when LPWR is set to high, deceleration pulses are not output, thereby achieving low power consumption mode. Note) The capture range for this mode is theoretically up to the signal processing limit. #### §3-3. CAV-W Mode This is CAV mode. In this mode, the external clock is fixed and it is possible to control the spindle to the desired rotational velocity. The rotational velocity is determined by the VP0 to VP7 setting values or the external PWM. When controlling the spindle with VP0 to VP7, setting CAV-W mode with the \$E665X command and controlling VP0 to VP7 with the \$DX commands allows the rotational velocity to be varied from low speed to quadruple speed. (See "\$DX commands".) When controlling the spindle with the external PWM, the PWMI pin is binary input which becomes KICK during high intervals and BRAKE during low intervals. The microcomputer can know the rotational velocity using V16M. The reference for the velocity measurement is a signal of 132.3kHz obtained by 1/128-frequency dividing XTAL (XTAI, XTAO) (384Fs). The velocity is obtained by counting half of the V16M pulses while the reference is high, and the result is output from the new CPU interface as 10 bits (VF0 to VP9). These measurement results are 31 when the disc is rotating at normal speed or 127 when it is rotating at quadruple speed. These values match those of the 256 - n for control with VP0 to VP7. (See Table 2-5 and Fig. 2-6.) In CAV-W mode, the spindle is set to the desired rotational velocity and the operation speed for the entire system follows this rotational velocity. Therefore, the cycles for the Fs system clock, PCM data and all other output signals from this LSI change according to the rotational velocity of the disc. Note) The capture range for CAV-W mode is theoretically up to the signal processing limit. Note) Set FLFC to 1 for this mode. #### §3-4. VCO-C Mode This is VCO control mode. In this mode, the V16M oscillation frequency can be controlled by setting \$D commands VP0 to VP7 commands and VPCTL0, 1. The V16M oscillation frequency can be expressed by the following equation. V16M = $$\frac{1(256 - n)}{32}$$ n: VP0 to VP7 setting value 1: VPCTL0, 1 setting value The VCO1 oscillation frequency is determined by V16M. The VCO1 frequency can be expressed by the following equation. • When DSPB = 0 $$VCO1 = V16M \times \frac{49}{24}$$ • When DSPB = 1 $$VCO1 = V16M \times \frac{49}{16}$$ Fig. 3-1. Disc Stop to Regular Playback in CLV-W Mode ### **CLV-W Mode** Fig. 3-2. CLV-W Mode Flow Chart #### **VCO-C Mode** Fig. 3-3. Access Flow Chart Using VCO Control ## §4. Description of other functions ### §4-1. Channel Clock Recovery by Digital PLL Circuit • The channel clock is necessary for demodulating the EFM signal regenerated by the optical system. Assuming T as the channel clock cycle, the EFM signal is modulated in an integer multiple of T from 3T to 11T. In order to read the information in the EFM signal, this integer value must be read correctly. As a result, T, that is the channel clock, is necessary. In an actual player, the PLL is necessary to recover the channel clock because the fluctuation in the spindle rotation alters the width of the EFM signal pulses. The block diagram of this PLL is shown in Fig. 4-1. The CXD2598Q has a built-in three-stage PLL. - The first-stage PLL is for the wide-band PLL. When the internal VCO2 is used, an external LPF is necessary; when not using the internal VCO2, external LPF and VCO are required. - The output of this first-stage PLL is used as a reference for all clocks within the LSI. - The second-stage PLL generates the high-frequency clock needed by the third-stage digital PLL. - The third-stage PLL is a digital PLL that recovers the actual channel clock. - The digital PLL in CLV-N mode has a secondary loop, and is controlled by the primary loop (phase) and the secondary loop (frequency). When FLFC = 1, the secondary loop can be turned off. High frequency components such as 3T and 4T may contain deviations. In such a case, turning off the secondary loop yields better playability. However, in this case the capture range becomes ±50kHz. - A new digital PLL has been provided for CLV-W mode to follow the rotational velocity of the disc in addition to the conventional secondary loop. # **Block Diagram 4-1** ### §4-2. Frame sync protection - In normal speed playback, a frame sync is recorded approximately every 136µs (7.35kHz). This signal is used as a reference to recognize the data within a frame. Conversely, if the frame sync cannot be recognized, the data is processed as error data because the data cannot be recognized. As a result, recognizing the frame sync properly is extremely important for improving playability. - In the CXD2598Q, window protection and forward protection/backward protection have been adopted for frame sync protection. These functions achieve very powerful frame sync protection. There are two window widths; one for cases where a rotational disturbance affects the player and the other for cases where there is no rotational disturbance (WSEL = 0/1). In addition, the forward protection counter is set to 13\*, and the backward protection counter to 3\*. Concretely, when the disc is being played back normally and then the frame sync cannot be detected due to scratches etc., a maximum of 13 frames are inserted. If the frame sync cannot be detected for 13 frames or more, the window opens to resynchronize the frame sync. In addition, immediately after the window opens and the resynchronization is executed, if a proper frame sync cannot be detected within 3 frames, the window opens immediately. $^st$ Default values. These values can be set as desired by the SFP3 to SFP0 and SRP3 to SRP0 commands of C. #### §4-3. Error Correction - In the CD format, one 8-bit data contains two error correction codes, C1 and C2. For C1 correction, the code is created with 28-byte information and 4-byte C1 parity. - For C2 correction, the code is created with 24-byte information and 4-byte parity. - Both C1 and C2 are Reed-Solomon codes with a minimum distance of 5. - The CXD2598Q uses refined super strategy to achieve double correction for C1 and quadruple correction for C2. - In addition, to prevent C2 miscorrection, a C1 pointer is attached to data after C1 correction according to the C1 error status during C1 error correction, the playback status of the EFM signal, and the operating status of the player. - The correction status can be monitored externally. See Table 4-2. - When the C2 pointer is high, the data in question was uncorrectable. Either the pre-value was held or an average value interpolation was made for the data. | MNT3 | MNT2 | MNT1 | MNT0 | Description | | | |------|------|------|------|--------------------------------------------|------------------|--| | 0 | 0 | 0 | 0 | No C1 errors; C1 pointer reset | | | | 0 | 0 | 0 | 1 | One C1 error corrected; | C1 pointer reset | | | 0 | 0 | 1 | 0 | | _ | | | 0 | 0 | 1 | 1 | | _ | | | 0 | 1 | 0 | 0 | No C1 errors; | C1 pointer set | | | 0 | 1 | 0 | 1 | One C1 error corrected; | C1 pointer set | | | 0 | 1 | 1 | 0 | Two C1 errors corrected; | C1 pointer set | | | 0 | 1 | 1 | 1 | C1 correction impossible; | C1 pointer set | | | 1 | 0 | 0 | 0 | No C2 errors; | C2 pointer reset | | | 1 | 0 | 0 | 1 | One C2 error corrected; | C2 pointer reset | | | 1 | 0 | 1 | 0 | Two C2 errors corrected; | C2 pointer reset | | | 1 | 0 | 1 | 1 | Three C2 errors corrected; | C2 pointer reset | | | 1 | 1 | 0 | 0 | Four C2 errors corrected; C2 pointer reset | | | | 1 | 1 | 0 | 1 | _ | | | | 1 | 1 | 1 | 0 | C2 correction impossible; | C1 pointer copy | | | 1 | 1 | 1 | 1 | C2 correction impossible; | C2 pointer set | | | | | , | , | · | · | | # **Timing Chart 4-3** # §4-4. DA Interface • The DA interface supports the 48-bit slot interface. 48-bit slot interface This interface includes 48 cycles of the bit clock within one LRCK cycle, and is MSB first. When LRCK is high, the data is for the left channel. ### §4-5. Digital Out There are three Digital Out: the type 1 format for broadcasting stations, the type 2 form 1 format for home use, and the type 2 form 2 format for the manufacture of software. The CXD2598Q supports type 2 form 1. The CXD2598Q also supports two Digital Out generation methods: generation from the PCM data read out from the disc, and generation from the DA interface input (PCMDI, LRCKI, BCKI). ## §4-5-1. Digital Out from PCM Data Digital Out is generated from the PCM data read out from the disc. The channel status clock accuracy is automatically set to level II when using the crystal clock and to level III in CAV-W mode or variable pitch mode. In addition, Sub-Q data which are matched twice in succession after a CRC check are input to the first four bits (bits 0 to 3). DOUT is output when the crystal is 34MHz, XTSL is high and DSPB is set to 1 in CLV-N or CLV-W mode. Therefore, set the MD2 pin to 0 and turn DOUT off. bits 0 to 3 Sub Q control bits that matched twice in succession with CRCOK bit 29 VPON or VARION: 1 Crystal: 0 Table 4-5-1. # §4-5-2. Digital Out from DA Interface Input Digital Out is generated from the DA interface input. ## Validity Flag, User Data The Validity Flag and User Data are fixed to 0. # **Channel Status Data** Bits 0, 6 and 7 of the Channel Status Data are fixed to 0. In addition, the following items can be set by bits 1, 2, 3 and 8. - a) Digital data/audio data - b) Digital copy allowed/prohibited - c) Pre-emphasis on/off - d) Category code (2 types) Table 4-5-2. **Note)** When using this generation method, turn DOUT off by first setting the MD pin to 0 and then setting the DOUT EN command of \$34A to 0. ## Digital audio data input The digital audio data input signal is input from the DAC input pins PCMDI, LRCKI and BCKI. The input format supports the 48-bit slot, MSB first. #### **Mute function** The audio data portion of the Digital Out output can be set to all zero without altering the Channel Status Data by setting command bit DOUT\_DMUT to 1. ## I/O sync circuit The DAC is automatically synchronized to the input LRCK during normal operation, but synchronization may not be possible when the input data contains a large amount of jitter or during power-on, etc. In such a case, internal operation must be forcibly resynchronized by setting the DOUT WOD command of \$34A to 1. Forced synchronization is also necessary when the operating frequency is switched such as when switching between CLV and CAV. When performing resynchronization, be sure to first return DOUT WOD to 0 and then set to 1. \*Resynchronization clears the internal frame counter, so the count starts over from frame 0 after the resynchronization processing. The resynchronization circuit can be disabled by setting the WINEN command of \$34A to 0 so that resynchronization processing is not performed automatically or to perform resynchronization processing at the user's discretion. ### **DOUT circuit clock system** The DOUT block master clock is set using the clock control command MCSL (\$A) used by the DAC block. Therefore, set MCSL = 1 when using 768fs, and MCSL = 0 when using 384fs. # §4-6. Servo Auto Sequence This function performs a series of controls, including auto focus and track jumps. When the auto sequence command is received from the CPU, auto focus, 1-track jump, 2N-track jump, fine search and M-track move are executed automatically. The servo block operates according to the built-in program during the auto sequence execution (when XBUSY = low), so that commands from the CPU, that is \$0, 1, 2 and 3 commands, are not accepted. (\$4 to E commands are accepted.) In addition, when using the auto sequence, turn the A.SEQ ON-OFF of register 9 on. When CLOK goes from low to high while XBUSY is low, XBUSY does not become high for a maximum of 100µs after that point. This is to prevent the transfer of erroneous data to the servo when XBUSY changes from low to high by the monostable multivibrator, which is reset by CLOK being low (when XBUSY is low). In addition, a MAX timer is built into this LSI as a countermeasure against abnormal operation due to external disturbances, etc. When the auto sequence command is sent from the CPU, this command assumes a \$4XY format, in which X specifies the command and Y sets the MAX timer value and timer range. If the executed auto sequence command does not terminate within the set timer value, the auto sequence is interrupted (like \$40). See "§1 \$4X commands" concerning the timer value and range. Also, the MAX timer is invalidated by inputting \$4X0. Although this command is explained in the format of \$4X in the following command descriptions, the timer value and timer range are actually sent together from the CPU. #### (a) Auto focus (\$47) Focus search-up is performed, FOK and FZC are checked, and the focus servo is turned on. If \$47 is received from the CPU, the focus servo is turned on according to Fig. 4-6. The auto focus starts with focus search-up, and note that the pickup should be lowered beforehand (focus search-down). In addition, blind E of register 5 is used to eliminate FZC chattering. Concretely, the focus servo is turned on at the falling edge of FZC after FZC has been continuously high for a longer time than E. #### (b) Track jump 1, 10 and 2N-track jumps are performed respectively. Always use this when the focus, tracking, and sled servos are on. Note that tracking gain-up and braking-on (\$17) should be sent beforehand because they are not involved in this sequence. #### 1-track jump When \$48 (\$49 for REV) is received from the CPU, a FWD (REV) 1-track jump is performed in accordance with Fig. 4-7. Set blind A and brake B with register 5. ### • 10-track jump When \$4A (\$4B for REV) is received from the CPU, a FWD (REV) 10-track jump is performed an accordance with Fig. 4-8. The principal difference from the 1-track jump is to kick the sled. In addition, after kicking the actuator, when 5 tracks have been counted through COUT, the brake is applied to the actuator. Then, when the actuator speed is found to have slowed up enough (determined by the COUT cycle becoming longer than the overflow C set with register 5), the tracking and sled servos are turned on. #### 2N-track jump When \$4C (\$4D for REV) is received from the CPU, a FWD (REV) 2N-track jump is performed an accordance with Fig. 4-9. The track jump count N is set with register 7. Although N can be set to 2<sup>16</sup> tracks, note that the setting is actually limited by the actuator. COUT is used for counting the number of jumps when N is less than 16, and MIRR is used when N is 16 or more. Although the 2N-track jump basically follows the same sequence as the 10-track jump, the one difference is that after the tracking servo is turned on, the sled continues to move only for "D", set with register 6. #### • Fine search When \$44 (\$45 for REV) is received from the CPU, a FWD (REV) fine search (N-track jump) is performed in accordance with Fig. 4-10. The differences from a 2N-track jump are that a higher precision is achieved by controlling the traverse speed, and a longer distance jump is made possible by controlling the sled. The track jump count N is set with register 7. N can be set to 2<sup>16</sup> tracks. After kicking the actuator and sled, the traverse speed is controlled based on the overflow G. Set kick D and F with register 6 and overflow G with register 5. Also, sled speed control during traverse can be turned off by causing COMP to fall. Set the number of tracks during which COMP falls with register B. After N tracks have been counted through COUT, the brake is applied to the actuator and sled. (This is performed by turning on the tracking servo for the actuator, and by kicking the sled in the opposite direction during the time for kick D set with register 6.) Then, the tracking and sled servos are turned on. Set overflow G to the speed required to slow up just before the track jump terminates. (The speed should be such that it will come on-track when the tracking servo turns on at the termination of the track jump.) For example, set the target track count N - a in the traverse monitor counter which is set with register B, and COMP will be monitored. When the falling edge of this COMP is detected, overflow G can be reset. # • M-track move When \$4E (\$4F for REV) is received from the CPU, a FWD (REV) M-track move is performed in accordance with Fig. 4-11. M can be set to 2<sup>16</sup> tracks. Like the 2N-track jump, COUT is used for counting the number of moves when M is less than 16, and MIRR is used when M is 16 or more. The M-track move is executed only by moving the sled, and is therefore suited for moving across several thousand to several ten-thousand tracks. In addition, the track and sled servos are turned off after M tracks have been counted through COUT or MIRR unlike for the other jumps. Transfer \$25 from the microcomputer after the actuator has stabilized. Fig. 4-6-(a). Auto Focus Flow Chart Fig. 4-6-(b). Auto Focus Timing Chart Fig. 4-7-(a). 1-Track Jump Flow Chart Fig. 4-7-(b). 1-Track Jump Timing Chart Fig. 4-8-(a). 10-Track Jump Flow Chart Fig. 4-8-(b). 10-Track Jump Timing Chart Fig. 4-9-(a). 2N-Track Jump Flow Chart Fig. 4-9-(b). 2N-Track Jump Timing Chart Fig. 4-10-(a). Fine Search Flow Chart Fig. 4-10-(b). Fine Search Timing Chart Fig. 4-11-(a). M-Track Move Flow Chart Fig. 4-11-(b). M-Track Move Timing Chart SONY CXD2598Q # §4-7. Digital CLV Fig. 4-12 shows the block diagram. Digital CLV outputs MDS error and MDP error signals with PWM, with the sampling frequency increased up to 130kHz during normal-speed playback in CLVS, CLVP and other modes. In addition, the digital spindle servo gain is variable. CLVS U/D: Up/down signal from CLVS servo MDS error: Frequency error for CLVP servo MDP error: Phase error for CLVP servo PWMI: Spindle drive signal from microcomputer for CAV servo Fig. 4-12. Block Diagram # §4-8. CD-DSP Block Playback Speed In the CXD2598Q, the following playback modes can be selected through different combinations of XTAI, XTSL pin, double-speed command (DSPB), VCO1 selection command (VCOSEL1), VCO1 frequency division commands (KSL3, KSL2) and command transfer rate selector (ASHS) in CLV-N or CLV-W mode. | Mode | XTAI | XTSL | DSPB | VCOSEL1*1 | ASHS | Playback speed | Error correction*2 | |------|-------|------|------|-----------|------|----------------|---------------------------| | 1 | 768Fs | 1 | 0 | 0/1 | 0 | 1× | C1: double; C2: quadruple | | 2 | 768Fs | 1 | 1 | 0/1 | 0 | 2× | C1: double; C2: double | | 3 | 768Fs | 0 | 0 | 1 | 1 | 2× | C1: double; C2: quadruple | | 4 | 768Fs | 0 | 1 | 1 | 1 | 4× | C1: double; C2: double | | 5 | 384Fs | 0 | 0 | 0/1 | 0 | 1× | C1: double; C2: quadruple | | 6 | 384Fs | 0 | 1 | 0/1 | 0 | 2× | C1: double; C2: double | | 7 | 384Fs | 1 | 1 | 0/1 | 0 | 1× | C1: double; C2: double | <sup>\*1</sup> Actually, the optimal value should be used together with KSL3 and KSL2. The playback speed can be varied by setting VP0 to VP7 in CAV-W mode. See "§3. Description of Modes" for details. # §4-9. DAC Block Playback Speed The operating speed of the DAC block is determined by the crystal and the MCSL command of \$9X regardless of the operating conditions of the CD-DSP block. This allows the DAC and CD-DSP block playback modes to be set independently. 1-bit DAC block playback speed | X'tal | MCSL | DAC block playback speed | |-------|------|--------------------------| | 768Fs | 1 | 1× | | 768Fs | 0 | 2× | | 384Fs | 0 | 1× | Fs = 44.1kHz. <sup>\*2</sup> When the ERC4 command of \$8 = 1, C2 is quadruple correction even when DSPB = 1. #### §4-10. DAC Block Input Timing The DAC block input timing is shown in Timing Chart 4-12. The CXD2598Q enables data transfer from the CD signal processor block to the DAC block via an external route. This makes it possible to send data to the DAC block via an external audio DSP, etc. When the data is input to the DAC block without using an audio DSP, either EMPH, LRCK, BCK and PCMD must be connected directly with EMPHI, LRCKI, BCKI and PCMDI outside the LSI, or the OUTL0 command of \$8X must be set to 1. Note that when the OUTL0 command of \$8X is set to 1, the EMPH, LRCK, BCK and PCMD outputs are low. # §4-11. Description of DAC Block Functions # Zero data detection When the condition where the lower 4 bits of the input data are DC and the remaining upper bits are all "0" or all "1" has continued for about 300ms (16384/44.1kHz), zero data is detected. Zero data detection is performed independently for the left and right channels. #### Mute flag output The LMUT and RMUT pins go active when any one of the following conditions is met. The polarity can be selected with the ZDPL command of \$9X. - · When zero data is detected - When a high signal is input to the SYSM pin - When the DAC SMUTL and DAC SMUTR commands of \$9X are set (The flags change independently for the left and right channels.) The mute flag outputs during initialize are as follows. (When zero data is input from LRCKI, BCKI and PCMDI, and ZDPL of address \$9 and MCSL of address \$A are the initial values for the period in the figure below.) ## **Attenuation operation** Assuming the attenuation commands X1, X3 and X2, the corresponding audio outputs are Y1, Y2 and Y3 (Y1 > Y3 > Y2). First, the command X1 is sent and then the audio output approaches Y1. When the command X2 is sent before the audio output reaches Y1 (A in the figure), the audio output passes Y1 and approaches Y2. In addition, when the command X3 is sent before the audio output reaches Y2 (B or C in the figure), the audio output approaches Y3 from the value (B or C in the figure) at that point. ### **DAC** block mute operation #### Soft mute Soft mute results and the input data is attenuated to zero when any one of the following conditions is met. - When attenuation data of 000 (high) is set - When the DAC SMUTL and DAC SMUTR commands of \$9X are set to 1 - When a high signal is input to the SYSM input pin #### **Forced mute** Forced mute results when the FMUT command of \$AX is set to 1. Forced mute fixes the PWM output that is input to the LPF block to low. ### Zero detection mute Forced mute is applied when the ZMUT command of \$9X is set to 1 and the zero data is detected for the left and right channels. (See "Zero data detection".) When the ZMUT command of \$9X is set to 1, the forced mute is applied even if the mute flag output condition is met. When the zero detection mute is on, set the DCOF command of \$9X to 1. Timing Chart 4-12 ## **LRCK Synchronization** Synchronization is performed at the first rising edge of the LRCK input during reset. After that, synchronization is lost when the LRCK input frequency changes and resynchronization must be performed. The LRCK input frequency changes when the master clock of the LSI is switched and the playback speed changes such as the following cases. - When the XTSL pin switches between high and low - When the DSPB command of \$9X setting changes - When the MCSL command of \$AX setting changes - When operation switches between CLV mode and CAV mode LRCK switching may also be performed if there are other ICs between the CD-DSP block and the DAC block. Resynchronization must be performed in these cases as well. For resynchronization, set the XWOC command of \$9X to 0, wait for one LRCK cycle or more, and then set XWOC to 1. \* When setting XWOC to 0, be sure to set the SYCOF command of \$9X to 0 beforehand. #### **SYCOF** When LRCK, PCMD and BCK are connected directly with LRCKI, PCMDI and BCKI, respectively, playback can be performed easily in CAV-W mode by setting SYCOF of address 9 to 1. Normally, the memory proof, etc., is used for playback in CAV-W mode. In CAV-W mode, the LRCK output conforms not to the crystal but to the VCO. Therefore, synchronization is frequently lost. Setting SYCOF of address 9 to 1 ignores when the LRCKI input synchronization is lost, facilitating playback. However, the playback is not perfect because pre-value hold or data skip occurs due to the wow and flutter in the LRCKI input. \* Set SYCOF to 0 other than when connecting LRCK, PCMD and BCK directly with LRCKI, PCMDI and BCKI, respectively, and performing playback in CAV-W mode. # **Digital Bass Boost** Bass boost without external parts is possible using the built-in digital filter. The boost strength has two levels: Mid. and Max. BSBST and BBSL of address A are used for this setting. See Graph 4-13 for the digital bass boost frequency response. Digital Bass Boost Frequency Response [Hz] Graph 4-13. ### §4-12. LPF Block The CXD2598Q contains an initial-stage secondary active LPF with numerous resistors and capacitors and an operational amplifier with reference voltage. The resistors and capacitors are attached externally, allowing the cut-off frequency fc to be determined flexibly. The reference voltage (Vc) is $(AVDD - AVSS) \times 0.43$ . The LPF block application circuit is shown below. In this circuit, the cut-off frequency is $fc \approx 40 \text{kHz}$ . The external capacitors' values when fc = 30kHz and 50kHz are noted below as a reference. The resistors' values do not change at this time. When fc ≈ 30kHz: C1 = 200pF, C2 = 910pF When fc ≈ 50kHz: C1 = 120pF, C2 = 560pF # **LPF Block Application Circuit** Fig. 4-14. LPF External Circuit # §4-13. Asymmetry Correction Fig. 4-15 shows the block diagram and circuit example. Fig. 4-15. Asymmetry Correction Application Circuit. ## §4-14. CD TEXT Data Demodulation • In order to demodulate the CD TEXT data, set the command \$8 Data 6 D3 TXON to 1. During TXON = 1, the CD TEXT demodulation circuit occupies the EXCK and SBSO pins, so connect EXCK to low and do not use the data output from SBSO. It requires 26.7ms (max.) to demodulate the CD TEXT data correctly after TXON is set to 1. - The CD TEXT data is output by switching the SQSO pin with the command. The CD TEXT data output is enabled by setting the command \$8 Data 6 D2 TXOUT to 1. To read data, the readout clock should be input to SQCK. - The readable data are the CRC counting results for each pack and the CD TEXT data (16 bytes) except for CRC data. - When the CD TEXT data is read, the order of the MSB and LSB is inverted within each byte. As a result, although the sequence of the bytes is the same, the bits within the bytes are now ordered LSB first. - Data which can be stored in the LSI is 1 packet (4 packs). Fig. 4-16. Block Diagram of CD TEXT Demodulation Circuit Fig. 4-17. CD TEXT Data Timing Chart SONY ### §5. Description of Servo Signal Processing System Functions and Commands # §5-1. General Description of Servo Signal Processing System (VDD: Supply voltage) Focus servo Sampling rate: 88.2kHz (when MCK = 128Fs) Input range: 0.3Vpd to 0.7Vpd Output format: 7-bit PWM Other: Offset cancel Focus bias adjustment Focus search Gain-down function Defect countermeasure Auto gain control Tracking servo Sampling rate: 88.2kHz (when MCK = 128Fs) Input range: 0.3Vpd to 0.7Vpd Output format: 7-bit PWM Other: Offset cancel E:F balance adjustment Track jump Gain-up function Defect countermeasure Drive cancel Auto gain control Vibration countermeasure Sled servo Sampling rate: 345Hz (when MCK = 128Fs) Input range: 0.3Vpd to 0.7Vpd Output format: 7-bit PWM Other: Sled move FOK, MIRR, DFCT signals generation RF signal sampling rate: 1.4MHz (when MCK = 128Fs) Input range: 0.43Vpd to Vpd Other: RF zero level automatic measurement # §5-2. Digital Servo Block Master Clock (MCK) The clock with the 2/3 frequency of the crystal is supplied to the digital servo block. XT4D and XT2D are \$3F commands, and XT1D is a \$3E command. (Default = 0 for each command) The digital servo block is designed with an MCK frequency of 5.6448MHz (128Fs) as typical. | Mode | XTAI | FSTO | XTSL | XT4D | XT2D | XT1D | Frequency division ratio | MCK | |------|-------|-------|------|------|------|------|--------------------------|-------| | 1 | 384Fs | 256Fs | * | * | * | 1 | 1 | 256Fs | | 2 | 384Fs | 256Fs | * | * | 1 | 0 | 1/2 | 128Fs | | 3 | 384Fs | 256Fs | 0 | 0 | 0 | 0 | 1/2 | 128Fs | | 4 | 768Fs | 512Fs | * | * | * | 1 | 1 | 512Fs | | 5 | 768Fs | 512Fs | * | * | 1 | 0 | 1/2 | 256Fs | | 6 | 768Fs | 512Fs | * | 1 | 0 | 0 | 1/4 | 128Fs | | 7 | 768Fs | 512Fs | 1 | 0 | 0 | 0 | 1/4 | 128Fs | Fs = 44.1kHz, \*: Don't care **Table 5-1.** SONY CXD2598Q ### §5-3. DC Offset Cancel [AVRG (Average) Measurement and Compensation] (See Fig. 5-3.) The CXD2598Q can measure the averages of RFDC, VC, FE and TE and compensate these signals using the measurement results to control the servo effectively. This AVRG measurement and compensation is necessary to initialize the CXD2598Q, and is able to cancel the DC offset. AVRG measurement takes the levels applied to the VC, FE, RFDC and TE pins as the digital average values of 256 samples, and then loads these values into each AVRG register. The AVRG measurement commands are D15 (VCLM), D13 (FLM), D11 (RFLM) and D4 (TLM) of \$38. Measurement is on when the respective command is set to 1. AVRG measurement requires approximately 2.9ms to 5.8ms (when MCK = 128Fs) after the command is received The completion of AVRG measurement operation can be monitored by the SENS pin. (See Timing Chart 5-2.) Monitoring requires that the upper 8 bits of the command register are 38 (Hex). Timing Chart 5-2. #### <Measurement> VC AVRG: The VC DC offset (VC AVRG) which is the center potential for the system is measured and used to compensate the FE, TE and SE signals. FE AVRG: The FE DC offset (FE AVRG) is measured and used to compensate the FE and FZC signals. TE AVRG: The TE DC offset (TE AVRG) is measured and used to compensate the TE and SE signals. RF AVRG: The RF DC offset (RF AVRG) is measured and used to compensate the RFDC signal. ## <Compensation> RFLC: (RF signal – RF AVRG) is input to the RF In register. "00" is input when the RF signal is lower than RF AVRG. TLC0: (TE signal – VC AVRG) is input to the TRK In register. TLC1: (TE signal – TE AVRG) is input to the TRK In register. VCLC: (FE signal – VC AVRG) is input to the FCS In register. FLC1: (FE signal – FE AVRG) is input to the FCS In register. FLC0: (FE signal – FE AVRG) is input to the FZC register. Two methods of canceling the DC offset are assumed for the CXD2598Q. These methods are shown in Figs. 5-3a and 5-3b. An example of AVRG measurement and compensation commands is shown below. \$38 08 00 (RF AVRG measurement) \$38 20 00 (FE AVRG measurement) \$38 00 10 (TE AVRG measurement) \$38 14 0A (Compensation on [RFLC, FLC0, FLC1, TLC1]; corresponds to Fig. 5-3a.) See the description of \$38 for these commands. ### §5-4. E:F Balance Adjustment Function (See Fig. 5-3.) When the disc is rotated with the laser on, and with the FCS (focus) servo on via FCS Search (focus search), the traverse waveform appears in the TE signal due to disc eccentricity. In this condition, the low-frequency component can be extracted from the TE signal using the built-in TRK hold filter by setting D5 (TBLM) of \$38 to 1. The extracted low-frequency component is loaded into the TRVSC register as a digital value, and the TRVSC register value is established when TBLM returns to 0. Next, setting D2 (TLC2) of \$38 to 1 compensates the values obtained from the TE and SE input pins with the TRVSC register value (subtraction), allowing the E:F balance offset to be adjusted as a result. (See Fig. 5-3.) ### §5-5. FCS Bias (Focus Bias) Adjustment Function The FBIAS register value can be added to the FCS servo filter input by setting D14 (FBON) of \$3A to 1. (See Fig. 5-3.) When D11 = 0 and D10 = 1 is set for \$34F, the FBIAS register value can be written using the 9-bit value of D9 to D1 (D9: MSB). In addition, the RF jitter can be monitored by setting the SOCT command of \$8 to 1. (See "DSP Block Timing Chart".) The FBIAS register can be used as a counter by setting D13 (FBSS) of \$3A to 1. The FBIAS register functions as an up counter when D12 (FBUP) of \$3A = 1, and as a down counter when D12 (FBUP) of \$3A = 0. The number of up and down steps can be changed by setting D11 and D10 (FBV1 and FBV0) of \$3A. When using the FBIAS register as a counter, the counter stops if the FCSBIAS value and the value set beforehand in FBL9 to FBL1 of \$34 match. Also, if the upper 8 bits of the command register are \$3A at this time, SENS becomes high and the counter stop can be monitored. A B C FBIAS setting value (FB9 to FB1) LIMIT value (FBL9 to FBL1) SENS value Here, assume the FBIAS setting value FB9 to FB1 and the FBIAS LIMIT value FBL9 to FBL1 are set in status A. For example, if command registers FBUP = 0, FBV1 = 0, FBV0 = 0 and FBSS = 1 are set from this status, down count starts from status A and approaches the set LIMIT value. When the FCSBIAS value matches FBL9 to FBL1, the counter stops and the SENS pin goes to high. Note that the up/down counter counts at each sampling cycle of the focus servo filter. The number of steps by which the count value changes can be selected from 1, 2, 4 or 8 steps by FBV1 and FBV0. When converted to FE input, 1 step corresponds to $1/512 \times V_{DD} \times 0.4$ . - A: Register mode - B: Counter mode - C: Counter mode (when stopped) Fig. 5-3a. **Fig. 5-3b.** – 105 – SONY CXD2598Q ## §5-6. AGCNTL (Automatic Gain Control) Function The AGCNTL function automatically adjusts the filter internal gain in order to obtain the appropriate servo loop gain. AGCNTL not only copes with the sensitivity variation of the actuator and photo diode, etc., but also obtains the optimal gain for each disc. The AGCNTL command is sent when each servo is turned on. During AGCNTL operation, if the upper 8 bits of the command register are 38 (Hex), the completion of AGCNTL operation can be confirmed through the SENS pin. (See Timing Chart 5-4 and "Description of SENS Signals".) Setting D9 and D8 of \$38 to 1 set FCS (focus) and TRK (tracking) respectively to AGCNTL operation. **Note)** During AGCNTL operation, each servo filter gain must be normal, and the anti-shock circuit (described hereafter) must be disabled. **Timing Chart 5-4** Coefficient K13 changes for AGF (focus AGCNTL) and coefficients K23 and K07 change for AGT (tracking AGCNTL) due to AGCNTL. These coefficients change from 01 to 7F (Hex), and they must also be set within this range when written externally. After AGCNTL operation has completed, these coefficient values can be confirmed by reading them out from the SENS pin with the serial readout function (described hereafter). # AGCNTL related settings The following settings can be changed with \$35, \$36 and \$37. FG6 to FG0; AGF convergence gain setting, effective setting range: 00 to 57 (Hex) TG6 to TG0; AGT convergence gain setting, effective setting range: 00 to 57 (Hex) AGS; Self-stop on/off AGJ; Convergence completion judgment time AGGF; Internally generated sine wave amplitude (AGF) AGGT; Internally generated sine wave amplitude (AGT) AGV1; AGCNTL sensitivity 1 (during rough adjustment) AGV2; AGCNTL sensitivity 2 (during fine adjustment) AGHS; Rough adjustment on/off AGHT; Fine adjustment time **Note)** Converging servo loop gain values can be changed with the FG6 to FG0 and TG6 to TG0 setting values. In addition, these setting values must be within the effective setting range. The default settings aim for 0dB at 1kHz. However, since convergence values vary according to the characteristics of each constituent element of the servo loop, FG and TG values should be set as necessary. AGCNTL default operation has two stages. In the first stage, rough adjustment is performed with high sensitivity for a certain period of time (select 256/128ms with AGHT, when MCK = 128Fs), and the AGCNTL coefficient approaches the appropriate value. The sensitivity at this time can be selected from two types with AGV1. In the second stage, the AGCNTL coefficient is finely adjusted to approach a more appropriate value with relatively low sensitivity. The sensitivity for the second stage can be selected from two types with AGV2. In the second stage of default operation, when the AGCNTL coefficient reaches the appropriate value and stops changing, the CXD2598Q confirms that the AGCNTL coefficient has not changed for a certain period of time (select 63/31ms with AGHJ, when MCK = 128Fs), and then completes AGCNTL operation. (Self stop mode) This self-stop mode can be canceled by setting AGS to 0. In addition, the first stage is omitted for AGCNTL operation when AGHS is set to 0. An example of AGCNTL coefficient transitions during AGCNTL operation with various settings is shown in Fig. 5-5. **Note)** Fig. 5-5 shows the example where the AGCNTL coefficient value converges to the smaller value from the initial value. # §5-7. FCS Servo and FCS Search (Focus Search) The FCS servo is controlled by the 8-bit serial command \$0X. (See Table 5-6.) | Register name | Command | D23 to D20 | D19 to D16 | | |---------------|------------------|------------|------------|-------------------------------------------| | | FOCUS<br>CONTROL | 0000 | 1 0 * * | FOCUS SERVO ON (FOCUS GAIN NORMAL) | | | | | 1 1 * * | FOCUS SERVO ON (FOCUS GAIN DOWN) | | 0 | | | 0 * 0 * | FOCUS SERVO OFF, 0V OUT | | | | | 0 * 1 * | FOCUS SERVO OFF, FOCUS SEARCH VOLTAGE OUT | | | | | 0 * 1 0 | FOCUS SEARCH VOLTAGE DOWN | | | | | 0 * 1 1 | FOCUS SEARCH VOLTAGE UP | \*: Don't care **Table 5-6.** # **FCS Search** FCS search is required in the course of turning on the FCS servo. Fig. 5-7 shows the signals for sending commands $\$00 \rightarrow \$02 \rightarrow \$03$ and performing only FCS search operation. Fig. 5-8 shows the signals for sending \$08 (FCS on) after that. Fig. 5-7. Fig. 5-8. ## §5-8. TRK (Tracking) and SLD (Sled) Servo Control The TRK and SLD servos are controlled by the 8-bit command \$2X. (See Table 5-9.) When the upper 4 bits of the serial data are 2 (Hex), TZC is output to the SENS pin. | Register name | Command | D23 to D20 | D19 to D16 | | | | | |---------------|----------|------------|----------------------------|--------------------|--|--|--| | | | | 0 0 * * | TRACKING SERVO OFF | | | | | | | | 0 1 * * | TRACKING SERVO ON | | | | | | | 0 0 1 0 | 1 0 * * FORWARD TRACK JUMP | | | | | | 2 | TRACKING | | 1 1 * * | REVERSE TRACK JUMP | | | | | | MODE | | * * 0 0 | SLED SERVO OFF | | | | | | | | * * 0 1 | SLED SERVO ON | | | | | | | | * * 1 0 | FORWARD SLED MOVE | | | | | | | | * * 1 1 | REVERSE SLED MOVE | | | | \*: Don't care **Table 5-9.** #### **TRK Servo** The TRK JUMP (track jump) level can be set with 6 bits (D13 to D8) of \$36. In addition, when the TRK servo is on and D17 of \$1 is set to 1, the TRK servo filter switches to gain-up mode. The filter also switches to gain-up mode when the LOCK signal goes low or when vibration is detected with the anti-shock circuit (described hereafter) enabled. The CXD2598Q has 2 types of filters in TRK gain-up mode which can be selected by setting D16 of \$1. (See Table 5-17.) ## **SLD Servo** The SLD MOV (sled move) output, composed of a basic value from 6 bits (D13 to D8) of \$37, is determined by multiplying this value by $1\times$ , $2\times$ , $3\times$ or $4\times$ magnification set using D17 and D16 when D18 = D19 = 0 is set with \$3. (See Table 5-10.) SLD MOV must be performed continuously for 50µs or more. In addition, if the LOCK input signal goes low when the SLD servo is on, the SLD servo turns off. **Note)** When the LOCK signal is low, the TRK servo switches to gain-up mode and the SLD servo is turned off by the default. These operations are disabled by setting D6 (LKSW) of \$38 to 1. | Register name | Command | D23 to D20 | D19 to D16 | | |---------------|----------|------------|------------|------------------------------------| | | | | 0 0 0 0 | SLED KICK LEVEL (basic value × ±1) | | 3 | 3 SELECT | 0 0 1 1 | 0 0 0 1 | SLED KICK LEVEL (basic value × ±2) | | | | | 0 0 1 0 | SLED KICK LEVEL (basic value × ±3) | | | | | 0 0 1 1 | SLED KICK LEVEL (basic value × ±4) | Table 5-10. ## §5-9. MIRR and DFCT Signal Generation The RF signal obtained from the RFDC pin is sampled at approximately 1.4MHz (when MCK = 128Fs) and loaded. The MIRR and DFCT signals are generated from this RF signal. #### **MIRR Signal Generation** The loaded RF signal is applied to the peak hold and bottom hold circuits. An envelope is generated from the waveforms generated in these circuits, and the MIRR comparator level is generated from the average of this envelope waveform. The MIRR signal is generated by comparing the waveform generated by subtracting the bottom hold value from the peak hold value with this MIRR comparator level. (See Fig. 5-11.) The bottom hold speed and mirror sensitivity can be selected from four values using D7 and D6, and D5 and D4, respectively, of \$3C. ## **DFCT Signal Generation** The loaded RF signal is input to two peak hold circuits with different time constants, and the DFCT signal is generated by comparing the difference between these two peak hold waveforms with the DFCT comparator level. (See Fig. 5-12.) The DFCT comparator level can be selected from four values using D13 and D12 of \$3B. #### §5-10. DFCT Countermeasure Circuit The DFCT countermeasure circuit maintains the directionality of the servo so that the servo does not become easily dislocated due to scratches or defects on discs. Specifically, these operations are achieved by detecting scratches and defects with the DFCT signal generation circuit, and when DFCT goes high, applying the low-frequency component of the error signal before DFCT went high to the FCS and TRK servo filter inputs. (See Fig. 5-13.) In addition, these operations are activated by the default. They can be disabled by setting D7 (DFSW) of \$38 to 1. ## §5-11. Anti-Shock Circuit When vibrations occur in the CD player, this circuit forces the TRK filter to switch to gain-up mode so that the servo does not become easily dislocated. This circuit is for systems which require vibration countermeasures. Concretely, vibrations are detected using an internal anti-shock filter and comparator circuit, and the gain is increased. (See Fig. 5-14.) The comparator level is fixed to 1/16 of the maximum comparator input amplitude. However, the comparator level is practically variable by adjusting the value of the anti-shock filter output coefficient K35. This function can be turned on and off by D19 of \$1 when the brake circuit (described hereafter) is off. (See Table 5-17.) This circuit can also support an external vibration detection circuit, and can set the TRK servo filter to gain-up mode by inputting high level to the ATSK pin. When the upper 4 bits of the command register are 1 (Hex), vibration detection can be monitored from the SENS pin. It can also be monitored from the ATSK pin by setting the ASOT command of \$3F to 1. Fig. 5-14. #### §5-12. Brake Circuit Immediately after a long distance track jump it tends to be hard for the actuator to settle and for the servo to turn on. The brake circuit prevents these phenomenon. In principle, the brake circuit uses the tracking drive as a brake by cutting unnecessary portions of it utilizing the 180° offset in the RF envelope and tracking error phase relationship which occurs when the actuator traverses the track in the radial direction from the inner track to the outer track and vice versa. (See Figs. 5-15 and 5-16.) Concretely, this operation is achieved by masking the tracking drive using the TRKCNCL signal generated by loading the MIRR signal at the edge of the TZC (Tracking Zero Cross) signal. The brake circuit can be turned on and off by D18 of \$1. (See Fig. 5-17.) In addition, the low frequency for the tracking drive after masking can be boosted. (SFBK1 and 2 of \$34B) | Register name | Command | D23 to D20 | D19 to D16 | | |---------------|----------|------------|------------|----------------------------------| | | | | 1 0 * * | ANTI SHOCK ON | | | | | 0 * * * | ANTI SHOCK OFF | | | | 0 0 0 1 | * 1 * * | BRAKE ON | | 1 | TRACKING | | * 0 * * | BRAKE OFF | | ' | CONTROL | | * * 0 * | TRACKING GAIN NORMAL | | | | | * * 1 * | TRACKING GAIN UP | | | | | * * * 1 | TRACKING GAIN UP FILTER SELECT 1 | | | | | * * * 0 | TRACKING GAIN UP FILTER SELECT 2 | \*: Don't care ## §5-13. COUT Signal The COUT signal is output to count the number of tracks during traverse, etc. It is basically generated by loading the MIRR signal at both edges of the TZC signal. The used TZC signal can be selected from among three different phases for each COUT signal application. • HPTZC: For 1-track jumps Fast phase COUT signal generation with a fast phase TZC signal. (The TZC phase is advanced by a cut-off 1kHz digital HPF; when MCK = 128Fs.) • STZC: For COUT signal generation when MIRR is externally input and for applications other than COUT generation This is generated by sampling the TE signal at 700kHz. (when MCK = 128Fs) • DTZC: For high-speed traverse Reliable COUT signal generation with a delayed phase STZC signal. Since it takes some time to generate the MIRR signal, it is necessary to delay the TZC signal in accordance with the MIRR signal delay during high-speed traverse. The COUT signal output method is switched with D15 and D14 of \$3C. When D15 = 1: STZC When D15 = 0 and D14 = 0: HPTZC When D15 = 0 and D14 = 1: DTZC When DTZC is selected, the delay can be selected from two values with D14 of \$36. ### §5-14. Serial Readout Circuit The following measurement and adjustment results can be read out from the SENS pin by inputting the readout clock to the SCLK pin by serial command \$39. (See Fig. 5-18, Table 5-19 and "Description of SENS Signals".) ### Specified commands \$390C: VC AVRG measurement result \$3908: FE AVRG measurement result \$3904: TE AVRG measurement result \$391F: RF AVRG measurement result \$391D: FBIAS register value Fig. 5-18. | Item | Symbol | Min. | Тур. | Max. | Unit | |------------------|--------------|------|------|------|------| | SCLK frequency | fsclk | | | 16 | MHz | | SCLK pulse width | <b>t</b> spw | 31.3 | | | ns | | Delay time | tols | 15 | | | μs | Table 5-19. During readout, the upper 8 bits of the command register must be 39 (Hex). ### §5-15. Writing to Coefficient RAM The coefficient RAM can be rewritten by \$34. All coefficients have default values in the built-in ROM, and transfer from the ROM to the RAM is completed approximately 40µs (when MCK = 128Fs) after the XRST pin rises. (The coefficient RAM cannot be rewritten during this period.) After that, the characteristics of each built-in filter can be finely adjusted by rewriting the data for each address of the coefficient RAM. The coefficient rewrite command is comprised of 24 bits, with D14 to D8 of \$34 as the address (D15 = 0) and D7 to D0 as data. Coefficient rewriting is completed 11.3µs (when MCK = 128Fs) after the command is received. When rewriting multiple coefficients continuously, be sure to wait 11.3µs (when MCK = 128Fs) before sending the next rewrite command. #### §5-16. PWM Output FCS, TRK and SLD PWM format outputs are described below. In particular, FCS and TRK use a double oversampling noise shaper. Timing Chart 5-20 and Fig. 5-21 show examples of output waveforms and drive circuits. RDR O W DRV FDR O W VEE Fig. 5-21. Driver Circuit ## §5-17. Servo Status Changes Produced by LOCK Signal When the LOCK signal becomes low, the TRK servo switches to the gain-up mode and the SLD servo turns off in order to prevent SLD free-running. Setting D6 (LKSW) of \$38 to 1 deactivates this function. In other words, neither the TRK servo nor the SLD servo change even when the LOCK signal becomes low. This enables microcomputer control. ## §5-18. Description of Commands and Data Sets #### \$34 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | 0 | KA6 | KA5 | KA4 | KA3 | KA2 | KA1 | KA0 | KD7 | KD6 | KD5 | KD4 | KD3 | KD2 | KD1 | KD0 | When D15 = 0. KA6 to KA0: Coefficient address KD7 to KD0: Coefficient data ## \$348 (preset: \$348 000) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|-----|-----|-------|-------|-------|-------|----|----|----|----|----|----|----|----| | 1 | 0 | 0 | 0 | PGFS1 | PGFS0 | PFOK1 | PFOK0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | These commands set the GFS signal hold time. The hold time is inversely proportional to the playback speed. | PGFS1 | PGFS0 | Processing | |-------|-------|-----------------------------------------------------------------------------------------------------------------| | 0 | 0 | High when the frame sync is the correct timing, low when not the correct timing. | | 0 | 1 | High when the frame sync is the correct timing, low when continuously not the correct timing for 2ms or longer. | | 1 | 0 | High when the frame sync is the correct timing, low when continuously not the correct timing for 4ms or longer. | | 1 | 1 | High when the frame sync is the correct timing, low when continuously not the correct timing for 8ms or longer. | These commands set the FOK signal hold time. See \$3B for the FOK slice level. These are the values when MCK = 128Fs, and the hold time is inversely proportional to the MCK setting. | PFOK1 | PFOK0 | Processing | |-------|-------|----------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | High when the RFDC value is higher than the FOK slice level, low when lower than the FOK slice level. | | 0 | 1 | High when the RFDC value is higher than the FOK slice level, low when continuously lower than the FOK slice level for 4.35ms or more. | | 1 | 0 | High when the RFDC value is higher than the FOK slice level, low when continuously lower than the FOK slice level for 10.16ms or more. | | 1 | 1 | High when the RFDC value is higher than the FOK slice level, low when continuously lower than the FOK slice level for 21.77ms or more. | # \$34A (preset: \$34A 150) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|-----|-----|------------|------------|-----------|-----------|----|--------------|-------------|-----------|-------------|----|----|----| | 1 | 0 | 1 | 0 | A/D<br>SEL | COPY<br>EN | EMPH<br>D | CAT<br>b8 | 1 | DOUT<br>DMUT | DOUT<br>WOD | WIN<br>EN | DOUT<br>EN2 | 0 | 0 | 0 | | Command bit | Processing | |-------------|----------------------------------------------------------------------| | A/DSEL = 0 | Bit 1 of the channel status data is output as audio data. | | A/DSEL = 1 | Bit 1 of the channel status data is output as other than audio data. | | Command bit | Processing | |--------------|---------------------------------------------------------------------------| | COPY EN1 = 0 | Bit 2 of the channel status data is output as digital copying prohibited. | | COPY EN1 = 1 | Bit 2 of the channel status data is output as digital copying allowed. | | Command bit | Processing | |-------------|-----------------------------------------------------------------| | EMPH D = 0 | Bit 3 of the channel status data is output as pre-emphasis off. | | EMPH D = 1 | Bit 3 of the channel status data is output as pre-emphasis on. | | Command bit | Processing | |-------------|--------------------------------------------------| | CAT b8 = 0 | Bit 8 of the channel status data is output as 0. | | CAT b8 = 1 | Bit 8 of the channel status data is output as 1. | | Command bit | Processing | |-------------|-------------------------------------------------------------------------------| | DOUT EN = 0 | The DOUT signal generated from the PCM data read out from the disc is output. | | DOUT EN = 1 | The DOUT signal generated from the DA interface input is output. | | Command bit | Processing | |---------------|---------------------------------------------------------------------------| | DOUT DMUT = 0 | Digital Out output is output normally. | | DOUT DMUT = 1 | Digital Out output is output with the audio data portion set to all zero. | | Command bit | Processing | | | | | | | | |--------------------------------------------------|-----------------------------|--|--|--|--|--|--|--| | DOUT WOD = 0 The DOUT sync window does not open. | | | | | | | | | | DOUT WOD = 1 | The DOUT sync window opens. | | | | | | | | | Command bit | Processing | |-------------|----------------------------------------------------------------------------------------------------------| | WIN EN = 0 | Automatic synchronization to the input LRCK to match the phase with the internal processing is disabled. | | WIN EN = 1 | Automatic synchronization to the input LRCK to match the phase with the internal processing is enabled. | ## \$34A commands cont. | Command bit | Processing | | | | | | | |------------------------------------------------------------------------------------|-------------------------------------------------------------------|--|--|--|--|--|--| | DOUT EN2 = 0 Set to 0 when not generating Digital Out from the DA interface input. | | | | | | | | | DOUT EN2 = 1 | Set to 1 when generating Digital Out from the DA interface input. | | | | | | | | DOUT<br>EN1 | DOUT<br>DMUT | MD2 pin | Other mute conditions | DOUT<br>Mute | DOUT<br>Mute F | DOUT output | |-------------|--------------|---------|-----------------------|--------------|----------------|--------------------------------------------| | 0 | _ | 0 | _ | _ | _ | OFF | | 0 | _ | 1 | 0 | 0 | 0 | 0dB<br>Output from PCM data | | 0 | _ | 1 | 0 | 0 | 1 | read out from disc. | | 0 | _ | 1 | 0 | 1 | 0 | | | 0 | _ | 1 | 0 | 1 | 1 | | | 0 | _ | 1 | 1 | 0 | 0 | -∞dB | | 0 | _ | 1 | 1 | 0 | 1 | Output from PCM data read out from disc. | | 0 | _ | 1 | 1 | 1 | 0 | | | 0 | _ | 1 | 1 | 1 | 1 | | | 1 | 0 | _ | _ | _ | _ | 0dB Output from DA interface input. | | 1 | 1 | _ | _ | _ | _ | –∞dB<br>Output from<br>DA interface input. | -: don't care <sup>\*</sup> See mute conditions (1) and (3) to (5) under \$AX commands for other mute conditions. <sup>\*</sup> See \$8 commands for DOUT Mute and DOUT Mute F. #### \$34B (preset: \$34B 000) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|-----|-----|-------|-------|----|----|----|----|----|----|----|----|----|----| | 1 | 0 | 1 | 1 | SFBK1 | SFBK2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | The low frequency can be boosted for the brake operation. See §5-12 for brake operation. SFBK1: When set to 1, brake operation is performed by setting the LowBooster-1 input to 0. However, this is valid only when TLB1ON = 1. The preset is 0. SFBK2: When set to 1, brake operation is performed by setting the LowBooster-2 input to 0. However, this is valid only when TLB2ON = 1. The preset is 0. #### \$34C (preset: \$34C 000) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|-----|-----|-------|-------|--------|--------|--------|----|-------|-------|-------|-------|-------|-------| | 1 | 1 | 0 | 0 | THBON | FHBON | TLB10N | FLB10N | TLB2ON | 0 | HBST1 | HBST0 | LB1S1 | LB1S0 | LB2S1 | LB2S0 | These commands turn on the boost function. (See §5-20. Filter Composition.) There are five boosters (three for the TRK filter and two for the FCS filter) which can be turned on and off independently. THBON: When set to 1, the high frequency is boosted for the TRK filter. The preset is 0. FHBON: When set to 1, the high frequency is boosted for the FCS filter. The preset is 0. TLB1ON: When set to 1, the low frequency is boosted for the TRK filter. The preset is 0. FLB1ON: When set to 1, the low frequency is boosted for the FCS filter. The preset is 0. TLB2ON: When set to 1, the low frequency is boosted for the TRK filter. The preset is 0. The difference between TLB1ON and TLB2ON is the LowBoost position. TLB1ON performs LowBoost before the TRK jump, and TLB2ON performs LowBoost after the TRK jump. The following commands set the boosters. (See §5-20. Filter Composition.) HBST1, HBST0: TRK and FCS HighBooster setting. HighBooster has the configuration shown in Fig. 5-24a, and can select three different combinations of coefficients BK1, BK2 and BK3. (See Table 5-25a.) An example of characteristics is shown in Fig. 5-26a. These characteristics are the same for both the TRK and FCS filters. The sampling frequency is 88.2kHz (when MCK = 128Fs). LB1S1, LB1S0: TRK and FCS LowBooster-1 setting. LowBooster-1 has the configuration shown in Fig. 5-24b, and can select three different combinations of coefficients BK4, BK5 and BK6. (See Table 5-25b.) An example of characteristics is shown in Fig. 5-26b. These characteristics are the same for both the TRK and FCS filters. The sampling frequency is 88.2kHz (when MCK = 128Fs). LB2S1, LB2S0: TRK LowBooster-2 setting. LowBooster-2 has the configuration shown in Fig. 5-24c, and can select three different combinations of coefficients BK7, BK8 and BK9. (See Table 5-25c.) An example of characteristics is shown in Fig. 5-26c. This booster is used exclusively with the TRK filter. The sampling frequency is 88.2kHz (when MCK = 128Fs). Note) Fs = 44.1kHz Fig. 5-24a. | HBST1 | HBST0 | HighBooster setting | | | | | | | | |--------|--------|---------------------|---------|-----|--|--|--|--|--| | TIBOTT | 116510 | BK1 | BK2 | BK3 | | | | | | | 0 | _ | -120/128 | 96/128 | 2 | | | | | | | 1 | 0 | -124/128 | 112/128 | 2 | | | | | | | 1 | 1 | -126/128 | 120/128 | 2 | | | | | | Table 5-25a. Fig. 5-24b. Table 5-25b. Fig. 5-24c. | LB2S1 | LB2S0 | Low | /Booster-2 sett | ing | |-------|-------|------------|-----------------|-----| | LBZST | LDZGO | BK7 | BK8 | BK9 | | 0 | _ | -255/256 | 1023/1024 | 1/4 | | 1 | 0 | -511/512 | 2047/2048 | 1/4 | | 1 | 1 | -1023/1024 | 4095/4096 | 1/4 | Table 5-25c. Fig. 5-26a. Servo HighBooster Characteristics [FCS, TRK] (MCK = 128Fs) ① HBST1 = 0 ② HBST1 = 1, HBST0 = 0 ③ HBST1 = 1, HBST0 = 1 $$-120-$$ Fig. 5-26b. Servo LowBooster-1 Characteristics [FCS, TRK] (MCK = 128Fs) 1 LB1S1 = 0 (2) LB1S1 = 1, LB1S0 = 0 (3) LB1S1 = 1, LB1S0 = 1 Fig. 5-26c. Servo LowBooster-2 Characteristics [FCS, TRK] (MCK = 128Fs) #### \$34F | | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |---|-----|-----|-----|-----|-----|-----|------|------|------|------|------|------|------|------|------|----| | I | 1 | 1 | 1 | 1 | 1 | 0 | FBL9 | FBL8 | FBL7 | FBL6 | FBL5 | FBL4 | FBL3 | FBL2 | FBL1 | _ | When D15 = D14 = D13 = D12 = D11 = 1 (\$34F) D10 = 0 FBIAS LIMIT register write FBL9 to FBL1: Data; data compared with FB9 to FB1, FBL9 = MSB. When using the FBIAS register in counter mode, counter operation stops when the value of FB9 to FB1 matches with FBL9 to FBL1. | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----| | 1 | 1 | 1 | 1 | 0 | 1 | FB9 | FB8 | FB7 | FB6 | FB5 | FB4 | FB3 | FB2 | FB1 | _ | When D15 = D14 = D13 = D12 = 1 (\$34F) D11 = 0, D10 = 1 FBIAS register write FB9 to FB1: Data; two's complement data, FB9 = MSB. For FE input conversion, FB9 to FB1 = 0111111111 corresponds to $255/256 \times V_{DD}/5$ and FB9 to FB1 = 1000000000 to $-256/256 \times V_{DD}/5$ respectively. (V<sub>DD</sub>: supply voltage) | D. | 15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | 1 | 1 | 1 | 0 | 0 | TV9 | TV8 | TV7 | TV6 | TV5 | TV4 | TV3 | TV2 | TV1 | TV0 | When D15 = D14 = D13 = D12 = 1 (\$34F) D11 = 0, D10 = 0 TRVSC register write TV9 to TV0: Data; two's complement data, TV9 = MSB. For TE input conversion, TV9 to TV0 = 00111111111 corresponds to $255/256 \times VDD/5$ and TV9 to TV0 = 11000000000 to $-256/256 \times VDD/5$ respectively. (VDD: supply voltage) - **Note)** When the TRVSC register is read out, the data length is 9 bits. At this time, data corresponding to each bit TV8 to TV0 during external write are read out. - When reading out internally measured values and then writing these values externally, set TV9 the same as TV8. ### \$35 (preset: \$35 58 2D) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | FT1 | FT0 | FS5 | FS4 | FS3 | FS2 | FS1 | FS0 | FTZ | FG6 | FG5 | FG4 | FG3 | FG2 | FG1 | FG0 | FT1, FT0, FTZ: Focus search-up speed Default value: 010 (0.673 $\times$ VDDV/s) Focus drive output conversion | | FT1 | FT0 | FTZ | Focus search speed [V/s] | |---|-----|-----|-----|--------------------------| | | 0 | 0 | 0 | 1.35 × VDD | | * | 0 | 1 | 0 | 0.673 × VDD | | | 1 | 0 | 0 | 0.449 × VDD | | | 1 | 1 | 0 | 0.336 × Vdd | | | 0 | 0 | 1 | 1.79 × VDD | | | 0 | 1 | 1 | 1.08 × VDD | | | 1 | 0 | 1 | $0.897 \times V$ dd | | | 1 | 1 | 1 | 0.769 × Vdd | \*: preset, VDD: PWM driver supply voltage FS5 to FS0: Focus search limit voltage Default value: 011000 ((1 $\pm$ 24/64) $\times$ VDD/2, VDD: PWM driver supply voltage) Focus drive output conversion FG6 to FG0: AGF convergence gain setting value Default value: 0101101 ## \$36 (preset: \$36 0E 2E) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|-----|-----|-----|-----|-----|-----|------|-----|-----|-----|-----|-----|-----|-----| | TDZC | DTZC | TJ5 | TJ4 | TJ3 | TJ2 | TJ1 | TJ0 | SFJP | TG6 | TG5 | TG4 | TG3 | TG2 | TG1 | TG0 | TDZC: Selects the TZC signal for generating the TRKCNCL signal during brake circuit operation. TDZC = 0: The edge of the HPTZC or STZC signal, whichever has the faster phase, is used. TDZC = 1: The edge of the HPTZC or STZC signal or the tracking drive signal zero-cross, whichever has the faster phase, is used. (See §5-12.) DTZC: DTZC delay $(8.5/4.25\mu s, \text{ when MCK} = 128Fs)$ Default value: 0 (4.25µs) TJ5 to TJ0: Track jump voltage Default value: 001110 ((1 ± 14/64) × VDD/2, VDD: PWM driver supply voltage) Tracking drive output conversion SFJP: Surf jump mode on/off The tracking PWM output is made by adding the tracking filter output and TJReg (TJ5 to TJ0), by setting D7 to 1 (on) TG6 to TG0: AGT convergence gain setting value Default value: 0101110 #### \$37 (preset: \$37 50 BA) | D | 15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|-----|------|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|------|------|------| | FZ | ZSH | FZSL | SM5 | SM4 | SM3 | SM2 | SM1 | SM0 | AGS | AGJ | AGGF | AGGT | AGV1 | AGV2 | AGHS | AGHT | FZSH, FZSL: FZC (Focus Zero Cross) slice level Default value: 01 ( $1/8 \times V_{DD} \times 0.4$ , $V_{DD}$ : supply voltage); FE input conversion | | FZSH | FZSL | Slice level | |---|------|------|---------------------------------| | | 0 | 0 | $1/4 \times V_{DD} \times 0.4$ | | * | 0 | 1 | $1/8 \times V_{DD} \times 0.4$ | | | 1 | 0 | $1/16 \times V_{DD} \times 0.4$ | | | 1 | 1 | $1/32 \times V_{DD} \times 0.4$ | \*: preset SM5 to SM0: Sled move voltage Default value: 010000 ((1 ± 16/64) × VDD/2, VDD: PWM driver supply voltage) Sled drive output conversion AGS: AGCNTL self-stop on/off Default value: 1 (on) AGJ: AGCNTL convergence completion judgment time during low sensitivity adjustment (31/63ms, when MCK = 128Fs) Default value: 0 (63ms) AGGF: Focus AGCNTL internally generated sine wave amplitude (small/large) Default value: 1 (large) AGGT: Tracking AGCNTL internally generated sine wave amplitude (small/large) Default value: 1 (large) | | | FE/TE input conversion | |------|-------------------------|-----------------------------------------------------------------| | AGGF | 0 (small)<br>1 (large)* | $1/32 \times V_{DD} \times 0.4$ $1/16 \times V_{DD} \times 0.4$ | | AGGT | 0 (small)<br>1 (large)* | $1/16 \times V_{DD} \times 0.4$ $1/8 \times V_{DD} \times 0.4$ | \*: preset AGV1: AGCNTL convergence sensitivity during high sensitivity adjustment; high/low Default value: 1 (high) AGV2: AGCNTL convergence sensitivity during low sensitivity adjustment; high/low Default value: 0 (low) AGHS: AGCNTL high sensitivity adjustment on/off Default value: 1 (on) AGHT: AGCNTL high sensitivity adjustment time (128/256ms, when MCK = 128Fs) Default value: 0 (256ms) SONY ### \$38 (preset: \$38 00 00) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|-----|------|------|------|-----|-----|------|------|------|------|------|------|------|------| | VCLN | VCLC | FLM | FLC0 | RFLM | RFLC | AGF | AGT | DFSW | LKSW | TBLM | TCLM | FLC1 | TLC2 | TLC1 | TLC0 | ### DC offset cancel. See §5-3. VCLM: VC level measurement (on/off) VCLC: VC level compensation for FCS In register (on/off) FLM: Focus zero level measurement (on/off) FLC0: Focus zero level compensation for FZC register (on/off) RFLM: RF zero level measurement (on/off)RFLC: RF zero level compensation (on/off) #### Automatic gain control. See §5-6. AGF: Focus auto gain adjustment (on/off) AGT: Tracking auto gain adjustment (on/off) ### Anti-misoperation circuits. DFSW: Defect disable switch (on/off) Setting this switch to 1 (on) disables the defect countermeasure circuit. LKSW: Lock switch (on/off) Setting this switch to 1 (on) disables the sled free-running prevention circuit. #### DC offset cancel. See §5-3. TBLM: Traverse center measurement (on/off) TCLM: Tracking zero level measurement (on/off) FLC1: Focus zero level compensation for FCS In register (on/off) TLC2: Traverse center compensation (on/off)TLC1: Tracking zero level compensation (on/off) TLC0: VC level compensation for TRK/SLD In register (on/off) ## **Note)** Commands marked with ⊚ are accepted every 2.9ms. (when MCK = 128Fs) All commands are on when set to 1. #### \$39 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |-----|-----|-----|-----|-----|-----|-----|-----| | DAC | SD6 | SD5 | SD4 | SD3 | SD2 | SD1 | SD0 | DAC: Serial data readout DAC mode (on/off) SD6 to SD0: Serial readout data select | SD6 | SD5 | | Re | adout data | Readout data length | | |-----|-----------|-----------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------| | 1 | Coefficie | nt RAM da | ata for address : | = SD5 to SD0 | 8 bits | | | 0 | 1 | Data RA | M data for addr | ess = SD4 to SD0 | 16 bits | | | | | SD4 | SD3 to SD0 | | | | | 0 | 0 | 1 | 1 1 1 1<br>1 1 0<br>1 1 0 1<br>1 1 0 0<br>0 0 1 1<br>0 0 1 0<br>0 0 0 1 | RF AVRG register RFDC input signal FBIAS register TRVSC register RFDC envelope (bottom) RFDC envelope (peak) RFDC envelope (peak) – (bottom) | 8 bits 8 bits 9 bits 9 bits 8 bits 8 bits 8 bits 8 bits | \$399F<br>\$399E<br>\$399D<br>\$399C<br>\$3993<br>\$3992<br>\$3991 | | | | 0 | 1 1 * *<br>1 0 * *<br>0 1 * *<br>0 0 1 1<br>0 0 1 0<br>0 0 0 1<br>0 0 0 0 | VC AVRG register FE AVRG register TE AVRG register FE input signal TE input signal SE input signal VC input signal | 9 bits 9 bits 9 bits 8 bits 8 bits 8 bits 8 bits 8 bits | \$398C<br>\$3988<br>\$3984<br>\$3983<br>\$3982<br>\$3981<br>\$3980 | \* Don't care Note) Coefficients K40 to K4F cannot be read out. See the description of data readout concerning readout methods for the above data. Note) Coefficient RAM data readout It is not possible to read out all coefficients at all times. Only the coefficients for the currently used filter composition can be read out. For example, if the TRK Gain Normal filter is selected by the presets, the TRK gain normal filter coefficients (K19 to K23) can be read out, but the TRK Gain Up filter coefficients (K36 to K3E) cannot be read out. This is the same for FCS. #### Note) Data RAM readout The meaning of each Data RAM address is as follows. M00 to 02: SLD-filter M03 to 07: FCS-filter M08 to 0A: HPTZC/AutoGain, AntiShock, Average M0B to 0F: TRK-filter M10, 11: FCS Hold-filter M12: FCS Hold Reg M13 to 17: reserved M18, 19: TRK Hold-filter M1A: TRK Hold Reg M1B to M1D: reserved M1E, 1F: FCS Hold Reg \$3A (preset: \$3A 00 00) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|------|------|------|------|------|----|------|------|------|------|------|----|------|------|------| | 0 | FBON | FBSS | FBUP | FBV1 | FBV0 | 0 | TJD0 | FPS1 | FPS0 | TPS1 | TPS0 | 0 | SJHD | INBK | MTI0 | FBON: **FBSS FBUP** These commands set the FBIAS (focus bias) register operation. | FBON | FBSS | FBUP | Processing | |------|------|------|--------------------------------------------| | 0 | 0 | _ | FBIAS (focus bias) register addition off. | | 1 | 0 | _ | FBIAS (focus bias) register addition on. | | 1 | 1 | 0 | FBIAS register operates as a down counter. | | 1 | 1 | 1 | FBIAS register operates as an up counter. | FBV1, FBV0: FBIAS (focus bias) counter voltage switching The number of FCS BIAS count-up/-down steps per cycle is decided by these bits. | | FBV1 | FBV0 | Number of steps per cycle | |---|------|------|---------------------------| | * | 0 | 0 | 1 | | | 0 | 1 | 2 | | | 1 | 0 | 4 | | | 1 | 1 | 8 | The counter changes by one step for each sampling cycle of the focus servo filter. When MCK is 128Fs, the sampling frequency is 88.2kHz. When converted to FE input, 1 step is approximately $1/2^9 \times VDD \times 0.4$ , VDD =supply voltage. \*: preset TJD0: This sets the tracking servo filter data RAM to 0 when switched from track jump to servo on only when SFJP = 1 (during surf jump operation). FPS1, FPS0: Gain setting when transferring data from the focus filter to the PWM block. TPS1, TPS0: Gain setting when transferring data from the tracking filter to the PWM block. This is effective for increasing the overall gain in order to widen the servo band. Operation when FPS1, FPS0 (TPS1, TPS0) = 00 is the same as usual (7-bit shift). However, 6dB, 12dB and 18dB can be selected independently for focus and tracking by setting the relative gain to 0dB when FPS1, FPS0 (TPS1, TPS0) = 00. | | FPS1 | FPS0 | Relative gain | | | |---|------|--------|---------------|--|--| | * | 0 | 0 | 0dB | | | | | 0 | 1 +6dB | | | | | | 1 | 0 | +12dB | | | | | 1 | 1 | +18dB | | | | 7 | Relative gain | TPS0 | TPS1 | |---|---------------|------|------| | 1 | 0dB | 0 | 0 | | 7 | +6dB | 1 | 0 | | 7 | +12dB | 0 | 1 | | | +18dB | 1 | 1 | \*: preset SJHD: This holds the tracking filter output at the value when surf jump starts during surf jump. INBK: When INBK = 0 (off), the brake circuit masks the tracking drive signal with TRKCNCL which is generated by taking the MIRR signal at the TZC edge. When INBK = 1 (on), the tracking filter input is masked instead of the drive output. MTI0: The tracking filter input is masked when the MIRR signal is high by setting MTI0 = 1 (on). \$3B (preset: \$3B E0 50) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|-----|------|------|------|------|------|----|----|----| | SFO2 | SFO1 | SDF2 | SDF1 | MAX2 | MAX1 | SFOX | BTF | D2V2 | D2V1 | D1V2 | D1V1 | RINT | 0 | 0 | 0 | SFOX, SFO2, SFO1: FOK slice level Default value: 011 (28/256 $\times$ VDD $\times$ 0.57, VDD = supply voltage) RFDC input conversion | | SFOX | SFO2 | SFO1 | Slice level | |---|------|------|------|------------------------------------| | | 0 | 0 | 0 | $16/256 \times V$ DD $\times 0.57$ | | | 0 | 0 | 1 | $20/256 \times V_{DD} \times 0.57$ | | | 0 | 1 | 0 | $24/256 \times V_{DD} \times 0.57$ | | * | 0 | 1 | 1 | $28/256 \times V$ DD $\times 0.57$ | | | 1 | 0 | 0 | $32/256 \times V$ DD $\times 0.57$ | | | 1 | 0 | 1 | $40/256 \times V_{DD} \times 0.57$ | | | 1 | 1 | 0 | $48/256 \times V_{DD} \times 0.57$ | | | 1 | 1 | 1 | $56/256 \times V_{DD} \times 0.57$ | \*: preset SDF2, SDF1: DFCT slice level Default value: 10 (0.0313 $\times$ VDD $\times$ 1.14V) RFDC input conversion | | SDF2 | SDF1 | Slice level | |---|------|------|------------------------------------| | | 0 | 0 | $0.0156 \times V$ DD $\times 1.14$ | | | 0 | 1 | $0.0234 \times V$ DD $\times 1.14$ | | * | 1 | 0 | $0.0313 \times VDD \times 1.14$ | | | 1 | 1 | $0.0391 \times V_{DD} \times 1.14$ | \*: preset, VDD: supply voltage MAX2, MAX1: DFCT maximum time (MCK = 128Fs) Default value: 00 (no timer limit) | | MAX2 | MAX1 | DFCT maximum time | | | | | | |---|------|------|-------------------|--|--|--|--|--| | * | 0 | 0 | No timer limit | | | | | | | | 0 | 1 | 2.00ms | | | | | | | | 1 | 0 | 2.36 | | | | | | | | 1 | 1 | 2.72 | | | | | | | | | | | | | | | | \*: preset BTF: Bottom hold double-speed count-up mode for MIRR signal generation On/off (default: off) On when set to 1. D2V2, D2V1: Peak hold 2 for DFCT signal generation Count-down speed setting Default value: 01 (0.086 $\times$ V<sub>DD</sub> $\times$ 1.14V/ms, 44.1kHz) [V/ms] unit items indicate RFDC input conversion; [kHz] unit items indicate the operating frequency of the internal counter. | | D2V2 | D2V1 | Count-down speed | | | | | | |---|------|------|------------------------------------|-------|--|--|--|--| | | DZVZ | DZVI | [V/ms] | [kHz] | | | | | | | 0 | 0 | $0.0431 \times V$ DD $\times 1.14$ | 22.05 | | | | | | k | 0 | 1 | $0.0861 \times V_{DD} \times 1.14$ | 44.1 | | | | | | | 1 | 0 | $0.172 \times V$ DD $\times 1.14$ | 88.2 | | | | | | | 1 | 1 | $0.344 \times V$ DD $\times 1.14$ | 176.4 | | | | | | | I | l | | ı | | | | | \*: preset, VDD: supply voltage D1V2, D1V1: Peak hold 1 for DFCT signal generation Count-down speed setting Default value: 01 (0.688 $\times$ V<sub>DD</sub> $\times$ 1.14V/ms, 352.8kHz) [V/ms] unit items indicate RFDC input conversion; [kHz] unit items indicate the operating frequency of the internal counter. | | D1V2 | D1V1 | Count-down speed | | | | | | |---|------|------|-----------------------------------|--------|--|--|--|--| | | DIVZ | ויוט | [V/ms] | [kHz] | | | | | | | 0 | 0 | $0.344 \times V$ DD $\times 1.14$ | 176.4 | | | | | | * | 0 | 1 | $0.688 \times V$ DD $\times 1.14$ | 352.8 | | | | | | | 1 | 0 | $1.38 \times V$ DD $\times 1.14$ | 705.6 | | | | | | | 1 | 1 | $2.75 \times V$ DD $\times 1.14$ | 1411.2 | | | | | \*: preset, VDD: supply voltage RINT: This initializes the initial-stage registers of the circuits which generate MIRR, DFCT and FOK. ### \$3C (preset: \$3C 00 80) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|----|------|------|------|------|----|----|----|----| | coss | COTS | CETZ | CETF | COT2 | COT1 | MOT2 | 0 | BTS1 | BTS0 | MRC1 | MRC0 | 0 | 0 | 0 | 0 | COSS, COTS: These select the TZC signal used when generating the COUT signal. Preset = HPTZC. | | coss | COTS | TZC | |---|------|------|-------| | * | 1 | | STZC | | | 0 | 0 | HPTZC | | | 0 | 1 | DTZC | \*: preset, —: don't care STZC is the TZC generated by sampling the TE signal at 700kHz. (when MCK = 128Fs) DTZC is the delayed phase STZC. (The delay time can be selected by D14 of \$36.) HPTZC is the fast phase TZC passed through a HPF with a cut-off frequency of 1kHz. See §5-13. CETZ: The input from the TE pin normally enters the TRK filter and is used to generate the TZC signal. However, the input from the CE pin can also be used. This function is for the center error servo When CETZ = 0, the TZC signal is generated by using the signal input to the TE pin. When CETZ = 1, the TZC signal is generated by using the signal input to the CE pin. CETF: When CETF = 0, the signal input to the TE pin is input to the TRK servo filter. When CETF = 1, the signal input to the CE pin is input to the TRK servo filter. These commands output the TZC signal. COT2, COT1: This uses the TZC signal in place of the COUT signal. Concretely, the TZC signal is output from the COUT pin and it is also used in place of the COUT signal for auto sequence operation. | | COT2 | COT1 | COUT pin output | |---|------|------|-----------------| | | 1 | _ | STZC | | | 0 | 1 | HPTZC | | * | 0 | 0 | COUT | \*: preset, —: don't care MOT2: This uses the STZC signal in place of the MIRR signal. Concretely, the STZC signal is output from the MIRR pin, and it is also used in place of the MIRR signal for COUT signal generation. These commands set the MIRR signal generation circuit. BTS1, BTS0: This sets the count-up speed for the bottom hold value of the MIRR generation circuit. The time per step is approximately 708 ns (when MCK = 128Fs). The preset value is BTS1 = 1, BTS0 = 0 like the CXD2586R. However, this is valid only when BTF of \$3B is 0. MRC1, MRC0: This sets the minimum pulse width for masking the MIRR signal of the MIRR generation circuit. As noted in §5-9, the MIRR signal is generated by comparing the waveform obtained by subtracting the bottom hold value from the peak hold value with the MIRR comparator level. Strictly speaking, however, for MIRR to become high, these levels must be compared continuously for a certain time. This sets that time. The preset value is MRC1 = 0, MRC0 = 0 like the CXD2586R. | | BTS1 | BTS0 | Number of count-up increments per step | |---|------|------|----------------------------------------| | | 0 | 0 | 1 | | | 0 | 1 | 2 | | * | 1 | 0 | 4 | | | 1 | 1 | 8 | | MRC1 | MRC0 | Setting time [µs] | |------|------|-------------------| | 0 | 0 | 5.669 * | | 0 | 1 | 11.338 | | 1 | 0 | 22.675 | | 1 | 1 | 45.351 | \*: preset (when MCK = 128Fs) \$3D (preset: \$3D 00 00) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|-----|------|------|------|----|----|----|----|----|----|----|----| | SFID | SFSK | THID | THSK | 0 | TLD2 | TLD1 | TLD0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SFID: SLED servo filter input can be obtained not from SLD in Reg, but from M0D, which is the TRK filter second-stage output. When the low frequency component of the tracking error signal obtained from the RF amplifier is attenuated, the low frequency can be amplified and input to the SLD servo filter. SFSK: Only during TRK servo gain up2 operation, coefficient K30 is used instead of K00. Normally, the DC gain between the TE input pin and M0D changes for TRK filter gain normal and gain up2, and error occurs in the DC level at M0D. In this case, the DC level of the signal transmitted to M00 can be kept uniform by adjusting the K30 value even during the above switching. THID: TRK hold filter input can be obtained not from SLD in Reg, but from M0D, which is the TRK filter second-stage output. When signals other than the tracking error signal from the RF amplifier are input to the SE input pin, the signal transmitted from the TE pin can be obtained as TRK hold filter input. THSK: Only during TRK servo gain up2 operation, coefficient K46 is used instead of K40. Normally, the DC gain between the TE input pin and M0D changes for TRK filter gain normal and gain up2, and error occurs in the DC level at M0D. In this case, the DC level of the signal transmitted to M18 can be kept uniform by adjusting the K46 value even during the above switching. TLD0 to 2: SLD filter correction turns on and off independently of the TRK filter. See \$38 (TLC0 to TLC2) and Fig. 5-3. | | TLC2 | TLD2 | Traverse center correction | | | | | | |---|------|------|----------------------------|------------|--|--|--|--| | | TLOZ | ILDZ | TRK filter | SLD filter | | | | | | * | 0 | | OFF | OFF | | | | | | | 4 | 0 | ON | ON | | | | | | | I | 1 | ON | OFF | | | | | | | TLC1 | TLD1 | Tracking zero level correction | | | | | | |---|------|------|--------------------------------|------------|--|--|--|--| | | ILCI | ILDI | TRK filter | SLD filter | | | | | | * | 0 | | OFF | OFF | | | | | | | 1 | 0 | ON | ON | | | | | | | | 1 | ON | OFF | | | | | | | TLC0 | TLD0 | VC level correction | | | | | | |---|------|------|---------------------|------------|--|--|--|--| | | ILCO | ILDU | TRK filter | SLD filter | | | | | | * | 0 | _ | OFF | OFF | | | | | | | 1 | 0 | ON | ON | | | | | | | | 1 | ON | OFF | | | | | \*: preset, —: don't care - 132 - <sup>\*</sup> See "§5-20. Filter Composition" for further information on the SFID, SFSK, THID and THSK commands. • Input coefficient sign inversion when SFID = 1 and THID = 1 The preset coefficients for the TRK filter are negative for input and positive for output. With this, the CXD2598Q outputs the servo drives which have the reversed phase to the error inputs. When SFID = 1, the TRK filter negative input coefficient is applied to the SLD filter, so invert the SLD input coefficient (K00) sign. (For example, inverting the sign for coefficient K00: E0h results in 60h.) For the same reason, when THID = 1, invert the TRK hold input coefficient (K40) sign. <sup>\*</sup> for TRK servo gain normal See "§5-20. Filter Composition". \$3E (preset: \$3E 00 00) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------|------|------|----|------|------|------|------|------| | F1NM | F1DM | F3NM | F3DM | T1NM | T1UM | T3NM | T3UM | DFIS | TLCD | 0 | LKIN | COIN | MDFI | MIRI | XT1D | F1NM, F1DM: Quasi double accuracy setting for FCS servo filter first-stage On when set to 1; default = 0. F1NM: Gain normal F1DM: Gain down T1NM, T1UM: Quasi double accuracy setting for TRK servo filter first-stage On when set to 1; default = 0. T1NM: Gain normal T1UM: Gain up F3NM, F3DM: Quasi double accuracy setting for FCS servo filter third-stage On when set to 1; default = 0. Generally, the phase advance amount increases by partially setting the FCS servo third-stage filter which is used as the phase compensation filter to double accuracy. F3NM: Gain normal F3DM: Gain down T3NM, T3UM: Quasi double accuracy setting for TRK servo filter third-stage On when set to 1; default = 0. Generally, the phase advance amount increases by partially setting the TRK servo third-stage filter which is used as the phase compensation filter to double accuracy. T3NM: Gain normal T3UM: Gain up Note) Filter first- and third-stage quasi double accuracy settings can be set individually. See "§5-20 Filter Composition" at the end of this specification concerning quasi double accuracy. DFIS: FCS hold filter input extraction node selection 0: M05 (Data RAM address 05); default 1: M04 (Data RAM address 04) TLCD: This command masks the TLC2 command set by D2 of \$38 only when FOK is low. On when set to 1; default = 0 LKIN: When 0, the internally generated LOCK signal is output to the LOCK pin. (default) When 1, the LOCK signal can be input from an external source to the LOCK pin. COIN: When 0, the internally generated COUT signal is output to the COUT pin. (default) When 1, the COUT signal can be input from an external source to the COUT pin. The MIRR, DFCT and FOK signals can also be input from an external source. MDFI: When 0, the MIRR, DFCT and FOK signals are generated internally. (default) When 1, the MIRR, DFCT and FOK signals can be input from an external source through the MIRR, DFCT and FOK pins. MIRI: When 0, the MIRR signal is generated internally. (default) When 1, the MIRR signal can be input from an external source through the MIRR pin. | | MDFI | MIRI | | |---|------|------|-----------------------------------------------------------| | * | 0 | 0 | MIRR, DFCT and FOK are all generated internally. | | | 0 | 1 | MIRR only is input from an external source. | | | 1 | | MIRR, DFCT and FOK are all input from an external source. | \*: preset, —: don't care XT1D: When 1, the input to the servo master clock can be used without being frequency divided. This command takes precedence over the XTSL pin, XT2D and XT4D. See the description of \$3F for XT2D and XT4D. **- 134 -** ## \$3F (preset: \$3F 00 00) | ſ | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |---|-----|------|------|------|-----|------|------|------|----|------|-----|------|----|----|------|------| | | 0 | AGG4 | XT4D | XT2D | 0 | DRR2 | DRR1 | DRR0 | 0 | ASFG | FTQ | LPAS | 0 | 0 | AGHF | ASOT | AGG4: This varies the amplitude of the internally generated sine wave using the AGGF and AGGT commands during AGC. When AGG4 = 0, the default is used. When AGG4 = 1, the setting is as shown in the table | AGG4 | AGGF | AGGT | Sine wave | amplitude | | | |------|------|------|-----------------------------------|----------------------------------|--|--| | 7004 | AGGI | AGGT | FE input conversion | TE input conversion | | | | | 0 | _ | $1/32 \times V$ DD $\times 0.4$ | _ | | | | 0 | 1 | _ | $1/16 \times V_{DD} \times 0.4^*$ | _ | | | | " | _ | 0 | _ | 1/16 × VDD × 0.4 | | | | | _ | 1 | _ | $1/8 \times V$ DD $\times 0.4^*$ | | | | | 0 | 0 | 1/64 × V | 'DD × 0.4 | | | | 1 | 0 | 1 | 1/32 × V | $^\prime$ DD $ imes$ $0.4$ | | | | ' | 1 | 0 | 1/16 × V | /DD × 0.4 | | | | | 1 | 1 | 1/8 × V | $ ext{DD} imes 0.4$ | | | See \$37 for AGGF and AGGT. The presets are AGG4 = 0, AGGF = 1 and AGGT = 1. \*: preset, —: don't care XT4D, XT2D: MCK (digital servo master clock) frequency division setting This command forcibly sets the frequency division ratio when generating MCK to 1/4, 1/2 or 1/1. See the description of \$3E for XT1D. Also, see "§5-2. Digital Servo Block Master Clock (MCK)". | | XT1D | XT2D | XT4D | Frequency division ratio | |---|------|------|------|--------------------------| | * | 0 | 0 | 0 | According to XTSL | | | 1 | _ | _ | 1/1 | | | 0 | 1 | _ | 1/2 | | | 0 | 0 | 1 | 1/4 | \*: preset, —: don't care DRR2 to DRR0: Partially clears the Data RAM values (0 write). The following values are cleared when set to 1 (on) respectively; default = 0 DRR2:M08, M09, M0A DRR1: M00, M01, M02 DRR0: M00, M01, M02 only when LOCK = low Note) Set DRR1 and DRR0 on for 50µs or more. ASFG: When vibration detection is performed during anti-shock circuit operation, the FCS servo filter is forcibly set to gain normal status. On when set to 1; default = 0 FTQ: The slope of the output during focus search is a quarter of the conventional output slope. On when set to 1; default = 0. LPAS: Built-in analog buffer low-current consumption mode > This mode reduces the total analog buffer current consumption for the VC, TE, SE and FE input analog buffers by using a single operational amplifier. On when set to 1; default = 0 Note) When using this mode, first check whether each error signal is properly A/D converted using data readout, etc. AGHF: This halves the frequency of the internally generated sine wave during AGC. ASOT: The anti-shock signal, which is internally detected, is output from the ATSK pin. Output when set to 1; default = 0. Vibration detection when a high signal is output for the anti-shock signal output. ## **Description of Data Readout** # §5-19. List of Servo Filter Coefficients # <Coefficient Preset Value Table (1)> | ADDRESS | DATA | CONTENTS | |------------|----------|-------------------------------------------------------------| | K00 | E0 | SLED INPUT GAIN | | K01 | 81 | SLED LOW BOOST FILTER A-H | | K02 | 23 | SLED LOW BOOST FILTER A-L | | K03 | 7F | SLED LOW BOOST FILTER B-H | | K04 | 6A | SLED LOW BOOST FILTER B-L | | K05 | 10 | SLED OUTPUT GAIN | | K06 | 14 | FOCUS INPUT GAIN | | K07 | 30 | SLED AUTO GAIN | | K08 | 7F | FOCUS HIGH CUT FILTER A | | K09 | 46 | FOCUS HIGH CUT FILTER B | | K0A | 81 | FOCUS LOW BOOST FILTER A-H | | K0B | 1C | FOCUS LOW BOOST FILTER A-L | | K0C | 7F | FOCUS LOW BOOST FILTER B-H | | K0D | 58 | FOCUS LOW BOOST FILTER B-L | | K0E | 82 | FOCUS PHASE COMPENSATE FILTER A | | K0F | 7F | FOCUS DEFECT HOLD GAIN | | K10 | 4E | FOCUS PHASE COMPENSATE FILTER B | | K11 | 32 | FOCUS OUTPUT GAIN | | K12 | 20 | ANTI SHOCK INPUT GAIN | | K13 | 30 | FOCUS AUTO GAIN | | K14 | 80 | HPTZC / Auto Gain HIGH PASS FILTER A | | K15 | 77 | HPTZC / Auto Gain HIGH PASS FILTER B | | K16 | 80 | ANTI SHOCK HIGH PASS FILTER A | | K17 | 77 | HPTZC / Auto Gain LOW PASS FILTER B | | K18 | 00 | Fix* | | K19 | F1 | TRACKING INPUT GAIN | | K1A | 7F | TRACKING HIGH CUT FILTER A | | K1B | 3B | TRACKING HIGH CUT FILTER B | | K1C | 81 | TRACKING LOW BOOST FILTER A L | | K1D | 44<br>75 | TRACKING LOW BOOST FILTER B. L. | | K1E<br>K1F | 7F<br>5E | TRACKING LOW BOOST FILTER B-H TRACKING LOW BOOST FILTER B-L | | | | | | K20 | 82 | TRACKING PHASE COMPENSATE FILTER A | | K21 | 44 | TRACKING PHASE COMPENSATE FILTER B | | K22 | 18 | TRACKING OUTPUT GAIN | | K23 | 30 | TRACKING AUTO GAIN | | K24 | 7F | FOCUS GAIN DOWN HIGH CUT FILTER A | | K25 | 46 | FOCUS GAIN DOWN HIGH CUT FILTER B | | K26 | 81 | FOCUS GAIN DOWN LOW BOOST FILTER A-H | | K27 | 3A | FOCUS GAIN DOWN LOW BOOST FILTER A-L | | K28 | 7F | FOCUS GAIN DOWN LOW BOOST FILTER B-H | | K29 | 66 | FOCUS GAIN DOWN LOW BOOST FILTER B-L | | K2A | 82 | FOCUS GAIN DOWN PHASE COMPENSATE FILTER A | | K2B | 44<br>45 | FOCUS GAIN DOWN DEFECT HOLD GAIN | | K2C | 4E | FOCUS GAIN DOWN PHASE COMPENSATE FILTER B | | K2D<br>K2E | 1B | FOCUS GAIN DOWN OUTPUT GAIN | | K2E<br>K2F | 00<br>00 | NOT USED NOT USED | | | UU | NOT USED | <sup>\*</sup> Fix indicates that normal preset values should be used. # <Coefficient Preset Value Table (2)> | ADDRESS | DATA | CONTENTS | |---------|------|-------------------------------------------------------------------------------------| | K30 | 80 | SLED INPUT GAIN (Only when TRK Gain Up2 is accessed with SFSK = 1.) | | K31 | 66 | ANTI SHOCK LOW PASS FILTER B | | K32 | 00 | NOT USED | | K33 | 7F | ANTI SHOCK HIGH PASS FILTER B-H | | K34 | 6E | ANTI SHOCK HIGH PASS FILTER B-L | | K35 | 20 | ANTI SHOCK FILTER COMPARATE GAIN | | K36 | 7F | TRACKING GAIN UP2 HIGH CUT FILTER A | | K37 | 3B | TRACKING GAIN UP2 HIGH CUT FILTER B | | K38 | 80 | TRACKING GAIN UP2 LOW BOOST FILTER A-H | | K39 | 44 | TRACKING GAIN UP2 LOW BOOST FILTER A-L | | K3A | 7F | TRACKING GAIN UP2 LOW BOOST FILTER B-H | | K3B | 77 | TRACKING GAIN UP2 LOW BOOST FILTER B-L | | K3C | 86 | TRACKING GAIN UP PHASE COMPENSATE FILTER A | | K3D | 0D | TRACKING GAIN UP PHASE COMPENSATE FILTER B | | K3E | 57 | TRACKING GAIN UP OUTPUT GAIN | | K3F | 00 | NOT USED | | K40 | 04 | TRACKING HOLD FILTER INPUT GAIN | | K41 | 7F | TRACKING HOLD FILTER A-H | | K42 | 7F | TRACKING HOLD FILTER A-L | | K43 | 79 | TRACKING HOLD FILTER B-H | | K44 | 17 | TRACKING HOLD FILTER B-L | | K45 | 6D | TRACKING HOLD FILTER OUTPUT GAIN | | K46 | 00 | TRACKING HOLD FILTER INPUT GAIN (Only when TRK Gain Up2 is accessed with THSK = 1.) | | K47 | 00 | NOT USED | | K48 | 02 | FOCUS HOLD FILTER INPUT GAIN | | K49 | 7F | FOCUS HOLD FILTER A-H | | K4A | 7F | FOCUS HOLD FILTER A-L | | K4B | 79 | FOCUS HOLD FILTER B-H | | K4C | 17 | FOCUS HOLD FILTER B-L | | K4D | 54 | FOCUS HOLD FILTER OUTPUT GAIN | | K4E | 00 | NOT USED | | K4F | 00 | NOT USED | §5-20. Filter Composition The internal filter composition is shown below. $K^{**}$ indicates the coefficient RAM address and $M^{**}$ indicates the Data RAM address. PWM TRK AUTO Gain TRK AUTO Gain To SLD Servo, TRK Hold Note) Set the MSB bit of the K1D and K1F coefficients to 0. Note) Set the MSB bit of the K39 and K3B coefficients to 0. MOD Moc Moc TRK Servo Gain Normal; fs = 88.2kHz TPS1, 0 TRK Servo Gain Up1; fs = 88.2kHz TRK Servo Gain Up2; fs = 88.2kHz Sin ROM TRK Hold Reg TRK Hold Reg TRK Hold Reg TRK In Reg PWM FCS AUTO Gain Note) Set the MSB bit of the K0B and K0D coefficients during normal operation, and of the K0B, K09 and K0E cofficients during quasi double accuracy to 0. Note) Set the MSB bit of the K27 and K29 coefficients during normal operation, and of the K24, K25 and K2A cofficients during quasi double accuracy to 0. FCS Servo Gain Normal; fs = 88.2kHz, during quasi double accuracy (Ex.: \$3EAXX0) FCS Servo Gain Normal; fs = 88.2kHz, during quasi double accuracy (Ex.: \$3E5XX0) K2B M1E To FCS Hold - Kory To FCS Hold K2B M1F To FCS Hold M1F FPS1, 0 81H, 7FH and 80H are each Hex display 8-bit fixed values when set to quasi double accuracy FCS Hold Reg 2 FCS Hold Reg 2 Sin ROM FCS In Reg FCS In Reg ## SLD Servo fs = 345Hz Note) Set the MSB bit of the K02 and K04 coefficients to 0. ## HPTZC/Auto Gain fs = 88.2kHz #### Anti Shock fs = 88.2kHz Note) Set the MSB bit of the K34 coefficient to 0. The comparator level is 1/16 the maximum amplitude of the comparator input. #### AVRG fs = 88.2kHz ## TRK Hold fs = 345Hz Note) Set the MSB bit of the K42 and K44 coefficients to 0. #### FCS Hold fs = 345Hz Note) Set the MSB bit of the K4A and K4C coefficients to 0. ## §5-21. TRACKING and FOCUS Frequency Response When using the preset coefficients with the boost function off. When using the preset coefficients with the boost function off. ## Package Outline Unit: mm # 100PIN QFP (PLASTIC) | 0° to 10° | - 0.2 | |-----------|-----------| | DETAIL A | 0.8 ± 0.2 | | | | | | | | SONY CODE | QFP-100P-L01 | |------------|---------------| | EIAJ CODE | QFP100-P-1420 | | JEDEC CODE | | ## PACKAGE STRUCTURE | PACKAGE MATERIAL | EPOXY RESIN | |------------------|-----------------| | LEAD TREATMENT | SOLDER PLATING | | LEAD MATERIAL | 42/COPPER ALLOY | | PACKAGE MASS | 1.7g |