# **LXT307** # Low-Power E1 Integrated Short-Haul Transceiver ## **General Description** The LXT307 is a fully integrated low-power transceiver optimized for G.703 2.048 Mbps (E1) applications. It features a constant low output impedance transmitter allowing for high transmitter return loss. Transmit pulse amplitudes are selectable for various cable types. It is designed to exceed the latest international specifications, including G.775 and ETS 300 166. The LXT307 is microprocessor controllable through a serial interface. It can also be controlled through individual pins in Hardware Mode. The LXT307 offers a variety of diagnostic features, including transmit and receive monitoring. The device requires a single 2.048 MHz clock reference for the on chip high performance clock recovery system. It uses an advanced double-poly, double-metal CMOS process and requires only a single 5-volt power supply. # **Applications** - PCM G.703 Interfaces - E1 multiplexer - Digital Access and Cross-connect Systems (DACS) - G.703 Trunk line cards for Public Switching Systems and PABX - · High-speed data transmission lines ### **Features** - Low power dissipation 260 mW typical - Constant low output impedance transmitter regardless of data pattern (3 $\Omega$ typical) - Low speed reference clock to reduce PC board noise coupling - Driver short circuit current limited to 50 mA per OFTEL/BABT recommendations - 75/120 $\Omega$ Operation without component changes - Transmit and receive return loss exceeds ETSI ETS 300 166 and G.703 - Meets or exceeds all ITU specifications including G.703, G.823 (03/93) and G.775 - Compatible with most popular PCM framers - Line driver, data recovery and clock recovery functions - Minimum receive signal of 500 mV - Programmable transmit amplitude for 75 $\Omega$ and 120 $\Omega$ operation without component changes - Local and remote loopback functions - Transmit performance monitor with DPM detecting single line shorts for improved reliability - Analog/digital LOS monitor per G.775 - Receiver jitter tolerance 0.4 UI from 40 kHz to 100 kHz - Serial Control Interface - Available in 28-pin DIP or PLCC # **LXT307 Block Diagram** Figure 1: Pin Assignments **Table 1: Pin Assignments and Signal Descriptions** | Pin # | Sym | <b>I/O</b> <sup>1</sup> | Description | | |------------|---------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | MCLK | DI | <b>Master Clock.</b> A 2.048 MHz clock input used to generate internal clocks. Upon Loss of Signal (LOS), RCLK is derived from MCLK. | | | 2 | TCLK | DI | <b>Transmit Clock.</b> Transmit clock input. TPOS and TNEG are sampled on the falling edge of TCLK. If TCLK is not supplied, the transmitter remains powered down. | | | 3 | TPOS | DI | <b>Transmit Positive Data.</b> Input for the positive pulse to be transmitted on the line. | | | 4 | TNEG | DI | <b>Transmit Negative Data.</b> Input for the negative pulse to be transmitted on the line. | | | 5 | MODE | DI | <b>Mode Select.</b> Setting MODE High puts the LXT307 in the Host Mode. In the Host Mode, the serial interface is used to control the LXT307 and determine its status. Setting MODE Low puts the LXT307 in the Hardware (H/W) mode. In the Hardware mode the serial interface is disabled and hard-wired pins are used to control configuration and report status. | | | 6 | RNEG | DO | Receive Negative Data; Receive Positive Data. Received data outputs. A signal on RNEG corresponds to receipt of a negative pulse on RTIP and RRING. A signal on RPOS | | | 7 | RPOS | DO | corresponds to receipt of a positive pulse on RTIP and RRING. A signal on RPOS corresponds to receipt of a positive pulse on RTIP and RRING. RNEG and RPOS outputs are Non-Return-to-Zero (NRZ). In the Host mode, CLKE determines the clock edge at which these outputs are stable and valid. In the Hardware mode, both outputs are stable and valid on the rising edge of RCLK. | | | 8 | RCLK | DO | <b>Recovered Clock.</b> This is the clock recovered from the signal received at RTIP and RRING. | | | 9 | RT | AI | <b>Resistor Termination.</b> Connect to RV+ through a 1 kΩ resistor. | | | 1. Entries | in I/O column | are: DI = I | Digital Input; DO = Digital Output; AI = Analog Input; AO = Analog Output; S = Supply. | | Table 1: Pin Assignments and Signal Descriptions – continued | Pin# | Sym | <b>I/O</b> <sup>1</sup> | Description | | | | |------|-------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 10 | N/C | _ | No connection. | | | | | 11 | DPM | DO | <b>Driver Performance Monitor.</b> DPM goes High when the transmit monitor (MTIP and MRING) does not detect a signal for 63±2 clock periods. DPM remains High until a signal is detected. It is reset to Low with the first transition on MTIP and MRING. | | | | | 12 | LOS | DO | Loss of Signal. LOS goes High when the signal falls below 20 dB below nominal for more han 175 consecutive bit periods. LOS returns Low when the received signal detects 4 ransitions in any 32-bit window (12.5% 1s density) with no more than 15 consecutive 0s. | | | | | 13 | TTIP | AO | <b>Transmit Tip; Transmit Ring.</b> Differential Driver Outputs. These low-impedance outputs achieve high return loss with resistors used in series with a transformer as specified i | | | | | 16 | TRING | AO | Tables 9 and 10. | | | | | 14 | TGND | _ | <b>Transmit Ground.</b> Ground return for the transmit drivers power supply TV+. | | | | | 15 | TV+ | S | <b>Transmit Power Supply.</b> $+5$ VDC power supply input for the transmit drivers. TV+ must not vary from RV+ by more than $\pm 0.3$ V during all operating conditions including start-up. | | | | | 17 | MTIP | AI | <b>Monitor Tip; Monitor Ring.</b> These pins are used to monitor the TTIP and TRING transmit outputs. The transceiver can be connected to monitor its own output or the output of | | | | | 18 | MRING | AI | another LXT307 on the board. To prevent false interrupts in the host mode if the monitor is not used, apply a clock signal to one of the monitor pins and tie the other monitor pin to approximately the clock's midrange voltage. The monitor clock can range from 100 kHz to the TCLK frequency. | | | | | 19 | RTIP | AI | Receive Tip; Receive Ring. The AMI signal received from the line is applied at these | | | | | 20 | RRING | AI | pins. A center-tapped, center-grounded, 2:1 step-up transformer for 75 $\Omega$ and 120 $\Omega$ is required on these pins. Data and clock from the signal applied at these pins are recovered and output on the RPOS/RNEG and RCLK pins. | | | | | 21 | RV+ | S | <b>Receive Power Supply.</b> +5 VDC power supply for all circuits except the transmit drivers. (Transmit drivers are supplied by TV+.) | | | | | 22 | RGND | S | <b>Receive Ground.</b> Ground return for power supply RV+. | | | | | | | DO | <b>Interrupt</b> ( <i>Host Mode</i> ). This LXT307 Host mode output goes Low to flag the host processor when LOS or DPM go active. INT is an open-drain output and should be tied to power supply RV+ through a resistor. INT is reset by clearing the respective register bit (LOS and/or DPM). | | | | | | EC | DI | <b>Equalizer Control</b> ( <i>H/W Mode</i> ). The signal applied at this pin in the LXT307 Hardware mode is used to determine the amplitude of AMI output transmit pulses. | | | | | 24 | SDI | DI | <b>Serial Data In (Host Mode).</b> The serial data input stream is applied to this pin when the LXT307 operates in the Host mode. SDI is sampled on the rising edge of SCLK. | | | | | | GND | DI | GND (H/W Mode). Signal ground. | | | | | 25 | SDO | DO | <b>Serial Data Out</b> ( <i>Host Mode</i> ). The serial data from the on-chip register is output on this pin in the LXT307 Host mode. If CLKE is High, SDO is valid on the rising edge of SCLK. If CLKE is Low, SDO is valid on the falling edge of SCLK. This pin goes to a high-impedance state when the serial port is being written to and when $\overline{CS}$ is High. | | | | | | GND | DI | GND (H/W Mode). Signal ground. | | | | # **LXT307 Low-Power E1 Integrated Short-Haul Transceiver** Table 1: Pin Assignments and Signal Descriptions – continued | Pin# | Sym | <b>I/O</b> <sup>1</sup> | Description | | | |------|-------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 26 | CS | DI | Chip Select ( <i>Host Mode</i> ). This input is used to access the serial interface in the LXT307 Host mode. For each read or write operation, <del>CS</del> must transition from High to Low, and emain Low. | | | | | RLOOP | DI | <b>Remote Loopback</b> ( <i>H/W Mode</i> ). This input controls loopback functions in the LXT307 Hardware mode. Setting RLOOP to a logic H enables the Remote Loopback mode. Setting both RLOOP and LLOOP High causes a Reset. | | | | 27 | SCLK | DI | <b>erial Clock (Host Mode).</b> This clock is used in the LXT307 Host mode to write data to read data from the serial interface registers. | | | | | LLOOP | DI | <b>Local Loopback</b> ( <i>H/W Mode</i> ). This input controls loopback functions in the LXT307 Hardware mode. Setting LLOOP High enables the Local Loopback Mode. | | | | 28 | CLKE | DI | Clock Edge (Host Mode). Setting CLKE High causes RPOS and RNEG to be valid on the falling edge of RCLK, and SDO to be valid on the rising edge of SCLK. When CLKE is Low, RPOS and RNEG are valid on the rising edge of RCLK, and SDO is valid on the falling edge of SCLK. | | | | | TAOS | DI | <b>Transmit All Ones</b> ( <i>H/W Mode</i> ). When set High, TAOS causes the LXT307 (Hardware mode) to transmit a continuous stream of marks at the TCLK frequency. Activating TAOS causes TPOS and TNEG inputs to be ignored. TAOS is inhibited during Remote Loopback. | | | $<sup>1. \</sup> Entries \ in \ I/O \ column \ are: \ DI = Digital \ Input; \ DO = Digital \ Output; \ AI = Analog \ Input; \ AO = Analog \ Output; \ S = Supply.$ # **Functional Description** The LXT307 is a fully integrated PCM transceiver for G.703 2.048 Mbps (E1) applications. A simplified block diagram of the transceiver appears on page 1. The LXT307 allows full-duplex transmission of digital data over existing twisted-pair or coax installations. It interfaces with two lines, one for receive, one for transmit. ## **Power Requirements** The LXT307 is a low-power CMOS device. It operates from a single $\pm 5$ V power supply which can be connected externally to both the transmitter and receiver. However, the two inputs must be within $\pm 0.3$ V of each other, and decoupled separately to their respective grounds. Isolation between transmit and receive circuits is provided internally. During normal operation, and LLOOP, the transmitter powers down if TCLK is not supplied. The transmitter also powers down during TAOS operation if TCLK is not supplied. # **Reset Operation** Upon power up, the transceiver is held static until the power supply reaches approximately 3 V. Upon crossing this threshold, the device begins a 32 ms reset cycle to calibrate the transmit and receive delay lines and locks the Phase Lock Loop to the receive line. A reference clock is required to calibrate the delay lines The transmitter reference is provided by TCLK. MCLK is used as the receiver reference clock. The transceiver can also be reset from the Host or Hardware mode. In Host mode, reset is commanded by simultaneously writing RLOOP and LLOOP to the register. In Hardware mode, reset is commanded by holding RLOOP and LLOOP high simultaneously for 200 ns. Reset is initiated on the falling edge of the reset request. In either mode, reset clears and sets all registers to 0 and then calibration begins. ## Receiver The LXT307 receives the signal input from one line on each side of a center-grounded transformer. Positive pulses are received at RTIP and negative pulses are received at RRING. The signal received at RTIP and RRING is processed through the peak detector and data slicers. The peak detector samples the inputs and determines the maximum value of the received signal. A percentage of the peak value is provided to the data slicers as a threshold level to ensure optimum signal-to-noise ratio. The threshold is 50% and is maintained over the whole input range. The receiver is capable of accurately recovering signals with up to -13.6 dB of attenuation (from 2.4 V), corresponding to a received signal level of approximately 500 mV. Regardless of received signal level, the peak detectors are held above a minimum level of 0.3 V to provide immunity from impulsive noise. After processing through the data slicers, the received signal is routed to the data and clock recovery sections, and to the receive monitor. The data and clock recovery circuits are highly tolerant with an input jitter tolerance significantly better than required by G.823, as shown in Figure 17. Recovered clock signals are supplied to the data latch. Recovered data is output at RPOS and RNEG, and the recovered clock is output at RCLK. Refer to Table 15 and Figure 13 for LXT307 receiver timing. ## **Loss of Signal Processor** ## **Declaring the LOS Condition** Recommendation G.775 defines basic criteria for detection and clearance of Loss of Signal (LOS) defects. LXT307 uses a digital-and-analog detection scheme to comply with G.775. If the signal level falls below 20 dB typical, the LXT307 begins to count consecutive bit times and declares LOS after approximately 175 (160 to 190) consecutive zeros. Refer to Table 2. ### **Clearing the LOS Condition** LXT307 clears LOS with a three-step process: - The signal must first exceed the 20 dB signal level. - 2. Then a 32-bit repeating window checks for 12.5% 1s density. (To meet this parameter, there must be at least four 1s out of the 32 bits in the window.) - 3. Finally, there must be no more than 15 consecutive 0s to clear the LOS condition. ## **Transmitter** Data received for transmission onto the line is clocked serially into the device at TPOS and TNEG. Input synchronization is supplied by the transmit clock (TCLK). If TCLK is not supplied, the transmitter remains powered down, except during remote loopback and TAOS. Refer to Table 16 and Figure 14 for master and transmit clock timing characteristics. #### **Line Code** The LXT307 transmits data as a 50% AMI line code as shown in Figure 2. The output driver maintains a constant low output impedance under dynamic conditions regardless of whether it is driving marks or spaces. The transmitted pulse amplitude is determined by the equalizer control signal EC as shown in Table 3. The equalizer control signal may be hardwired in Hardware mode or input as part of the serial data stream (SDI) in Host mode. Shaped pulses are applied to the AMI line driver for transmission onto the line at TTIP and TRING. The line driver provides a constant low output impedance of 3 $\Omega$ (typical). This well-controlled output impedance provides excellent return loss when used with external precision resistors ( $\pm 1\%$ accuracy) in series with a transmit transformer. Series resistors also provide increased surge protection and reduce short circuit current flow. Pulses can drive coaxial or shielded twisted-pair lines. A 1:2 transmit transformer and series resistors are recommended. This design meets or exceeds all ETSI 300 166 and European PTT specifications for transmit and receive return loss when series resistors are used. Figure 2: 50% AMI Coding Table 2: G.775 Requirements and LXT307 Implementation of LOS Detection | Condition | G.775 Recommendation | Level One Implementation | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------| | Detect LOS | Signal with no transitions <sup>1</sup> less than or equal to signal level of 35 dB below nominal for N consecutive intervals where $10 \le N \le 255$ . | Signal level below 20 dB and no consecutive transition for 160 to 190 (typical 175) pulse intervals. | | Clear LOS | Signal has transitions <sup>1</sup> and level greater than or equal to 9 dB below nominal for N consecutive pulse intervals where $10 \le N \le 255$ . | Signal level above 20 dB with bit density greater than 12.5% for 32-bit positions, and with fewer than 15 consecutive zeros. | Table 3: Equalizer Control Inputs for Pulse Amplitude Selection | EC | Line Length & Cable Loss | Application | | |----|--------------------------|---------------------------|--| | 0 | ITU Recommendation G.703 | E1 - Coax (75 Ω) | | | 1 | ITU Recommendation G.703 | E1 - Twisted-Pair (120 Ω) | | ## **Driver Performance Monitor** The transceiver incorporates an advanced Driver Performance Monitor (DPM) that can be connected in parallel with the TTIP and TRING at the output transformer. The DPM circuitry uses four comparators and a 150 ns pulse discriminator to filter glitches. The DPM output level goes High upon detection of 63 consecutive zeros, and is cleared when a transition is detected on the transmit line or when a reset command is received. The DPM output also goes High to indicate a signal line short to ground on TTIP or TRING. A ground fault induced DPM flag is automatically cleared when the ground condition is corrected (chip reset is not required). # **Operating Modes** The LXT307 transceiver can be controlled through hard-wired pins (Hardware Mode–default) or by a microprocessor through a serial interface (Host Mode) depending on the input to pin 5 (MODE). The mode of operation is set by the MODE pin logic level. The LXT307 can also be commanded to operate in one of several diagnostic modes. ### **Hardware Mode Operation** In Hardware mode the transceiver is controlled through individual pins. With the exception of the INT and CLKE functions, Hardware mode provides all the functions provided in the Host mode. In the Hardware mode RPOS and RNEG outputs are valid on the rising edge of RCLK. To operate in Hardware mode, the MODE must be set to 0. Diagnostic Control for Remote Loopback (RLOOP), Local Loopback (LLOOP), and Transmit All 1s (TAOS) modes is provided through the individual pins. If MODE is set Low, LXT307 operates in Hardware Mode. In Hardware Mode the transceiver is controlled through individual pins; a microprocessor is not required. RPOS and RNEG are valid on the rising edge of RCLK. The equalizer is controlled through pin 23 (EC). Diagnostic control for Remote Loopback (RLOOP), Local Loopback (LLOOP), and Transmit All 1s (TAOS) is provided through pins 26, 27, and 28. #### **Host Mode Control** The LXT307 operates in the Host mode when pin 5 (MODE) is asserted High. In Host mode a microprocessor controls the LXT307 through the serial I/O port (SIO) which provides access to the LIU. The LIU contains a pair of data registers, one for command inputs and one for status outputs. An SIO transaction is initiated by a falling edge on the Chip Select pin. A Highto-Low transition on $\overline{CS}$ is required for each subsequent access to the Host mode registers. The LIU responds by writing the incoming serial word from the SDI pin into its command register. Figure 3 shows an SIO write operation. The 16-bit serial word consists of an 8-bit Command/Address byte and an 8-bit Data byte. If the command word contains a read request, the LIU subsequently outputs the contents of its status register onto the SDO pin. Figure 4 shows an SIO read operation. The Clock Edge (CLKE) signal determines when the SDO and receive data outputs are valid, relative to the Serial Clock (SCLK) or RCLK as listed in Table 4. Table 17 and Figures 15 and 16 show SIO timing. #### **Serial Input Word** Figure 3 shows the Serial Input data structure. The LXT307 is addressed by setting bit A4 in the Address/Command byte, corresponding to address 16. Bit 1 of the serial Address/Command byte provides Read/Write (R/W) control when the chip is accessed. The R/W bit is set to logic 1 to read the data output byte from the chip, and set to logic 0 to write the input data byte to the chip. The second eight bits of a write operation, clear Loss of Signal (LOS) and Driver Performance Monitor (DPM) interrupts, reset the chip, and control diagnostic modes. The first 2 bits (D0 - D1) clear and/or mask LOS and DPM interrupts. The last three bits (D5 - D7) control operating modes (normal and diagnostic) and chip reset. Refer to Table 5 for details on bits D5 - D7. #### **Serial Output Word** Figure 4 shows the Serial Output data structure. SDO is high impedance when SDI receives an Address/Command byte. If SDI receives a read command (R/W = 1), then SDO becomes active after the last Command/Address bit (A6) and remains active for eight SCLK cycles. Typically the first bit out of SDO changes the state of SDO from high-Z to a Low/High. The first five bits (D0-D4) of the output data byte reports Loss of Signal (LOS) and Driver Performance Monitor (DPM) conditions, equalizer settings, and operating modes (normal or diagnostic). The last three bits (D5 through D7) report operating modes and interrupt status. If the INT line is High (no interrupt is pending), bits D5 through D7 report the status of the operating mode as listed in Table 6. If the INT line is Low, the interrupt status overrides all other reports and bits D5 - D7 reflect the interrupt status as listed in Table 6. ### Interrupt Handling The Host mode provides a latched Interrupt output pin, INT. Any change in the LOS or DPM bits (D0 and D1 of the output data byte, respectively) triggers an interrupt. As shown in Figure 5, writing a one to the respective bit of the input data byte (D0 = LOS, D1 = DPM) masks either or both interrupt generators. When an interrupt has occurred the INT output pin is pulled Low. The output stage of the INT pin consists of a pulldown device. Hence, an external pull-up resistor is required. clear the interrupt as follows: - 1. If one or both interrupt bits (LOS or DPM, D0 and D1 of the output data byte) = 1, writing a 1 to the input bit (D0 or D1, respectively), of the input data byte will clear the interrupt. Leaving a 1 in either of these bit positions will effectively mask the associated interrupt. To re-enable the interrupt capability, reset D0 and/or D1 to 0. - 2. If neither LOS or DPM = 1, the interrupt will be cleared by resetting the chip. To reset the chip, set data input bits D5 and D6 = 1, and D7 = 0. Table 4: CLKE Settings | CLKE | Output | Clock | Valid<br>Edge | |------|-----------|-------|---------------| | LOW | RPOS/RNEG | RCLK | Rising | | | SDO | SCLK | Falling | | HIGH | RPOS/RNEG | RCLK | Falling | | | SDO | SCLK | Rising | Table 5: SIO Input Bit Settings (see Figure 3) | Mode | RLOOP<br>Bit D5 | LLOOP<br>Bit D6 | TAOS<br>Bit D7 | |--------------|-----------------|-----------------|----------------| | RLOOP | 1 | 0 | _ | | LLOOP | 0 | 1 | 0 | | LLOOP + TAOS | 0 | 1 | 1 | | TAOS | 0 | 0 | 1 | | RESET | 1 | 1 | 0 | Table 6: Serial Data Output Bit Coding | Bit D5 | Bit D6 | Bit D7 | Status | | |--------|--------|--------|----------------------------------------------------------------------------------|--| | 0 | 0 | 0 | Reset has occurred, or no program input. (i.e., normal operation) | | | 0 | 0 | 1 | TAOS is active. | | | 0 | 1 | 0 | Local Loopback is active. | | | 0 | 1 | 1 | TAOS and Local Loopback are active. | | | 1 | 0 | 0 | Remote Loopback is active. | | | | | | Interrupt Status | | | 1 | 0 | 1 | DPM has changed state since last clear DPM occurred. | | | 1 | 1 | 0 | LOS has changed state since last clear LOS occurred. | | | 1 | 1 | 1 | LOS and DPM have both changed state since last clear DPM and clear LOS occurred. | | Figure 3: LXT307 SIO Write Operation Figure 4: LXT307 SIO Read Operation Figure 5: LXT307 Interrupt Handling ## **Diagnostic Mode Operation** #### **TAOS** See Figures 6 and 7. In Transmit All Ones (TAOS) mode, the TPOS and TNEG inputs to the transceiver are ignored. The transceiver transmits a continuous stream of 1s at the TCLK frequency when TAOS is activated. TAOS can be commanded simultaneously with Local Loopback, but is inhibited during Remote Loopback. Figure 6: TAOS Figure 7: TAOS with LLOOP #### **LLOOP** See Figure 8. In Local Loopback (LLOOP) mode, the receiver circuits are inhibited. The transmit data and clock inputs (TPOS, TNEG and TCLK) are looped back onto the receive data and clock outputs (RPOS, RNEG and RCLK). The transmitter circuits are unaffected. The TPOS and TNEG inputs (or a stream of 1s if the TAOS command is active) will be transmitted normally. Figure 8: Local Loopback #### **RLOOP** See Figure 9. In Remote Loopback (RLOOP) mode, the transmit data and clock inputs (TPOS, TNEG and TCLK) are ignored. The RPOS and RNEG outputs are looped back through the transmit circuits and output on TTIP and TRING at the RCLK frequency. Receiver circuits are unaffected by the RLOOP command and continue to output the RPOS, RNEG and RCLK signals received from the twisted-pair line. Figure 9: Remote Loopback # Application Information #### NOTE This application information is for design aid only. Figure 10 is a 2.048 Mbps E1 120 $\Omega$ Twisted-Pair Wire application using EC code 1 and 15 $\Omega$ Rt resistors in line with the transmit transformer to provide high return loss and surge protection. When high return loss is not a critical factor, a 1:1 transformer without in-line resistors provides maximum power savings. Tables 7 and 8 list typical return loss figures for various transformer ratios, Rt values and the associated EC code for 75 $\Omega$ coax and 120 $\Omega$ twisted-pair applications, respectively. The LXT307 is shown in Hardware mode with a general G.704 Framer. The hardwired control lines for TAOS, LLOOP and RLOOP are individually controllable, and the LLOOP and RLOOP lines are also tied to a single control for the Reset function. Figure 10: LXT307 120 $\Omega$ Application (Hardware Mode) ## **E1 Coaxial Applications** Figure 11 shows the line interface for a typical E1 coaxial (75 $\Omega$ ) application. The EC code should be set to 0 for coax. With 9.1 $\Omega$ Rt resistors in line with the 1:2 output transformers, the LXT307 produces 2.37 V peak pulses as required for coax applications. A 1:1:1 transformer is used on the receive side. **Table 7: Transformer Specifications** | Parameter | Value | |--------------------------|------------------| | Turns Ratio Tx | 1:2 (±2%) | | Primary Inductance | 1.2 mH min | | Leakage Inductance | 0.5 μH max | | Interwinding Capacitance | 25 pF max | | Series Resistance | $1.0 \Omega PRI$ | **Table 8: Transformer Selection Guide** | Transformer<br>Manufacturer | Part<br>Number | Turns<br>Ratio | Description | |-----------------------------|----------------|----------------|---------------------| | Pulse | PE65861 | 1:2 | Dual SMD | | Engineering | PE 65351 | 1:2 | Single through hole | | Bel Fuse | 0553-5006 | 1:2 | Dual | | Schott | 67127370 | 1:2 | Single through hole | | Midcom | 671-5832 | 1:2 | Single through hole | Figure 11: Line Interface for E1 Coax Applications Table 9: 75 $\Omega$ Output Combinations | EC | Xfmr Ratio <sup>1</sup> | Rt Value <sup>2</sup> | Rtn Loss³ | |----|-------------------------|-----------------------|-----------| | 1 | 1: 1 | $Rt = 10 \Omega$ | 5 dB | | 1 | 1: 2 | $Rt = 14.3 \Omega$ | 10 dB | | 0 | 1: 1 | $Rt = 0 \Omega^4$ | 0.5 dB | | 0 | 1: 2 | $Rt = 9.1 \Omega$ | 18 dB | - 1. Transformer turns ratio accuracy is $\pm 2\%$ . - 2. Rt values are $\pm 1\%$ . - 3. Typical return loss, 51 kHz 3.0728 kHz. - 4. Cap required if no series resistor is used. Table 10: 120 $\Omega$ Output Combinations | EC | Xfmr<br>Ratio <sup>1</sup> | Rt Value <sup>2</sup> | Rtn Loss <sup>3</sup> | |----|----------------------------|-----------------------|-----------------------| | 1 | 1: 1 | $Rt = 0 \Omega^4$ | 0.5 dB | | 1 | 1: 2 | $Rt = 15 \Omega$ | 18 dB | | 0 | 1: 2 | Rt = $9.1 \Omega$ | 10 dB | - 1. Transformer turns ratio accuracy is $\pm 2\%$ . - 2. Rt values are $\pm 1\%$ . - 3. Typical return loss, 51 kHz 3.0728 kHz. - 4. Cap required if no series resistor is used. # **Test Specifications** #### NOTE The minimum and maximum values in Tables 11 through 17 and Figures 12 through 17 represent the performance specifications of the LXT307 and are guaranteed by test, except where noted by design. **Table 11: Absolute Maximum Ratings** | Parameter | Sym | Min | Max | Units | |-------------------------------------|----------|------------|---------|-------| | DC supply (referenced to GND) | RV+, TV+ | - | 6.0 | V | | Input voltage, any pin <sup>1</sup> | Vin | RGND - 0.3 | RV++0.3 | V | | Input current, any pin <sup>2</sup> | IIN | -10 | 10 | mA | | Storage temperature | Tstg | -65 | 150 | °C | #### CAUTION Operations at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes. **Table 12: Recommended Operating Conditions and Characteristics** | Parameter | Sym | Min | Тур | Max | Units | | | |------------------------------------------------|----------|------|-----|------|-------|--|--| | DC Supply <sup>1</sup> | RV+, TV+ | 4.75 | 5.0 | 5.25 | V | | | | Ambient operating temperature | TA | -40 | 25 | 85 | ° C | | | | 1. TV+ must not exceed RV+ by more than 0.3 V. | | | | | | | | Table 13: Electrical Characteristics (Over recommended operating conditions) | Parameter | | Sym | Min | Тур | Max | Units | Test Conditions | |-------------------------------------------------------|-----------------------------|-----|-----|-----|--------|-------|---------------------| | Total power dissipation <sup>1, 2</sup> | $75 \Omega (EC = 0)$ | PD | ı | 260 | 320 | mW | 50% 1s density | | | $120 \Omega (EC = 1)$ | PD | ı | 270 | 320 | mW | | | Total power consumption <sup>3</sup> | $120 \Omega (EC = 1)$ | PD | _ | 400 | T.B.D. | mW | 100% 1s density | | High level input voltage <sup>4</sup> (p | ins 1-5, 23) | Vih | 2.0 | _ | _ | V | | | Low level input voltage <sup>4</sup> (pi | ins 1-5, 23) | Vil | 1 | _ | 0.8 | V | | | High level output voltage <sup>4, 5</sup> 12, 23, 25) | <sup>5</sup> (pins 6-8, 11, | Voh | 2.4 | _ | - | V | $IOUT = -400 \mu A$ | | Low level output voltage <sup>4, 5</sup> 12, 23, 25) | (pins 6-8, 11, | Vol | _ | _ | 0.4 | V | IOUT = 1.6 mA | | Input leakage current <sup>6</sup> | | ILL | 0 | _ | ±10 | μΑ | | | Three-state leakage current | (pin 25) | I3L | 0 | _ | ±10 | μΑ | | <sup>1.</sup> Device power dissipation while driving a 75 or 120 $\Omega$ load over operating temperature range. Digital input levels are within 10% of the supply rails and digital outputs are driving a 50 pF capacitive load. Rt = 0 $\Omega$ ; transformer ratio = 1:1. <sup>1.</sup> Excluding RTIP and RRING which must stay between -6V and (RV++0.3) V. <sup>2.</sup> Transient currents of up to 100 mA will not cause SCR latch up. TTIP, TRING, TV+ and TGND can withstand a continuous current of 100 mA. <sup>2.</sup> Guaranteed by design and other correlation methods. <sup>3.</sup> Power consumption while driving a 60 $\Omega$ effective load. Includes device and load. Rt = 15 $\Omega$ ; transformer ratio = 1:2; EC = 1. <sup>4.</sup> Functionality of pin 23 depends on mode. See Host/Hardware Mode Descriptions. <sup>5.</sup> Output drivers will output CMOS logic levels into CMOS loads. <sup>6.</sup> Except MTIP and MRING ILL = $\pm 50 \mu A$ . Table 14: Analog Characteristics (Over recommended operating conditions) | Parameter | | Min | Турі | cal <sup>1</sup> | Max | Units | Test Conditions | |------------------------------------------------|---------------------------------------------------|--------|------------------|------------------|------------------|--------|----------------------------------| | AMI output pulse | 75 Ω | 2.14 | 2. | 37 | 2.6 | V | G.703 | | amplitudes | 120 Ω | 2.7 | 3 | .0 | 3.3 | V | G.703 | | Peak voltage of a | 75 Ω | -0.237 | ( | ) | +0.237 | V | | | space | 120 Ω | -0.3 | ( | ) | +0.3 | V | | | Ratio of the widths o pulses at the nominal | f positive and negative<br>half amplitude | 95 | - | _ | 105 | % | | | Ratio of the amplitude pulses at the center of | les of positive and negative f the pulse interval | 95 | - | _ | 105 | % | | | Recommended output | nt load at TTIP and TRING | _ | 7 | 5 | _ | Ω | | | Driver output impeda | | | 3 | 3 | 10 | Ω | | | Driver short circuit c | urrent <sup>2</sup> | | | | 50 | mA | | | Jitter added by the | 10 Hz - 8 kHz <sup>4</sup> | _ | _ | _ | 0.01 | UI | G.823 | | transmitter | 18 kHz - 100 kHz <sup>4</sup> | _ | _ | | 0.025 | UI | G.823 | | | 20 Hz - 100 kHz <sup>4</sup> | _ | _ | | 0.025 | UI | G.823 | | | Broad Band <sup>3</sup> | _ | 0.025 | | 0.050 | UI | | | Receiver sensitivity | (0 dB = 2.4 V) | 13.6 | _ | | _ | dB | | | | | 500 | _ | _ | _ | mV | | | Receiver input imped | lance | _ | 40 | | _ | kΩ | | | Signal to interference | e ratio (FEXT) <sup>4</sup> | 15 | - | | _ | dB | G.703, O.151 | | Input jitter tolerance | 18 kHz - 100 kHz | 0.4 | _ | | _ | UI | G.823 | | Loss of Signal thresh | old | _ | 20 | | _ | dB | below nominal | | Data decision thresho | old <sup>4</sup> | 43 | 50 | | 57 | % peak | | | Allowable consecutive | ve zeros before LOS <sup>4</sup> | 160 | 175 | | 190 | _ | G.775 | | LOS reset transition | window <sup>4</sup> | - | 3 | 2 | _ | bit | four transitions | | | | Trans | nsmit Re | | ceive | | | | | | Min | Typ <sup>1</sup> | Min | Typ <sup>1</sup> | | | | Minimum return | 51 Hz – 102 kHz | 18 | 20 | 20 | - | dB | Dynamic condi- | | loss <sup>4</sup> | 102 kHz –2.048 MHz | 18 | 20 | 20 | _ | dB | tions per<br>ETS 300 166 and | | | 2.048 MHz – 3.072 MHz | 18 | 20 | 20 | _ | dB | ITU G.703.<br>See Figures 10, 11 | <sup>1.</sup> Typical values are measured at 25 $^{\circ}$ C and are for design aid only. Not guaranteed or subject to production testing. 2. Per OFTEL OTR-001/BABT BS4650 with 15 $\Omega$ termination resistors and a 1:2 transmit transformer on a 0.5 $\Omega$ test load. <sup>3.</sup> Input signal to TCLK is jitter-free. <sup>4.</sup> Guaranteed by design or other correlation methods. Figure 12: 2.048 Mbps Pulse Mask Template Table 15: Receive Timing Characteristics (Over recommended operating conditions) | Parameter | Sym | Min | Typ <sup>1</sup> | Max | Units | Test Conditions | | |----------------------------------------------------------------------------------------------------------------------------|-------|-----|------------------|-----|-------|-----------------|--| | Receive clock duty cycle | RCLKd | 40 | - | 60 | % | | | | Receive clock pulse width | tPW | _ | 244 | _ | ns | | | | RPOS/RNEG to RCLK rising setup time | tsur | _ | 194 | _ | ns | | | | RCLK rising to RPOS/<br>RNEG hold time | tHR | - | 194 | _ | ns | | | | 1. Typical values are at 25 °C and are for design aid only; they are not guaranteed and not subject to production testing. | | | | | | | | Figure 13: LXT307 Receive Clock Timing Figure 14: LXT307 Transmit Clock Timing Table 16: Transmit Timing Characteristics (over recommended operating conditions) | Table 101 Trailed III III g Charles (ever recommended operating conditions) | | | | | | | | | |-----------------------------------------------------------------------------|-------|-----|------------------|-----|-------|--|--|--| | Parameter | Sym | Min | Typ <sup>1</sup> | Max | Units | | | | | Master clock frequency | MCLK | _ | 2.048 | _ | MHz | | | | | Master clock tolerance | MCLKt | _ | ±100 | _ | ppm | | | | | Master clock duty cycle | MCLKd | 40 | _ | 60 | % | | | | | Transmit clock frequency | TCLK | _ | 2.048 | _ | MHz | | | | | Transmit clock tolerance | TCLKt | _ | ±50 | _ | ppm | | | | | Transmit clock duty cycle | TCLKd | 10 | _ | 90 | % | | | | | TPOS/TNEG to TCLK setup time | tsut | 25 | _ | _ | ns | | | | | TCLK to TPOS/TNEG hold time | tht | 25 | _ | _ | ns | | | | | | | | - | - | - | | | | 1. Typical values are at 25 °C and are for design aid only; they are not guaranteed and not subject to production testing. Table 17: Serial I/O Timing Characteristics (Over recommended operating conditions) | Parameter | Sym | Min | Typ <sup>1</sup> | Max | Units | Test Conditions | | |----------------------------------------------------------------------------------------------------------------------------|--------|-----|------------------|-----|-------|---------------------|--| | Rise time - any digital output | tR | _ | _ | 100 | ns | Load 1.6 mA, 50 pF | | | Fall time - any digital output | tF | _ | _ | 100 | ns | Load -400 μA, 50 pF | | | SDI to SCLK setup time | tDC | 50 | _ | _ | ns | | | | SCLK to SDI hold time | tCDH | 50 | - | - | ns | | | | SCLK low time | tCL | 240 | - | - | ns | | | | SCLK high time | tCH | 240 | - | - | ns | | | | SCLK rise and fall time | tr, tf | _ | | 50 | ns | | | | CS to SCLK setup time | tCC | 50 | - | - | ns | | | | SCLK to CS hold time | tCCH | 50 | _ | _ | ns | | | | CS inactive time | tCWH | 250 | - | - | ns | | | | SCLK to SDO valid | tCDV | - | - | 200 | ns | | | | SCLK falling edge or $\overline{CS}$ rising edge to SDO high Z | tCDZ | П | 100 | - | ns | | | | 1. Typical values are at 25° C and are for design aid only; they are not guaranteed and not subject to production testing. | | | | | | | | Figure 15: LXT307 Serial Data Input Timing Diagram Figure 16: LXT307 Serial Data Output Timing Diagram # NOTES