

CA3086

# General Purpose NPN Transistor Array

November 1996

# **Applications**

- Three Isolated Transistors and One Differentially Connected Transistor Pair For Low-Power Applications from DC to 120MHz
- General-Purpose Use in Signal Processing Systems Operating in the DC to 190MHz Range
- Temperature Compensated Amplifiers
- See Application Note, AN5296 "Application of the CA3018 Integrated-Circuit Transistor Array" for Suggested Applications

# Ordering Information

| PART NUMBER<br>(BRAND) | TEMP.<br>RANGE (°C) | PACKAGE                     | PKG.<br>NO. |
|------------------------|---------------------|-----------------------------|-------------|
| CA3086                 | -55 to 125          | 14 Ld PDIP                  | E14.3       |
| CA3086M<br>(3086)      | -55 to 125          | 14 Ld SOIC                  | M14.15      |
| CA3086M96<br>(3086)    | -55 to 125          | 14 Ld SOIC Tape<br>and Reel | M14.15      |
| CA3086F                | -55 to 125          | 14 Ld CERDIP                | F14.3       |

# Description

The CA3086 consists of five general-purpose silicon NPN transistors on a common monolithic substrate. Two of the transistors are internally connected to form a differentially connected pair.

The transistors of the CA3086 are well suited to a wide variety of applications in low-power systems at frequencies from DC to 120MHz. They may be used as discrete transistors in conventional circuits. However, they also provide the very significant inherent advantages unique to integrated circuits, such as compactness, ease of physical handling and thermal matching

### **Pinout**

CA3086 (PDIP, CERDIP, SOIC) TOP VIEW



### CA3086

### **Absolute Maximum Ratings**

# 

### **Operating Conditions**

| Temperature Range | 55°C to 125°C |
|-------------------|---------------|
|-------------------|---------------|

### **Thermal Information**

| Thermal Resistance (Typical, Note 2)     | $\theta_{JA}$ (°C/W) | θ <sub>JC</sub> ( <sup>o</sup> C/W)  |
|------------------------------------------|----------------------|--------------------------------------|
| CERDIP Package                           | 150                  | 75                                   |
| PDIP Package                             | 180                  | N/A                                  |
| SOIC Package                             | 220                  | N/A                                  |
| Maximum Power Dissipation (Any one train | nsistor)             | 300mW                                |
| Maximum Junction Temperature (Hermetic   | Packages)            | 175 <sup>0</sup> C                   |
| Maximum Junction Temperature (Plastic F  | Package)             | 150 <sup>o</sup> C                   |
| Maximum Storage Temperature Range        | 65                   | <sup>o</sup> C to 150 <sup>o</sup> C |
| Maximum Lead Temperature (Soldering 1    | 0s)                  | 300°C                                |
| (SOIC - Lead Tips Only)                  |                      |                                      |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTES

- 1. The collector of each transistor in the CA3086 is isolated from the substrate by an integral diode. The substrate (Terminal 13) must be connected to the most negative point in the external circuit to maintain isolation between transistors and to provide for normal transistor action. To avoid undesirable coupling between transistors, the substrate (Terminal 13) should be maintained at either DC or signal (AC) ground. A suitable bypass capacitor can be used to establish a signal ground.
- 2.  $\theta_{JA}$  is measured with the component mounted on an evaluation PC board in free air.

# **Electrical Specifications** $T_A = 25^{\circ}C$ , For Equipment Design

| PARAMETER                                    | SYMBOL               | TEST CONDITIONS               | MIN | TYP        | MAX | UNITS |
|----------------------------------------------|----------------------|-------------------------------|-----|------------|-----|-------|
| Collector-to-Base Breakdown Voltage          | V <sub>(BR)CBO</sub> | $I_C = 10\mu A, I_E = 0$      | 20  | 60         | -   | V     |
| Collector-to-Emitter Breakdown Voltage       | V <sub>(BR)CEO</sub> | $I_C = 1mA$ , $I_B = 0$       | 15  | 24         | -   | V     |
| Collector-to-Substrate Breakdown Voltage     | V <sub>(BR)CIO</sub> | $I_C = 10\mu A, I_{CI} = 0$   | 20  | 60         | -   | V     |
| Emitter-to-Base Breakdown Voltage            | V <sub>(BR)EBO</sub> | $I_E = 10\mu A, I_C = 0$      | 5   | 7          | -   | V     |
| Collector-Cutoff Current (Figure 1)          | I <sub>CBO</sub>     | $V_{CB} = 10V, I_E = 0,$      | -   | 0.002      | 100 | nA    |
| Collector-Cutoff Current (Figure 2)          | I <sub>CEO</sub>     | $V_{CE} = 10V, I_B = 0,$      | -   | (Figure 2) | 5   | μΑ    |
| DC Forward-Current Transfer Ratio (Figure 3) | h <sub>FE</sub>      | $V_{CE} = 3V$ , $I_{C} = 1mA$ | 40  | 100        | -   |       |

### **Electrical Specifications** $T_A = 25^{\circ}C$ , Typical Values Intended Only for Design Guidance

| PARAMETER                                          | SYMBOL               | TEST CONDITIONS                                          |                       | TYPICAL<br>VALUES | UNITS              |
|----------------------------------------------------|----------------------|----------------------------------------------------------|-----------------------|-------------------|--------------------|
| DC Forward-Current Transfer Ratio                  | h <sub>FE</sub>      | V <sub>CE</sub> = 3V                                     | I <sub>C</sub> = 10mA | 100               |                    |
| (Figure 3)                                         |                      |                                                          | I <sub>C</sub> = 10μA | 54                |                    |
| Base-to-Emitter Voltage (Figure 4)                 | V <sub>BE</sub>      | V <sub>CE</sub> = 3V                                     | I <sub>E</sub> = 1 mA | 0.715             | V                  |
|                                                    |                      |                                                          | I <sub>E</sub> = 10mA | 0.800             | V                  |
| V <sub>BE</sub> Temperature Coefficient (Figure 5) | ΔV <sub>BE</sub> /ΔΤ | $V_{CE} = 3V$ , $I_{C} = 1$ mA                           |                       | -1.9              | mV/ <sup>o</sup> C |
| Collector-to-Emitter<br>Saturation Voltage         | V <sub>CE SAT</sub>  | $I_B = 1 \text{mA}, I_C = 10 \text{mA}$                  |                       | 0.23              | V                  |
| Noise Figure (Low Frequency)                       | NF                   | $f = 1kHz$ , $V_{CE} = 3V$ , $I_C = 100μA$ , $R_S = 1kΩ$ |                       | 3.25              | dB                 |

**Electrical Specifications**  $T_A = 25^{\circ}C$ , Typical Values Intended Only for Design Guidance (Continued)

| PARAMETER                                                       | SYMBOL           | TEST CONDITIONS                           | TYPICAL<br>VALUES      | UNITS |
|-----------------------------------------------------------------|------------------|-------------------------------------------|------------------------|-------|
| Low-Frequency, Small-Signal Equivalent-Circuit Characteristics: |                  | $f = 1kHz, V_{CE} = 3V, I_{C} = 1mA$      |                        |       |
| Forward Current-Transfer Ratio (Figure 6)                       | h <sub>FE</sub>  |                                           | 100                    | -     |
| Short-Circuit Input Impedance (Figure 6)                        | h <sub>IE</sub>  |                                           | 3.5                    | kΩ    |
| Open-Circuit Output Impedance<br>(Figure 6)                     | h <sub>OE</sub>  |                                           | 15.6                   | μS    |
| Open-Circuit Reverse-Voltage<br>Transfer Ratio (Figure 6)       | h <sub>RE</sub>  |                                           | 1.8 X 10 <sup>-4</sup> | -     |
| Admittance Characteristics:                                     |                  | $f = 1MHz, V_{CE} = 3V, I_{C} = 1mA$      |                        |       |
| Forward Transfer Admittance<br>(Figure 7)                       | УFЕ              |                                           | 31 - j1.5              | mS    |
| Input Admittance (Figure 8)                                     | УІЕ              |                                           | 0.3 + j0.04            | mS    |
| Output Admittance (Figure 9)                                    | УОЕ              |                                           | 0.001 + j0.03          | mS    |
| Reverse Transfer Admittance<br>(Figure 10)                      | УRЕ              |                                           | See Figure 10          | -     |
| Gain-Bandwidth Product (Figure 11)                              | f <sub>T</sub>   | $V_{CE} = 3V$ , $I_{C} = 3mA$             | 550                    | MHz   |
| Emitter-to-Base Capacitance                                     | C <sub>EBO</sub> | $V_{EB} = 3V, I_{E} = 0$                  | 0.6                    | pF    |
| Collector-to-Base Capacitance                                   | C <sub>CBO</sub> | $V_{CB} = 3V, I_{C} = 0$                  | 0.58                   | pF    |
| Collector-to-Substrate Capacitance                              | C <sub>CIO</sub> | V <sub>C I</sub> = 3V, I <sub>C</sub> = 0 | 2.8                    | pF    |

# **Typical Performance Curves**



FIGURE 1.  $I_{\mbox{CBO}}$  vs TEMPERATURE



FIGURE 2.  $I_{\mbox{CEO}}$  vs TEMPERATURE



# Typical Performance Curves (Continued)





FIGURE 9. y<sub>OE</sub> vs FREQUENCY

FIGURE 10. y<sub>RE</sub> vs FREQUENCY



All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see web site http://www.intersil.com

## Sales Office Headquarters

### **NORTH AMERICA**

Intersil Corporation P. O. Box 883, Mail Stop 53-204 Melbourne, FL 32902 TEL: (321) 724-7000

FAX: (321) 724-7000

#### **EUROPE**

Intersil SA Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05

### ASIA

Intersil (Taiwan) Ltd.
Taiwan Limited
7F-6, No. 101 Fu Hsing North Road
Taipei, Taiwan
Republic of China
TEL: (886) 2 2716 9310

FAX: (886) 2 2715 3029