SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### **DESCRIPTION** The M37100M8-XXXSP/FP is a single-chip microcomputer designed with CMOS silicon gate technology. It is housed in a 64-pin shrink plastic molded DIP or a 80-pin plastic molded QFP. This single-chip microcomputer is useful for the high-tech channel-selection system for TVs and VCRs. In addition to its simple instruction set, the ROM, RAM, and I/O addresses are placed on the same memory map to enable easy programming. #### **FEATURES** | • | Number of basic instructions 69 | |---|----------------------------------------------------------------| | • | Memory size | | | ROM16384 bytes | | | RAM 320 bytes | | • | Instruction execution time | | | 2µs (minimum instructions at 4MHz frequency) | | • | Single power supply5V±10% | | • | Power dissipation normal operation mode | | | (at 4MHz frequency, CRT display off) 27.5mW | | • | Subroutine nesting 96levels (Max.) | | • | Interrupt 9types, 5vectors | | • | 8-bit timer ······ 3 (2 when used as serial I/O <sub>A</sub> ) | | • | Programmable I/O ports | | | (Ports P0, P1, P2, P3, P4, P5, P6)46 | | • | Serial I/O (8-bit)2 | | • | PWM function ······14-bit×1 | | | 6-bit×2 | | • | Comparator ······1 | | • | Generating function for clock input of EAROM | | • | Two clock generating circuits | | | (One is for main clock, the other is for clock function) | | • | 63-character on screen display function | | | Number of character 21 characters X3 lines | | | Character configuration 12×16 dots | | | Kinds of character ····· 96 | | | | Horizontal character border function #### **APPLICATION** TV, VCR ## MITSUBISHI MICROCOMPUTERS ## M37100M8-XXXSP/FP # SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER ### FUNCTIONS OF M37100M8-XXXSP/FP | | Parameter | Functions | | |------------------------------|----------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------| | Number of basic instructions | | 69 | | | Instruction execution time | | 2μs (minimum instructions, at 4MHz frequency) | | | Clock frequency | | 4MHz | | | | | | 16384bytes | | Memory size | RAM 3 | | 320bytes | | | P0 | 1/0 | 8-bit×1 (middle-voltage N-channel open drain) | | | P1, P2 | 1/0 | 8-bit×2 | | | P3 | 1/0 | 8-bit×1 | | | P4 <sub>7</sub> | 1/0 | 1-bit×1 | | | I, B, G, R, OUT | Output | 1-bit×5 (for CRT display function) | | Input/Output ports | V <sub>SYNC</sub> , H <sub>SYNC</sub> | Input | 1-bitX2 (for CRT display function) | | | P5 <sub>2</sub> , P5 <sub>3</sub> | 1/0 | 2-bit×1 (can be used as an input for either INT2 or INT1) | | | P5 <sub>1</sub> , P5 <sub>4</sub> ~P5 <sub>7</sub> | 1/0 | 5-bit×1 | | | P6 <sub>0</sub> , P6 <sub>1</sub> | 1/0 | 2-bit×1 | | | P62~P65 | 1/0 | 4-bit×1 (middle-voltage N-channel open drain) | | Serial I/O | | | 8-bit×2 | | Timers | | | 8-bit timer X3 (X2, when used as serial I/O <sub>A</sub> ) | | Subroutine nesting | | | 96levels (max.) | | | | | 2 external interrupts, 6 internal interrupts, | | Interrupt | | | 1 software interrupt | | | | | Two built-in circuits (externally connected ceramic or quartz crysta | | Clock generating circuit | | | oscillator), both circuits have option feedback resistors. | | Supply voltage | | | 5V±10% | | | | CRT display function ON | 38.5mW (clock frequency X <sub>IN</sub> =4MHz, f <sub>CRT</sub> =6MHz) | | | at high-speed operation | CRT display function OFF | 27.5mW (clock frequency X <sub>IN</sub> =4MHz) | | Power dissipation | at low-speed operation | CRT display function OFF | 0. 33mW (clock frequency X <sub>CIN</sub> =32kHz) | | | at stop mode | | I <sub>CC</sub> =1µA (when clock is stopped) | | | | | 12V (input/output P0, P6₂~P6₅, input RESET, CNV <sub>SS</sub> ) | | | Input/Output voltage | | -0.3~V <sub>CC</sub> +0.3V(P1, P2, P3, P4 <sub>7</sub> , P5, P6 <sub>0</sub> , P6 <sub>1</sub> ) | | | | | 0.5mA (P0, P1, P2, P3, P5, P6 <sub>2</sub> ~ P6 <sub>5</sub> : N-channel open drain input | | Input/Output characteristics | Output current | | output) | | | | | 0.5mA, -0.5mA (P4 <sub>7</sub> : CMOS input/output, R, G, B, I, OUT, P6 <sub>0</sub> ~P6 <sub>1</sub> | | | | | CMOS output) | | Operating temperature range | e | | -10~70℃ | | Device structure | | | CMOS silicon gate process | | Packago | M37100M8-XXXSP | | 64-pin shrink plastic molded DIP | | Package | M37100M8-XXXFP | | 80-pin plastic molded QFP | | CRT display function | Number of character | | 21 characters×3lines. | | CRT display function | Kinds of character | | 96 (12×16 dots) | ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER ### PIN DESCRIPTION | Pin | Name | Input/<br>Output | Functions | | |-------------------------------------------------------|---------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | V <sub>CC</sub> ,<br>V <sub>SS</sub> | Supply voltage | | Power supply inputs 5V±10% to V <sub>CC</sub> , and 0V to V <sub>SS</sub> . | | | CNVss | CNV <sub>SS</sub> | | This is connect to V <sub>SS</sub> . | | | RESET | Reset input | Input | To enter the reset state, the reset input pin must be kept at a "L" for more than $2\mu s$ (under normal $V_{c}$ conditions). If more time is needed for the crystal oscillator to stabilize, this "L" condition should be maintained for the required time. | | | X <sub>IN</sub> | Clock input | Input | These are I/O pins of internal clock generating circuit for main clock. To control generating frequency, a | | | X <sub>out</sub> | Clock output | Output | external ceramic or a quartz crystal oscillator is connected between the X <sub>IN</sub> and X <sub>OUT</sub> pins and extern condensers are connected. If an external clock is used, the clock source should be connected to the X pin and the X <sub>OUT</sub> pin should be left open. | | | φ | Timing output | Output | This is the timing output pin. In single-chip mode, the output can be controlled by selecting the option. | | | X <sub>CIN</sub> | Clock input for clock function | Input | These are the I/O pins of the clock generating circuit for the clock function. To control generating frequency, an external ceramic or a quartz crystal oscillator is connected between the X <sub>CIN</sub> and X <sub>COUT</sub> pins and external condensers are connected. If no external condensers are connected. | | | X <sub>COUT</sub> | Clock output for clock function | Output | ternal condensers are connected. If an external clock is used, the clock source should be connected to th $X_{\text{CIN}}$ pin and the $X_{\text{COUT}}$ pin should be left open. | | | P0 <sub>0</sub> ~P0 <sub>7</sub> | I/O port P0 | 1/0 | Port P0 is an 8-bit I/O port with directional registers allowing each I/O bit to be individually programmed a input or output. At reset, this port is set to input mode. The output structure is middle-voltage N-channel open drain. | | | PÍ₀~P1 <sub>7</sub> | I/O port P1 | 1/0 | Port P1 is an 8-bit I/O port and has basically the same functions as port P0 but the output structur N-channel open drain. It can be built in pull-up transister at each pin by selecting the option. | | | P2 <sub>0</sub> ~P2 <sub>7</sub> | I/O port P2 | 1/0 | Port P2 is an 8-bit I/O port and has basically the same functions as port P1. | | | P3 <sub>0</sub> ~P3 <sub>7</sub> | I/O port P3 | 1/0 | Port P3 is an 8-bit I/O port and has basically the same functions as port P1. When serial I/O <sub>A</sub> is used, P3 <sub>7</sub> P3 <sub>6</sub> , P3 <sub>5</sub> , and P3 <sub>4</sub> work as $\overline{S_{RDYA}}$ , CLK <sub>A</sub> , S <sub>OUTA</sub> , and S <sub>INA</sub> pins, respectively. P3 <sub>3</sub> , works as an analog input fo comparator and P3 <sub>2</sub> works as a counter input. | | | P4 <sub>7</sub> | I/O port P4 | 1/0 | Port P4 <sub>7</sub> is an 1-bit I/O port and has basically the same functions as port P0, but the output structur CMOS output. | | | I, B, G, R,<br>OUT | CRT output | Output | This is an 5-bit output pin for CRT display. The output polarity can be changed by selecting the option. At reset, inactive polarity is selected. The output structure is CMOS output. | | | H <sub>SYNC</sub> | H <sub>SYNC</sub> input | Input | This is the horizontal synchronizing signal input for CRT display. The input polarity can be changed by selecting the option. | | | V <sub>SYNC</sub> | V <sub>SYNC</sub> input | Input | This is the vertical synchronizing signal input for CRT display. The input polarity can be changed by selecting the option. | | | P5 <sub>2</sub> , P5 <sub>3</sub> | I/O port P5 | 1/0 | These ports have basically the same functions as port P1, and are in common with interrupt input pins. | | | P5 <sub>1</sub> ,<br>P5 <sub>4</sub> ~P5 <sub>7</sub> | · | | These ports have basically the same functions as port P1. When serial $I/O_8$ is used, P5 <sub>7</sub> , P5 <sub>8</sub> , P5 <sub>5</sub> and P5 <sub>4</sub> work as $\overline{S_{RDVB}}$ , CLK <sub>B</sub> , S <sub>OUTB</sub> and S <sub>INB</sub> pins, respectively. | | | P6₀~P6₅ | I/O port P6 | 1/0 | Port P6 is a 6-bit I/O port and has basically the same functions as port P0. The output structure of P6 <sub>0</sub> , P6 <sub>1</sub> is CMOS output and the output structure of P6 <sub>2</sub> ~P6 <sub>5</sub> is middle-voltage N-channel open drain. P6 <sub>0</sub> , P6 <sub>1</sub> , P6 <sub>2</sub> , P6 <sub>3</sub> , P6 <sub>4</sub> , P6 <sub>5</sub> can be programmed to function as timer output pin (T), PWM output pins (PWM1, PWM2, PWM3, PWM4 and PWM5), respectively. | | | OSC1,<br>OSC2 | Clock input for CRT display | Input<br>Output | This is the I/O pins of the clock generating circuit for the CRT display function. To control generating frequency, external condensers and registers are connected. | | ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### BASIC FUNCTION BLOCKS #### **MEMORY** A memory map for the M37100M8-XXXSP/FP is shown in Figure 1. Addresses $\rm C000_{16}$ to FFFF<sub>16</sub> are assigned to the built-in ROM area which consists of 16384 bytes. Addresses $FF00_{16}$ to $FFFF_{16}$ are a special address area (special page). By using the special page addressing mode of the JSR instruction, subroutines addressed on this page can be called with only 2 bytes. Addresses $FFF4_{16}$ to $FFFF_{16}$ are vector addresses used for the reset and inter- rupts (see interrupt section). Addresses 0000<sub>16</sub> to 00FF<sub>16</sub> are the zero page address area. By using the zero page addressing mode, this area can also be accessed with 2 bytes. The use of these addressing methods will greatly reduce the object size required. The RAM, I/O port, timer, etc., are assigned to this area. Addresses $0000_{16}$ to $00BF_{16}$ and $0100_{16}$ to $017F_{16}$ are the RAM address area and consist of 320 bytes. In addition to data storage, this RAM is used for the stack during subroutine calls and interrupts. Fig. 1 Memory map | 00D0 <sub>16</sub> | | 00E8 <sub>16</sub> | Port P3 | | |----------------------|---------------------------------------|--------------------|---------------------------------------|---| | 00D1 <sub>16</sub> | Vertical position register of block 1 | 00E9 <sub>16</sub> | | | | 00D2 <sub>16</sub> | Vertical position register of block 2 | | Port P4 | | | 00D3 <sub>16</sub> | Vertical position register of block 3 | | Port P4 directional register | | | 00D4 <sub>16</sub> | | 00EC16 | Port P5 | | | 00D5 <sub>16</sub> | | | Port P5 directional register | | | 00D6 <sub>16</sub> | | 00EE16 | Port P6 | | | 00D7 <sub>16</sub> | | | Port P6 directional register | | | 00D8 <sub>16</sub> | | 00F0 <sub>16</sub> | PWM1-H register | _ | | | Display block counter | 00F1 <sub>16</sub> | PWM1-L register | | | | Serial I/O <sub>B</sub> mode register | 00F2 <sub>16</sub> | | | | | Special mode register | 00F3 <sub>16</sub> | | | | 00DC <sub>16</sub> | Serial I/O <sub>B</sub> register | 00F4 <sub>16</sub> | | | | 00DD <sub>16</sub> | Counter 0 | 00F5 <sub>16</sub> | | | | 00DE <sub>16</sub> | | 00F6 <sub>16</sub> | Serial I/O <sub>A</sub> mode register | _ | | 00DF <sub>16</sub> | | 00F7 <sub>16</sub> | Serial I/O <sub>A</sub> register | | | 00E0 <sub>16</sub> | Port P0 | 00F8 <sub>16</sub> | PWM5 register | | | 00E1 <sub>16</sub> | Port P0 directional register | 00F9 <sub>16</sub> | | | | | | | Timer 1 | | | | | 00FB <sub>16</sub> | Interrupt control register 2 | _ | | 00E4 <sub>16</sub> | | 00FC <sub>16</sub> | Timer 2 | | | 00E5 <sub>16</sub> | Port P2 directional register | 00FD <sub>16</sub> | | | | 00E6 <sub>16</sub> | | | | _ | | 00E7 <sub>16</sub> [ | A-D control register | | Timer control register | | Fig. 2 SFR (Special Function Register) memory map ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### **CENTRAL PROCESSING UNIT (CPU)** The CPU consists of 6 registers and is shown in Figure 3. #### **ACCUMULATOR (A)** The 8-bit accumulator (A) is the main register of the microcomputer. Data operations such as data transfer, Input/Output, etc., are executed mainly through accumulator. #### INDEX REGISTER X (X) The index register X is an 8-bit register. In the index addressing mode, the value of the OPERAND added to the contents of the register X, specifies the real address. When the T flag in the processor status register is set to "1", the index register X itself becomes the address for the second OPERAND. #### INDEX REGISTER Y (Y) The index register Y is an 8-bit register. In the index addressing mode, the value of the OPERAND added to the contents of the register Y specifies the real address. #### STACK POINTER (S) The stack pointer (S) is an 8-bit register. It is used during subroutine calls and interrupts. When there is an interrupts, the high-order contents of the program counter is pushed into the address formed by setting the high-order eight bits to $00_{16}$ and the low-order eight bits to the content of the stack pointer. Next the stack pointer is decremented by one and the low-order content of the program counter is pushed into the address formed by setting the high-order eight bits to $00_{16}$ and the low-order eight bits to the content of the stack pointer. Then the stack pointer is again decremented by one, the content of the processor status register is pushed into the address formed by setting the high-order eight bits to $00_{16}$ and the low-order eight bits to the content of the stack pointer, and then the stack pointer is decremented by one once more. The push operation described above is performed automatically when an interrupt occurs. The RTI instruction is used to return from an interrupt routine. Fig. 3 Register structure ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER When an RTI instruction is executed, control is returned by reversing the above operation while incrementing the stack pointer by one. The PHA instruction is used to push the accumulator because it is not saved automatically. When the PHA instruction is executed, the content of the accumulator is pushed into the address formed by setting the highorder eight bits to 0016 and the low-order eight bits to the content of the stack pointer. Then the content of the stack pointer is decremented by one. The PLA instruction is used to restore the accumulator. When the PLA instruction is executed, the stack pointer is incremented by one and the content of the address formed by setting the high-order eight bits to 00<sub>16</sub> and the low-order eight bits to the content of the stack pointer is stored in the accumulator. The processor status register is pushed and restored in the same manner with the PHP and PLP instructions. With subroutine calls, only the program counter is pushed. Therefore, registers that must be preserved must be pushed by the program. Use the RTS instruction to return from a subroutine. #### PROGRAM COUNTER (PC) The 16-bit program counter consists of two 8-bit registers $PC_H$ and $PC_L$ . The program counter is used to indicate the address of the next instruction to be executed. #### PROCESSOR STATUS REGISTER (PS) The processor status register is composed entirely of flags used to indicate the condition of the processor immediately after an operation. Branch operations can be performed by testing the Carry flag (C), Zero flag (Z), Overflow flag (V) or the Negative flag (N). Each bit of the register is explained below. #### 1. Carry flag (C) The carry flag contains the carry or borrow generated by the Arithmetic and Logical operation Unit (ALU) immediately after an operation. It also changed by the shift and rotate instructions. The set carry (SEC) and clear carry (CLC) instructions allow direct access for setting and clearing this flag. #### 2. Zero flag (Z) This flag is used to indicate if the immediate operation generated a zero result or not. If the result is zero, the zero flag will be set to "1". If the result is not zero, the zero flag will be set to "0". #### 3. Interrupt disable flag (I) This flag is used to disable all interrupts. This is accomplished by setting the flag to "1". When an interrupt, this flag is automatically set to "1" to prevent other interrupts from interfering until the current interrupt is compleated. The SEI and CLI instructions are used to set and clear this flag, respectively. #### 4. Decimal mode flag (D) The decimal mode flag is used to define whether addition and subtraction are executed in binary or decimal. If the decimal mode flag is set to "1", the operations are executed in decimal, if the flag is set to "0", the operations are executed in binary. Decimal correction is automatically executed. The SED and CLD instructions are used to set and clear this flag, respectively. #### 5. Break Flag (B) The operation of a BRK instruction is similar to an interrupt. The BRK instruction is a non-maskable software interrupt that is used during program debugging. The break flag can be checked only by checking the content of the processor status register (PS) saved during an interrupt. The content of the processor status register (PS) is saved after setting flag B to "1" when the BRK instruction is used as an interrupt. It is cleared to "0" for other interrupts. #### 6. Index X mode flag (T) When the T flag is "1", operations between memories are executed directly without passing through the accumulator. Operations between memories involving the accumulator are executed when the T flag is "0" (i.e., operation results between memories 1 and 2 are stored in the accumulator). The address of memory 1 is specified by the contents of the index register X, and that of memory 2 is specified by the normal addressing mode. The SET and CLT instructions are used to set and clear the index X mode flag, respectively. ### 7. Overflow flag (V) The overflow flag functions when one byte is added or subtracted as a singed binary number. When the result exceeds $\pm 127$ or $\pm 128$ , the overflow flag is set to "1". When the BIT instruction is executed, bit 6 of the memory location is input to the overflow flag. The overflow flag is clear by the CLV instruction and there is no set instruction. #### 8. Negative flag (N) The negative flag is set whenever the result of a data transfer or operation is negative (bit 7 is set to "1"). Whenever the BIT instruction is executed, bit 7 of the memory location is input to the negative flag. There are no instructions for directly setting or clearing the negative flag. # MITSUBISHI MICROCOMPUTERS M37100M8-XXXSP/FP ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### **INTERRUPTS** Interrupts can be caused by 9 different events consisting of two external, six internal, and one software event. Interrupts are vectored interrupts with priorities shown in Table 1. Reset is also included in the table because its operation is similar to an interrupt. When an interrupt is accepted, the registers are pushed as described in the stack pointer (S) section above, interrupt inhibit flag I is set, and the program jumps to the address specified in the vector table. The interrupt request flag is cleared automatically. The reset and BRK instruction interrupt can never be inhibited. Other interrupts are disabled when the interrupt inhibit flag is set. Falling edge active or rising edge active for each of the $INT_1$ and $INT_2$ external interrupts can be selected by bits 4 and 5 of the PWM control register. Whether the $INT_1$ and $INT_2$ external interrupts or the CRT display and serial $I/O_B$ interrupts are to be accepted can be selected by bits 0 and 1 of interrupt control register 2. Whether the timer 1 or serial $I/O_A$ interrupt is to be accepted can be selected by bit 2 of the serial $I/O_A$ mode register. All interrupts except the BRK instruction interrupt have an interrupt request bit and an interrupt enable bit. The interrupt request bits and the interrupt enable bits are in interrupt control register 1 and timer control register. Figure 4 shows the structure of the interrupt control registers 1 and 2 and timer control register. Interrupts other than the BRK instruction interrupt and reset are accepted when the interrupt enable bit is "1", interrupt request bit is "1", and the interrupt inhibit bit is "0". The interrupt request bit can be clear with a program, but not set. The interrupt enable bit can be set and clear with a program. Reset is treated as a non-maskable interrupt with the highest priority. Figure 5 shows interrupts control. Table 1. Interrupt vector address and priority. | Event | Priority | Vector addresses | Remarks | |-------------------------------------------------------|----------|-----------------------------------------|-------------------------------------------------------------| | RESET | 1 | FFFF <sub>16</sub> , FFFE <sub>16</sub> | Non-maskable | | INT <sub>1</sub> or CRT display interrupt | 2 | FFFD <sub>16</sub> , FFFC <sub>16</sub> | INT <sub>1</sub> external interrupt (phase programmable) | | Timer 3 interrupt | 3 | FFFB <sub>16</sub> , FFFA <sub>16</sub> | | | Timer 2 interrupt | 4 | FFF9 <sub>16</sub> , FFF8 <sub>16</sub> | | | Timer 1 or serial I/O <sub>A</sub> interrupt | 5 | FFF7 <sub>16</sub> , FFF6 <sub>16</sub> | | | INT <sub>2</sub> or serial I/O <sub>B</sub> interrupt | | | INT <sub>2</sub> external interrupt (phase programmable) | | (BRK instruction interrupt) | 6 | FFF5 <sub>16</sub> , FFF4 <sub>16</sub> | BRK instruction interrupt (non-maskable software interrupt) | Fig. 4 Structure of registers related to interrupt Fig. 5 Interrupt control # MITSUBISHI MICROCOMPUTERS M37100M8-XXXSP/FP ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### **TIMER** The M37100M8-XXXSP/FP has three timers; timer 1, timer 2 and timer 3. A block diagram of timer 1 through 3 is shown in Figure 7. The count source for timer 1 through 3 can be selected by using bit 2, 3 and 4 of the timer control register (address $00FF_{16}$ ), as shown in Figure 6. All of the timers are down count timers and have 8-bit latches. When a timer reaches "0" and the next count pulse is input to a timer, the contents of the reload latch are loaded into the timer. The division ratio of the timer is 1/(n+1), where n is the contents of timer latch. The timer interrupt request bit which is in the interrupt control register 1 or timer control register (located at addresses $00FE_{16}$ and $00FF_{16}$ respectively) is set at the next count pulse after the timer reaches "0" (see interrupt section). The starting and stopping of timer 2 is controlled by bit 5 of the timer control register. If the bit 5 is "0", the timer starts counting, and the bit 5 is "1", the timer stops. At a reset or stop mode, $FF_{16}$ is automatically set in timer 2 and $07_{16}$ in timer 3. After a STP instruction is executed, timer 3, timer 2, and the clock ( $\phi$ divided by 4) are connected in series (regardless of the status of bit 2 through 4 of the timer control register). This state is canceled if timer 3 interrupt request bit is set to "1", or if the system is reset. Before the STP instruction is executed, bit 5 of the timer control register (timer 2 count stop bit) must be set to "0". For more details on the STP instruction, refer to the oscillation circuit section. Fig. 6 Structure of timer control register Fig. 7 Block diagram of timer 1 through 3 ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### SERIAL I/O M37100M8-XXXSP/FP has two serial I/O (serial I/O<sub>A</sub> and serial I/O<sub>B</sub>). #### SERIAL I/OA The block diagram of serial I/O<sub>A</sub> is shown in Figure 8. In the serial I/O<sub>A</sub> mode the receive ready signal $(\overline{S_{RDYA}})$ , synchronous input/output clock (CLK<sub>A</sub>), and the serial I/O<sub>A</sub> (S<sub>OUTA</sub>, S<sub>INA</sub>) pins are used as P3<sub>7</sub>, P3<sub>6</sub>, P3<sub>5</sub>, and P3<sub>4</sub>, re- spectively. The serial I/O<sub>A</sub> mode register (address $00F6_{16}$ ) is an 8-bit register. Bit 0 and 1 of this register is used to select a synchronous clock source. When these bits are [00] or [01], an external clock from P3<sub>6</sub> is selected. When these bits are [10], the overflow signal divided by two from timer 1 becomes the synchronous clock. Therefore, changing the timer period will change the transfer speed. When the bits are [11], the internal clock $\phi$ divided by 4 becomes the clock. Fig. 8 Block diagram of serial I/OA ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER Bits 2 and 3 decide whether parts of P3 will be used as a serial $I/O_A$ or not. When bit 2 is "1", $P3_6$ becomes an I/O pin of the synchronous clock. When an internal synchronous clock is selected, the clock is output from $P3_6$ . If the external synchronous clock is selected, the clock is input to $P3_6$ . And $P3_5$ will be a serial output, and $P3_4$ will be a serial input. To use $P3_4$ as a serial input, set the directional register bit which corresponds to $P3_4$ , to "0". For more information on the directional register, refer to the I/O pin section. To use the serial I/O<sub>A</sub>, bit 2 needs to be set to "1", if it is "0" P3<sub>6</sub> will function as a normal I/O. Interrupts will be generated from the serial I/O<sub>A</sub> counter instead of timer 1. Bit 3 determines if P3<sub>7</sub> is used as an output pin for the receive data ready signal (bit 3 = "1", $\overline{S_{RDYA}}$ ) or used as a normal I/O pin (bit 3 = "0"). The function of serial $I/O_A$ differs depending on the clock source; external clock or internal clock. Internal Clock- The $\overline{S_{RDYA}}$ signal becomes "H" during transmission or while dummy data is stored in the serial I/O<sub>A</sub> register. After the falling edge of write signal, the $\overline{S_{RDYA}}$ signal becomes low signaling that the M37100M8-XXXSP is ready to receive the external serial data. The $\overline{S_{RDYA}}$ signal goes "H" at the next falling edge of the transfer clock. The serial I/O<sub>A</sub> counter is set to 7 when data is stored in the serial I/O<sub>A</sub> register. At each falling edge of the transfer clock, serial data is output to P3<sub>5</sub>. During the rising edge of this clock, data can be input from P3<sub>4</sub> and the data in the serial I/O<sub>A</sub> register will be shifted 1 bit. Data is output starting with the LSB. After the transfer clock has counted 8 times, the serial I/O<sub>A</sub> register will be empty and the transfer clock will remain at a high level. At this time the interrupt request bit will be set. External Clock- If an external clock is used, the interrupt request bit will be set after the transfer clock has counted 8 times but the transfer clock will not stop. Due to this reason, the external clock must be controlled from the outside. The external clock should not exceed 250kHz at a duty cycle of 50%. Timing diagrams are shown in Figure 9, and connection between two M37100M8-XXXSP's are shown in Figure 10. Fig. 9 Serial I/O<sub>A</sub> timing Fig. 10 Example of serial I/O<sub>A</sub> connection ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### SERIAL I/OB The block diagram of serial I/O<sub>B</sub> is shown in Figure 11. In the serial I/O<sub>B</sub> mode the receive ready signal ( $\overline{S_{RDYB}}$ ), synchronous input/output clock (CLK<sub>B</sub>), and the serial I/O<sub>B</sub> ( $S_{OUTB}$ , $S_{INB}$ ) pins are used as P5<sub>7</sub>, P5<sub>6</sub>, P5<sub>5</sub>, and P5<sub>4</sub>, respectively. The serial I/O<sub>B</sub> mode register (address 00DA<sub>16</sub>) is an 8-bit register. Bit 1 of this register is used to select a synchronous clock source. When this bit is "0", an external clock from P3<sub>6</sub> is selected. When this bit is "1", the overflow signal divided by two from clock counter 0 becomes the synchronous clock. Clock counter 0 is a 8-bit down counter to provide synchronous clock for serial $I/O_B$ . This counter divides internal clock $\phi$ . Structure of clock counter 0 is the same of timers. Therefore, changing the timer period will change the transfer speed. Bits 2 and 3 decide whether parts of P5 will be used as a serial $I/O_B$ or not. When bit 2 is "1", P5<sub>6</sub> becomes an I/O pin of the synchronous clock. When an internal synchronous clock is selected, the clock is output from P5 $_6$ . If the external synchronous clock is selected, the clock is input to P5 $_6$ . And P5 $_5$ will be a serial output, and P5 $_4$ will be a serial input. To use P5 $_4$ as a serial input, set the directional register bit which corresponds to P5 $_4$ , to "0". For more information on the directional register, refer to the I/O pin section. To use the serial $I/O_B$ , bit 2 needs to be set to "1", if it is "0" P5<sub>6</sub> will function as a normal I/O. Bit 3 determines if P5<sub>7</sub> is used as an output pin for the receive data ready signal (bit 3="1", $\overline{S_{RDYB}}$ ) or used as a normal I/O pin (bit 3="0"). Bit 4 is the special mode select bit. Serial I/O<sub>B</sub> can be set to special mode by using this bit. Bits 0, 5, 6, and 7 are used for special mode. For details, see the section of special mode. In the normal mode, operations of serial $I/O_B$ are the same as that of serial $I/O_A$ . For details, see the section of serial $I/O_A$ . Fig. 11 Block diagram of serial I/O<sub>B</sub> ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### SPECIAL MODE (I2C BUS:INTER IC BUS\*) M37100M8-XXXSP/FP has a special serial I/O circuit that can be reception or transmission of serial data in conformity with $\rm I^2C$ (Inter IC) bus format. I<sup>2</sup>C bus is a two line directional serial bus developed by Philips to transfer and control data among internal ICs of a machinery. M37100M8-XXXSP/FP's special serial I/O is not included the clock synchronisation function and the arbitration detectable function at multimaster. Operations of master transmission and master reception with special serial I/O are explained in the following: #### (1) Master transmission To generate an interrupt at the end of transmission, set bit 1 of interrupt control register 2 (address $00FB_{16}$ ) to "1" so as to serial I/O<sub>B</sub> interrupt is selected. Then set bit 0 of interrupt control register 1 (address $00FE_{16}$ ) to "1" so as to serial I/O<sub>B</sub> interrupt is enabled. Clear the interrupt disable flag I to "0" by using the CLI instruction. The output signals of master transmission SDA and SCL are output from ports P5 $_5$ and P5 $_6$ . Set all bits (bits 5 and 6) corresponding to P5 $_5$ and P5 $_6$ of the port P5 register (address $00EC_{16}$ ) and the port P5 direction register (address $00ED_{16}$ ) to "1". Set the transmission clock. The transmission clock uses the overflow signal divided by 2 from clock counter 0. Set appropriate value in clock counter 0. (For instance, if 4 is set in clock counter 0 when $f(X_{\text{IN}})$ is 4MHz, the master transmission clock frequency is 100kHz). Set contents of the special mode register (address $00DB_{16}$ ). (Usually, $03_{16}$ .) Set the bit 4 of serial I/O<sub>B</sub> mode register (address $00DA_{16}$ ). Figure 14 shows the bit configurations of special mode register and serial I/O<sub>B</sub> mode register. Initial setting is completed by the above procedure. Write data to be transmitted in the serial $I/O_B$ register (address $00DC_{16}$ ).Immediately after this, clear bits 0 and 1 of special mode reigister (to "0") to make both SDA and SCL output to "L". This is for arbitration. The start signal has been completed. The hardware automatically sends out data of 9-clock cycle. The 9th clock is for ACK receiving and the output level becomes "H" at this clock. If other master outputs the start signal to transmit data simultaneously, it is not detected as an arbitration-lost. When the ACK bit has been transmitted, bit 1 of the timer control register is set to "1" (issue of interrupt request), notifying the end of data transmission. To transmit data successively, write data to be sent to the serial $I/O_B$ register, and set the interrupt enabled state again. By repeating this procedure, unlimited number of bytes can be transmitted. To terminate data transfer, clear bits 0 and 1 of the special mode register to "0", set bit 1 clock SCL to 1, then set bit 1 data SDA to "1". This procedure transmits the stop signal. Figure 12 shows master transmission timing explained above. #### (2) Master reception Master reception is carried out in the interrupt routine after data is transferred by master transmission. For master transmission and interrupt thereafter, see the preceding section (1) Master transmission. In the interrupt routine, setmaster reception ACK provided $(36_{16})$ in the serial I/O<sub>B</sub> mode register (address $00DB_{16}$ ), and write "FF<sub>16</sub>" in the serial I/O<sub>B</sub> register (address $00DC_{16}$ ). This sets data line SDA to "H" and to perform 8-clock master reception. Then, "L" is transmitted to data line SDA for ACK receiving. In the ACK provided mode, the above ACK is automatically sent out. Repeat the above receiving operation for a necessary number of times. Then return to the master transmission mode and transmit the stop signal by the same procedure for the master transmission. Figure 13 shows master reception timing. #### (3) Wait function Wait function 1 is held SCL line up "L" level after falling of the 8th clock. Wait function 2 is held SCL line up "L" level after falling of the 9th clock. The wait function is reset by setting bit 5, 6 of the special mode register to "1". \*:Purchase of Mitsubishi Electric Corporation's I<sup>2</sup>C components converys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. Fig. 12 Master transmission timing Fig. 13 Master reception timing Fig. 14 Structure of registers related to serial I/O<sub>B</sub> ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### PWM OUTPUT CIRCUIT #### (1) Introduction The M37100M8-XXXSP is equipped with one 14-bit PWM and four 6-bit PWMs. The 14-bit resolution gives PWM1 the minimum resolution bit width of 500ns (for $X_{\text{IN}} = 4\text{MHz}$ ) and a repeat period of 8192 $\mu$ s. PWM2, PWM3, PWM4 and PWM5 have a 6-bit resolution with minimum resolution bit width of 16 $\mu$ s and repeat period of 1024 $\mu$ s. Accuracy and operation range is certified of PWM are $V_{\text{CC}} = 4.5 \sim 5.5 \text{V}$ regardless of input frequency. Block diagram of the PWM is shown in Figures 15. The PWM timing generator section applies individual control signals to PWM 1 $\sim$ 5, using clock input $X_{\rm IN}$ divided by 2 or $X_{\rm CIN}$ divided by 2 as a reference signal. #### (2) Data setting The output pins PWM1, PWM2, PWM3, PWM4 and PWM5 are in common with pins P61, P62, P63, P64 and P65 of port P6 (i.e. for PWM output, PWM output selection bits and the P6 directional register D61 $\sim$ D65 should be set). When PWM1 is used for output, first set the higher 8-bit of the PWM1-H register (address 00F016), then the lower 6-bit of the PWM1-L register (address 00F116). When one of the PWM2 $\sim$ PWM5 is used for output, set the 6-bit in the PWM2 $\sim$ PWM5 register, respectively. Note that the higher 2 bits of these 8-bit registers are ignored when used 6-bit register. #### (3) Transferring data from registers to latches The data written to the PWM registers is transferred to the PWM latches at the repetition of the PWM period. The signals output to the PWM pins correspond to the contents of these latches. When data at addresses $00F0_{16}\sim00F4_{16}$ and $00F8_{16}$ is read, data in these latches has already been read allowing the data output by the PWM to be confirmed. When the 6-bit latch is being read, the upper 2 bits of the register becomes undefined. However, bit 7 of the PWM1-L register indicated the completion of the data transfer from the PWM1 register to the PWM1 latch. If bit 7 is "0", the transfer has been completed, if bit 7 is "1", the transfer has not yet begun. #### (4) Operation of the 6-bit PWMs The timing diagram of the two 6-bit PWMs (PWM2 $\sim$ PWM5) is shown in Figure 16. One period (T) is composed of 64 ( $2^6$ ) segments. There are six different pulse types configured from bits $0 \sim 5$ representing the significance of each bit. These are output within one period in the circuit internal section. Refer to Figure 16 (a). Six different pulses can be output from the PWM. Thesé can be selected by bits 0 through 5. Depending on the content of the 6-bit PWM latch, pulses from $5{\sim}0$ is selected. The PWM output is the difference of the sum of each of these pulses. Several examples are shown in Figure 16 (b). Changes in the contents of the PWM latch allows the selection of 64 lengths of high-level area outputs varying from 0/64 to 63/64. An length of entirely high-level output cannot be output, i.e. 64/64. #### (5) 14-bit PWM operation The timing diagram of the 14-bit PWM1 is shown in Figure 17. The 14-bit PWM divides the data within the PWM latch into the lower 6 bits and higher 8 bits. A high-level area within a length N timers $\tau$ is output every short area of t=256 $\tau$ =128 $\mu$ s as determined by data N of the higher 8 bits. (Refer to PWM output ② in the lower part of Figure 17.) Thus, the time for the high-level area is equal to the time set by the lower 8 bits or that puls $\tau$ . As a result, the short-area period t (=128 $\mu$ s, approx. 7.8kHz) becomes an approximately repetitive period. #### (6) Output after reset At reset the output of port P6 is in the high impedance state and the contents of the PWM register and latch are undefined. Note that after setting the PWM register, its data is transferred to the latch. Table 2. Relation between the 6 lower-order bits of data and the space set by the ADD bit | 6 lower-order bits of data | Area longer by $\tau$ than that of other $t_m(m = 0 \sim 63)$ | |----------------------------|-----------------------------------------------------------------| | 00000 <sup>LSB</sup> | Nothing | | 000001 | m=32 | | 000010 | m=16, 48 | | 000100 | m= 8, 24, 40, 56 | | 001000 | m = 4, 12, 20, 28, 36, 42, 50, 58 | | 010000 | m= 2, 6, 10, 14, 18, 22, 26, 30, 34, 38, 42, 46, 50, 54, 58, 62 | | 100000 | m=1,3,5,7,57,59,61,63 | Fig. 15 Block diagram of the PWM circuit Fig. 16 6-bit PWM timing diagram ## MITSUBISHI MICROCOMPUTERS ### M37100M8-XXXSP/FP Fig. 17 14-bit PWM timing diagram #### MITSUBISHI MICROCOMPUTERS ### M37100M8-XXXSP/FP Fig. 18 Structure of registers related to PWM ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### PORT P60 / TIMER 1 OUTPUT Bit 0 of port P6 outputs 1/2 the frequency of timer 1 when bit 4 ( $SM_4$ ) of the serial I/O<sub>A</sub> mode register (address $00F6_{16}$ ) is set to "1". The output switching can be accomplished with either of two procedures, synchronous mode or asynchronous mode, depending on the setting of bit 5 ( $SM_5$ ) of the serial I/O<sub>A</sub> mode register. When $SM_5$ is set to "0" the synchronous mode is set. In such a case, after $SM_4$ has been changed, synchronization is set to the 1/2 frequency of timer 1 and switching between the port latch and timer takes place. It is possible to ascertain whether switching actually occurred by reading the value of bit 6 of the PWM control register. From the time that the contents of SM<sub>4</sub> was changed to the point where switching completes, the contents of neither SM<sub>4</sub> nor P6<sub>0</sub> may be changed. Use of the synchronous mode prevents the generation of a pulse shorter than the timer output during switching. Figure 19 (a) gives an example of timing in the synchronous mode. Use of the synchronous mode allows generation of an EAROM clock input signal through the use of a simple program. When $SM_5$ is set to "1", the asynchronous mode is set. In this case, the output switching occurs directly after $SM_4$ has been changed. Figure 19 (b) gives an example of timing in the asynchronous mode. Fig. 19 P6<sub>0</sub>/T switching timing diagram ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### **COMPARATOR CIRCUIT** The comparator circuit is shown in Figure 20. The comparator circuit consists of the switch tree, ladder resistor, comparator, comparator control circuit, A-D control register (address $00E7_{16}$ ), and analog signal input pin (P3 $_3$ /A-D). The analog input pin is common with the digital input/out-put terminal to the data bus. The 5-bit A-D control register can generate $1/16V_{\rm CC}$ -step internal analog voltage, based on the settings of bits 0 to 3. Table 3 gives the relation between the descriptions of A-D control register bits 0 to 3 and the generated internal analog voltage. The comparator result of the analog input voltage and the internal analog voltage is stored in the A-D control register, bit 4. The data is compared by setting the directional register corresponding to port P3 $_3$ to "0" (port P3 $_3$ enters the input mode), to allow port P3 $_3$ /A-D to be used as the analog input pin. The digital value corresponding to the internal analog voltage to be compared is then written in the A-D control register (address 00E7 $_{16}$ ), bits 0 to 3. The voltage comparision starts as soon as the writing is completed. 4-cycle (required for comparating) later, the result of comparision is stored in the A-D control register, bit 4. Bit 4 is "1" when analog input voltage > internal analog voltage and "0" when analog input voltage < internal analog voltage. When voltage is compared to by setting bits 0 to 3 of the comparator register "0", bit 4 of the A-D control register becomes "1" regardless of the analog input voltage. Table 3. Relationship between the contents of A-D control register and internal voltage | A-D control register | | | er | | |----------------------|-------|-------|-------|-------------------------------------------| | bit 3 | bit 2 | bit 1 | bit 0 | Internal analog voltage | | 0 | 0 | 0 | 1 | 1/16V <sub>CC</sub> -1/32V <sub>CC</sub> | | 0 | 0 | 1 | 0 | 2/16V <sub>CC</sub> -1/32V <sub>CC</sub> | | 0 | 0 | 1 | 1 | 3/16V <sub>CC</sub> -1/32V <sub>CC</sub> | | 0 | 1 | 0 | 0 | 4/16V <sub>cc</sub> -1/32V <sub>cc</sub> | | 0 | 1 | 0 | 1 | 5/16V <sub>cc</sub> -1/32V <sub>cc</sub> | | 0 | 1 | 1 | 0 | 6/16V <sub>CC</sub> -1/32V <sub>CC</sub> | | 0_ | 1 | 1 | 1 | 7/16V <sub>cc</sub> -1/32V <sub>cc</sub> | | 1 | 0 | 0 | 0 | 8/16V <sub>cc</sub> -1/32V <sub>cc</sub> | | 1 | 0 | 0 | 1 | 9/16V <sub>cc</sub> 1/32V <sub>cc</sub> | | 1 | 0 | 1 | 0 | 10/16V <sub>CC</sub> -1/32V <sub>CC</sub> | | 1 | 0 | 1 | 1 | 11/16V <sub>cc</sub> -1/32V <sub>cc</sub> | | 1 | 1 | 0 | 0 | 12/16V <sub>cc</sub> -1/32V <sub>cc</sub> | | 1 | 1 | 0 | 1 | 13/16V <sub>cc</sub> -1/32V <sub>cc</sub> | | 1 | 1 | 1 | 0 | 14/16V <sub>CC</sub> -1/32V <sub>CC</sub> | | 1 | 1 | 1 | 1 | 15/16V <sub>cc</sub> -1/32V <sub>cc</sub> | Fig. 20 Comparator Circuit ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### CRT DISPLAY FUNCTIONS ### (1) Outline of CRT Display Functions Table 4 outlines the CRT display functions. The M37100M8-XXXSP incorporates a 21 columns × 3 lines CRT display control circuit. CRT display is controlled by the CRT display control register. Up to 96 kinds of characters can be displayed, and colors can be specified for each character. Four colors can be displayed on one screen. A combination of up to 15 colors can be obtained by using each output signal (R, G, B, and I). Characters are displayed in a $12 \times 16$ dot configuration to obtain smooth character patterns. (See Figure 21) The following shows the procedure how to display characters on the CRT screen. - ① Set the character to be displayed in display RAM. - ② Set the display color by using the color register. - ③ Specify the color register in which the display color is set by using the display RAM. - Specify the vertical position and character size by using the vertical position register. - Specify the horizontal position by using the horizontal position register. - Write the display enable bit to the designated block display flag of the CRT control register. When this is done, the CRT starts operation according to the input of the V<sub>SYNC</sub> signal. ig. 21 CRT display character configuration The CRT display circuit has an extended display mode. This mode allows multiple lines (more than 3 lines) to be displayed on the screen by interrupting the display each time one line is displayed and rewriting data in the block for which display is terminated by software. Figure 23 shows a block diagram of the CRT display control circuit. Figure 22 shows the structure of the CRT display control register. Table 4. Outline of CRT display functions | | Parameter | Functions | | |-----------------------------|--------------------|----------------------------|--| | Number of display character | | 21 characters × 3 lines | | | Chara | cter configuration | 12×16 dots (See Figure 21) | | | Kin | ds of character | 96 | | | С | haracter size | 4 size selectable | | | | Kinds of color | 15(max.) | | | Coloring unit | | a character | | | Display expansion | | Possible (multiple lines) | | Fig. 22 Structure of CRT control register Fig. 23 Block diagram of CRT display control circuit ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### (2) Display Position The display positions of characters are specified in units called a "block." There are three blocks, block 1 to block 3. Up to 21 characters can be displayed in one block. (See (4) RAM for Display.) The display position of each block in both horizontal and vertical directions can be set by software. The horizontal direction is common to all blocks, and is selected from 64-step display positions in units of 4Tc (Tc =oscillation cycle for display). The display position in the vertical direction is selected from 64-step display positions for each block in units of four scanning lines. If the display start position of a block overlaps with some other block ((b) in Figure 26), a block of the smaller block No. $(1\sim3)$ is displayed. If when one block is displaying, some other block is displayed at the same display position ((c) in Figure 26), the former block is overridden and the latter is displayed. The vertical position can be specified from 64-step positions (four scanning lines per step) for each block by setting values $00_{16} \sim 3F_{16}$ to bits $0 \sim 5$ in the vertical position register (addresses $00D1_{16} \sim 00D3_{16}$ ). Figure 24 shows the structure of the vertical position register. The horizontal direction is common to all blocks, and can be specified from 64-step display positions (4Tc per step (Tc=oscillation cycle for display)) by setting values $00_{16} \sim 3F_{16}$ to bits $0 \sim 5$ in the horizontal position register (address $0000_{16}$ ). Figure 25 shows the structure of the horizontal position register. Fig. 24 Structure of vertical position registers Fig. 25 Structure of horizontal position register SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER (b) Example when the display start position of a block overlaps with some other block (c) Example when one block is displaying some other block is superimposed. Fig. 26 Display position ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### (3) Character Size The size of characters to be displayed can be selected from four sizes for each block. Use the bit 6 and 7 of vertical position register to set a character size. The character size can be selected from four sizes: minimum size, medium size, large size, and extra large size. Each character size is determined by the number of scanning lines in the height (vertical) direction and the cycle of display oscillation (=Tc) in the width (horizontal) direction. The minimum size consists of [one scanning line] $\times$ (1 Tc); the medium size consists of [two scanning lines] $\times$ (2 Tc); the large size consists of (three scanning lines) $\times$ (3 Tc); and the extra large size consists of (four scanning lines) $\times$ (4 Tc). Table 5 shows the relationship between the set values in the character size register and the character sizes. Table 5. The relationship between the set values of the character size bits and the character sizes | Set values of the | t values of the character size bits Character | | Width (horizontal) direction | Height (vertical) direction | |-------------------|-----------------------------------------------|-------------|------------------------------|-----------------------------| | Bit 7 | Bit 6 | size | Width (nonzontar) an ection | Troight (Vertidal) discount | | 0 | 0 | Small | 1 T <sub>C</sub> | 1 | | 0 | 1 | Medium | 2 T <sub>C</sub> | 2 | | 1 | 0 | Large | 3 T <sub>C</sub> | 3 | | 1 | 1 | Extra large | 4 T <sub>C</sub> | 4 | Note: The display start position in the horizontal direction is not affected by the character size. In other words, the horizontal start position is common to all blocks even when the character size varies with each block. (See Figure 27) Fig. 27 Display start position of each character size (horizontal direction) # SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### (4) RAM for Display The CRT display RAM is allocated at addresses $2000_{16} \sim 20D4_{16}$ , and is divided into a display character code specifying part and display color specifying part for each block. Table 6 shows the contents of the CRT display RAM. When a character is to be display at the first character (leftmost) position in block 1, for example, it is necessary to write the character code to the seven low-order bits (bits $0\sim6$ ) in address $2000_{16}$ and the color register No. to the two low-order bits (bits 0 and 1) in address $2080_{16}$ . The color register No. to be written here is one of the four color registers in which the color to be displayed is set in advance. For details on color registers, refer to (5) Color Registers. The structure of the CRT display RAM is shown in Figure 28. Table 6. The contents of the CRT display RAM | Block | Display position (from left) | Character code specification | Color specification | |-------------|------------------------------|---------------------------------------|---------------------| | | 1 st Column | 2000 <sub>16</sub> | 2080 <sub>16</sub> | | | 2 nd Column | 2001 <sub>16</sub> | 2081 <sub>16</sub> | | | 3 rd Column | 2002 <sub>16</sub> | 2082 <sub>16</sub> | | Block 1 | : | : | : | | | 19th Column | 2012 <sub>16</sub> | 209216 | | | 20th Column | 2013 <sub>16</sub> | 2093 <sub>16</sub> | | | 21th Column | 2014 <sub>16</sub> | 2094 <sub>16</sub> | | | - | 201516 | 2095 <sub>16</sub> | | | Not used | 1 | ¿ | | ~ | | 201F <sub>16</sub> | 209F <sub>16</sub> | | | 1 st Column | 2020 <sub>16</sub> | 20A0 <sub>16</sub> | | | 2 nd Column | 2021 <sub>16</sub> | 20A1 <sub>16</sub> | | | 3 rd Column | 2022 <sub>16</sub> | 20A2 <sub>16</sub> | | Block 2 | : | ; | : | | | 19th Column | 2032 <sub>16</sub> | 20B2 <sub>16</sub> | | | 20th Column | 2033 <sub>16</sub> | 20B3 <sub>16</sub> | | 21th Column | | 2034 <sub>16</sub> | 20B4 <sub>16</sub> | | | | 2035 <sub>16</sub> | 20B5 <sub>16</sub> | | | Not used | ₹ | \<br> | | | | 203F <sub>16</sub> | 20BF <sub>16</sub> | | | 1 st Column | 204016 | 20C0 <sub>16</sub> | | | 2 nd Column | 2041 <sub>16</sub> | 20C1 <sub>16</sub> | | ļ | 3 rd Column | 2042 <sub>16</sub> | 20C2 <sub>16</sub> | | Block 3 | : | : | : | | | 19th Column | 2052 <sub>16</sub> | 20D2 <sub>16</sub> | | | 20th Column | 2053 <sub>16</sub> | 20D3 <sub>16</sub> | | | 21th Column | 205416 | 20D4 <sub>16</sub> | | | | 2055 <sub>16</sub> | 200-716 | | | Not used | · · · · · · · · · · · · · · · · · · · | | | | | 207F <sub>16</sub> | | Fig. 28 Structure of the CRT display RAM ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### (5) Color Registers The color of a displayed character can be specified by setting the color to one of the four color registers (CO0 $\sim$ CO3: addresses 00D4<sub>16</sub> $\sim$ 00D7<sub>16</sub>) and then specifying that color register with the CRT display RAM. There are four color outputs: R, G, B, and I. By using a combination of these outputs, it is possible to set $2^4$ -1 (when no output) = 15 colors. However, because only four color registers are available, up to four colors can be displayed at one time. R, G, B, and I outputs are set by using bits $0\sim3$ in the color register. Bit 4 in the color register is used to set a character or blank output; bit 5 is used to specify whether a character output or blank output. Figure 29 shows the structure of the color register. #### (6) Half Character Width Color Select Mode By setting "1" to bit 4 in the CRT control register (address 00D8<sub>16</sub>) it is possible to specify colors in units of a half character size (vertical 16 dots×horizontal 6 dots) for characters in block 1 only. In the half character width color select mode, colors of display characters in block 1 are specified as follows: - ① The left half of the character is set to the color of the color register that is specified by bits 0 and 1 at the color register specifying addresses in the CRT display RAM (addresses 2080<sub>16</sub>~2094<sub>16</sub>). - The right half of the character is set to the color of the color register that is specified by bits 2 and 3 at the color register specifying address in the CRT display RAM (addresses 2080<sub>16</sub>~2094<sub>16</sub>). Fig. 29 Structure of color registers Fig. 30 Difference between normal color select mode and half character width color select mode ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### (7) Multiline Display The M37100M8-XXXSP can normally display three lines on the CRT screen by displaying three blocks at different horizontal positions. In addition, it allows up to 16 lines to be displayed by using a CRT interrupt and display block counter. The CRT interrupt works in such a way that when display of one block is terminated, an interrupt request is generated. In other words, character display for a certain block is initiated when the scanning line reaches the display position for that block (specified with vertical and horizontal position registers) and when the range of that block is exceeded, an interrupt is applied. The display block counter is used to count the number of blocks that have just been displayed. Each time the display of one block is terminated, the contents of the counter are incremented by one. Fig. 31 Structure of display block counter For multiline display, it is necessary to enable the CRT interrupt (by clearing the interrupt disable flag to "0" and setting the CRT interrupt enable bit (bit 6 at address 00FE<sub>16</sub>) to "1"), then execute the following processing in the CRT interrupt handling routine. - ① Read the value of the display block counter. - The block for which display is terminated (i.e., the cause of CRT interrupt generation) can be determined by the value read in ①. - 3 Replace the display character data and display position of that block with the character data (contents of CRT display RAM) and display position (contents of vertical position and horizontal position registers) to be displayed next. Figure 31 shows the structure of the display block counter. Fig. 32 Timing of CRT interrupt and count value of display block counter # SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER ### (8) Scanning Line Double Count Mode One dot in a displayed character is normally shown by one scanning line. In the scanning line double count mode, one dot can be shown by two scanning lines. As a result, the displayed dot is extended two times the normal size in the vertical direction only. (That is to say, the height of a character is extended twofold.) In addition, because the scanning line count is doubled, the display start position of a character is also extended two-fold in the vertical direction. In other words, whereas the contents set in the vertical position register in the normal mode are 64 steps from $00_{16}$ to $3F_{16}$ , or four scanning lines per step, the number of steps in the scanning line double count mode is 32 from $00_{16}$ to $1F_{16}$ , or eight scanning lines per step. If the contents of the vertical position register for a block are set in the address range of $20_{16}$ to $3F_{16}$ in the scanning line double count mode, that block cannot be displayed (not output to the CRT screen). In the scanning line double count mode can be specified by setting bit 6 in the CRT control register (address $00D8_{16}$ ) to "1". Because this function works in units of screen, even when the mode is changed the mode about the scanning line count during display of one screen, the double count mode only becomes valid from the time the next screen is displayed. Fig. 33 Display in the normal mode and in the scanning line double count mode SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER ### (9) Horizontal Character Border Function An border of a one clock (one dot) equivalent size can be added to a character to be displayed only horizontal direction. The border is output from the OUT pin. In this case, bits 4 and 5 in the color register (contents output from the OUT pin) are nullified, and the border is output from the OUT pin instead. Border can be specified in units of block by using the bit 6 and 7 of horizontal position register. Table 7 shows the relationship between the values set in the horizontal position register and the character border function. Table 7. The relationship between the value set in the horizontal position register and the character border function | Horizontal position register | | Functions | Example of output | | | |------------------------------|---------|--------------------------------|-------------------|--|--| | Bit 7 | Bit 6 | Functions | Example of Super | | | | | | | R, G, B, I output | | | | Х | 0 | Normal | OUT output | | | | _ | | R, G, B, I output | | | | | 0 | 1 | Border including character | OUT output | | | | | _ | | R, G, B, I output | | | | 1 | 1 Borde | Border not including character | OUT output | | | Fig. 34 Example of border SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### (10) Clock Oscillating Circuit for Display The clock signal for display can be obtained by connecting a resistor and a capacitor between the I/O ports of the oscillating circuit (OSC1 and OSC2). Figure 35 shows an example of circuit. Fig. 35 Example of oscillating circuit for display #### (11) Programming Notes - Use STA instruction for data transfer to the following registers related to OSD functions. - 1 Horizontal position register (address 00D0<sub>16</sub>) - ② Vertical position registers (address 00D1<sub>16</sub>~00D3<sub>16</sub>) - 3 Color registers (address 00D4<sub>16</sub>~00D7<sub>16</sub>) - 4 CRT control register (address 00D8<sub>16</sub>) - 2. Do not display the display OFF blocks having different character sizes on a block display - The highest vertical position (the vertical display start position bits are "00<sub>16</sub>") can not be used. - The interrupt to tell the end of block display is not caused and the display block counter is not incremented until the display of the block has been completed terminated. - The display block counter (00D9<sub>16</sub>) is reset while V<sub>SYNC</sub> is "H" (when the option is positive in polarity) to "FF<sub>16</sub>". - 6. If, during the display of a block, the display position of another block comes, the display of the subsequent block (having a larger vertical position register value) is preferred. - When two or more blocks are displayed in the same vertical position, the display priority is CV1, CV2, and CV3 in this order. This is not affected by turning on/off of block display. # SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### RESET CIRCUIT The M37100 is reset according to the sequence shown in Figure 37. It starts the program from the address formed by using the content of address $\mathsf{FFFF}_{16}$ as the high order address and the content of the address $\mathsf{FFFE}_{16}$ as the low order address, when the RESET pin is held at "L" level for no less than $2\mu s$ while the power voltage is $5V\pm10\%$ and the crystal oscillator oscillation is stable and then returned to "H" level. The internal initializations following reset are shown in Figure 36. | | Address | |--------------------------------------------|-------------------------------------------------------------------------------------| | (1) Port P0 directional register | (D0)(E1 <sub>16</sub> ) | | (2) Port P1 directional register | (D1)(E3 <sub>16</sub> ) | | (3) Port P2 directional register | (D2)(E5 <sub>16</sub> )··· 00 <sub>16</sub> | | (4) Port P3 directional register | (D3)(E9 <sub>16</sub> ) ··· 00 <sub>16</sub> | | (5) Port P4 directional register | (D4)(EB <sub>16</sub> )···0 | | (6) Port P5 directional register | (D5)(ED <sub>16</sub> )···00000000 | | (7) Port P6 directional register | (D6)(EF <sub>16</sub> ) ··· 000000 | | (8) PWM control register | (PM)(F5 <sub>16</sub> )··· 00 <sub>16</sub> | | (9) Serial I/O <sub>A</sub> mode register | (SM)(F6 <sub>16</sub> ) ··· 00 <sub>16</sub> | | (10) PWM output control register | (PN)(F9 <sub>16</sub> ) 000000 | | (11) Interrupt control register 2 | (IN)(FB <sub>16</sub> ) ··· 0 0 | | (12) Timer 2 | (T2)(FC <sub>16</sub> ) ··· FF <sub>16</sub> | | (13) Timer 3 | (T3)(FD <sub>16</sub> )··· 07 <sub>16</sub> | | (14) Interrupt control register 1 | (IM)(FE <sub>16</sub> ) ··· 0 0 <sub>16</sub> | | (15) Timer control register | (TM)(FF <sub>16</sub> ) ··· 0 0 16 | | (16) Processor status register | (PS) ··· 1 | | (17) Program counter | (PC <sub>H</sub> ) ··· Contents of address | | | (PCL) ··· Contents of address | | (18) Horizontal location register | (HR)(D0 <sub>16</sub> ) 00 <sub>16</sub> | | (19) Color register 0 | (CÕ0)(D4 <sub>16</sub> ) ··· 00000 | | (26) Color register 1 | (CÕ1)(D5 <sub>16</sub> ) 000000 | | (21) Color register 2 | (CÕ2)(D 6 16) ··· 0 0 0 0 0 0 | | (22) Color register 3 | (CÕ3)(D7 <sub>16</sub> ) | | (23) Display control register | (CC)(D8 <sub>16</sub> ) 0000000 | | (24) Serial I/O <sub>B</sub> mode register | (SB)(DA <sub>16</sub> ) 00 <sub>16</sub> | | (25) Special mode register | (SC)(DB <sub>16</sub> )0000000 | | (26) Counter 0 | (DD <sub>16</sub> ) ··· FF <sub>16</sub> | | | both registers other than those listed<br>re undefined at reset, it is necessary to | Fig. 36 Internal state of microcomputer at reset #### MITSUBISHI MICROCOMPUTERS ### M37100M8-XXXSP/FP Fig. 37 Timing diagram at reset ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### I/O PORTS (1) Port P0 Port P0 is an 8-bit I/O port with N-channel open drain and middle voltage output. As shown in the memory map (Figure 2), port P0 can be accessed at zero page memory address $00E0_{16}$ . Port P0 has a directional register (address $00E1_{16}$ ) which can be used to program each individual bit as input ("0") or as output ("1"). If the pins are programmed as output, the output data is latched to the port register and then output. When data is read from the output port the output pin level is not read, only the latched data in the port register is read. This allows a previously output value to be read correctly even though the output voltage level is shifted up or down. Pins set as input are in the floating state and the signal levels can thus be read. When data is written into the input port, the data is latched only to the port latch and the pin still remains in the floating state. Depending on the contents of the processor mode bits (bit 0 and bit 1 at address $00FF_{16}$ ), three different modes can be selected; single-chip mode, eva-chip mode and microprocessor mode. In these modes it functions as address $(A_7 \sim A_0)$ output port (excluding single-chip mode). For more details, see the processor mode information. (2) Port P1 In single-chip mode, port P1 has the same function as port P0 but the output structure is not middle voltage. It can be built in pull-up register at each pin by selecting the option. In other modes, it functions as address ( $A_{15} \sim A_{8}$ ) output port. Refer to the section on processor modes for details. (3) Port P2 In single-chip mode, port P2 has the same function as port P1. In other modes, it functions as data $(D_0 \sim D_7)$ input/output port. Refer to the section on processor modes for details. (4) Port P3 In single-chip mode, port P3 has the same function as port P1. $P3_2 \sim P3_7$ have program selectable dual functions. $P3_0$ , $P3_1$ function as control signals input/output port except in the single-chip mode. Refer to the section on processor modes for details. (5) Port P4 This is an 1-bit I/O port with function similar to port P0, but the output structure is CMOS output. This port is unaffected by the processor mode bits. (6) Port P5 This is an 7-bit I/O port with function similar to port P1. $P5_4 \sim P5_7$ have program selectable dual functions. $P5_2$ , $P5_3$ are shared with external interrupt input pins (INT<sub>1</sub>, INT<sub>2</sub>). This port is unaffected by the processor mode bits. (7) Port P6 This is an 6-bit input/output port with function similar to port P0. The output structure of P6<sub>0</sub>, P6<sub>1</sub> is CMOS output and the output structure of P6<sub>2</sub> $\sim$ P6<sub>5</sub> is N-channel open drain and middle voltage. $P6_0 \sim P6_5$ have program selectable dual functions. This port is unaffected by the processor mode bits. - (8) Function pins for CRT display function The horizontal synchronizing signal is input from H<sub>SYNC</sub>. The vertical synchronizing signal is input from V<sub>SYNC</sub>. I, B, G, R, OUT are output pins for CRT display. Refer to the section on CRT display functions for details. - (9) \$\phi\$ pin. The internal system clock (1/4 the frequency of the oscillator connected between the X<sub>IN</sub> and X<sub>OUT</sub> pins) can be output from this pin by selecting the option. At low-speed mode, X<sub>CIN</sub> divided by 2 is output from this pin. Fig. 38 Ports P0∼P6, H<sub>SYNC</sub>, V<sub>SYNC</sub>, φ, R, G, B, I and OUT block diagram ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### PROCESSOR MODE By changing the contents of the processor mode bit (bit 0 and 1 at address 00FF<sub>16</sub>), three different operation modes can be selected; single-chip mode, microprocessor mode and evaluation chip (eva-chip) mode. In the microprocessor mode and eva-chip mode, ports P0 $\sim$ P3 can be used as multiplexed I/O for address, data and control signals, as well as the normal functions of the I/O ports. Figure 40 shows the functions of ports P0~P3. The memory map for the single-chip mode is illustrated in Figure 1 and for other modes, in Figure 39. By connecting $\text{CNV}_{\text{SS}}$ to $\text{V}_{\text{SS}}$ , all three modes can be selected through software by changing the processor mode bits. Supplying 10V to $\text{CNV}_{\text{SS}}$ places the microcomputer in the eva-chip mode. The three different modes are explained as follows: Fig. 39 Example memory area in processor mode (1) Single-chip mode (00) The microcomputer will automatically be in the single-chip mode when started from reset, if $\text{CNV}_{SS}$ is connected to $\text{V}_{SS}$ . Ports P0 $\sim$ P3 will work as original I/O ports. (2) Microprocessor mode [01] The microcomputer will be placed in the microprocessor mode when $CNV_{SS}$ is connected to $V_{SS}$ and the processor mode bits are set to "01". In this mode, the internal ROM is inhibited so the external memory is required. In this mode, port P0 and P1 are used as the system address bus and the original function of the I/O pins is lost. Port P2 becomes the data bus $(D_7{\sim}D_0)$ and loses its normal output functions. Port P3 $_1$ and P3 $_0$ become the SYNC and $R/\overline{W}$ pins, respectively and the normal I/O functions are lost. (3) Eva-chip mode [11] When 10V is supplied to CNV<sub>SS</sub> pin, the microcomputer is forced into the eva-chip mode. In this mode, the internal ROM is inhibited so the external memory is required. The lower 8 bits of address data for port P0 is output when $\phi$ goes to "H" state. When $\phi$ goes to the "L" state, P0 retains its original output functions. Port P1's higher 8 bits of address data are output when $\phi$ goes to "H" state and as it changes back to the "L" state it retains its original output functions. Port P2 retains its original output functions while $\phi$ is at the "H" state, and works as a data bus of $D_7 \sim D_0$ (including instruction code) while at the "L" state. Pins P3<sub>1</sub> and P3<sub>0</sub> output the SYNC and R/W control signals, respectively while $\phi$ is in the "H" state. When in the "L" state, P3<sub>1</sub> and P3<sub>0</sub> retain their original I/O function. The R/W output is used to read/write from/to the outside. When this pin is in the "H" state, the CPU reads data, and when in the "L" state, the CPU writes data. The SYNC is a synchronous signal which goes to the "H" state when it fetches the OP CODE. The relationship between the input level of $\text{CNV}_{\text{SS}}$ and the processor mode is shown in Table 8. Note: The standards of M37100M8-XXXSP/FP is assured only in single-chip mode. Use in the microprocessor mode or the eva-chip mode only at program development. Fig. 40 Processor mode and functions of ports P0~P3 Table 8. Relationship between CNV<sub>SS</sub> pin input level and processor mode | CNV <sub>SS</sub> | Mode | Explanation | |-------------------|---------------------|--------------------------------------------------------------------------------| | V <sub>SS</sub> | Single-chip mode | The single-chip mode is set by the reset. | | | Eva-chip mode | All modes can be selected by changing the processor mode bit with the program. | | | Microprocessor mode | | | 10 <b>V</b> | Eva-chip mode | Eva-chip mode only. | ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### **CLOCK GENERATING CIRCUIT** The M37100M8-XXXSP has two internal clock generating circuits. Figure 42 shows a block diagram of the clock generating circuits. Normally, the frequency applied to the clock input pin $X_{IN}$ divided by four is used as the internal clock (timing output) $\phi$ . Bit 7 of serial I/O<sub>A</sub> mode register can be used to switch the internal clock $\phi$ to 1/2 the frequency applied to the clock input pin $X_{CIN}$ . Figure 41 shows a circuit example using a ceramic (or crystal) oscillator. Use the manufacturer's recommended values for constants such as capacitance which will differ depending on each oscillator. The M37100M8-XXXSP has two low power dissipation modes; stop and wait. The microcomputer enters a stop mode when the STP instruction is executed. The oscillator (both $X_{\text{IN}}$ clock and $X_{\text{CIN}}$ clock) stops with the internal clock $\phi$ held at "H" level. In this case timer 2 and timer 3 are forcibly connected and $\phi/8$ is selected as timer 2 input. When restarting oscillation, FF<sub>16</sub> is automatically set in timer 2 and 07<sub>16</sub> in timer 3 in order to enable the oscillator to stabilize. Before executing the STP instruction, the timer 2 count stop bit must be set to supply ("0"), timer 2 interrupt enable bit and timer 3 interrupt enable bit must be set to disable ("0"). Oscillation is restarted (release the stop mode) when $INT_1$ , $INT_2$ , or serial $I/O_B$ or serial $I/O_B$ interrupt is received. The interrupt enable bit of the interrupt used to release the stop mode must be set to "1". When restarting oscillation with an interrupt or canceling a reset, the internal clock $\phi$ is held "H" until timer 3 overflows and is not supplied to the CPU. The microcomputer enters a wait mode when the WIT instruction is executed. The internal clock $\phi$ stops at "H" level, but the oscillator does not stop. $\phi$ is re-supplied (wait mode release) when the microcomputer is reset or when it receives an interrupt. Instructions can be executed immediately because the oscillator is not stopped. The interrupt enable bit of the interrupt used to reset the wait mode must be set to "1" before executing the WIT instruction. Low power dissipation operation is also achieved when the $X_{\text{IN}}$ clock is stopped and the internal clock $\phi$ is generated from the $X_{\text{CIN}}$ clock ( $60\mu\text{A}$ or less at $f(X_{\text{CIN}}) = 32\text{kHz})$ . $X_{\text{IN}}$ clock oscillation is stopped when the bit 6 of serial I/O<sub>A</sub> mode register (address $00\text{F6}_{16}$ ) is set and restarted when it is cleared. However, the wait time until the oscillation stabilizes must be generated with a program when restarting. Figure 43 shows the transition of states for the system clock. Fig. 41 Example ceramic resonator circuit Fig. 42 Block diagram of clock generating circuit Fig.43 Transition of states for the system clock ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### ≺An example of flow for system> SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### PROGRAMMING NOTES - (1) Processor status register - 1. Except for the interrupt inhibit flag ( I ) being set to "1", the content of the processor status register (PS) is unpredictable after a reset. Therefore, flags affecting program execution must be initialized. The T flag and D flag which affect arithmetic operations, must always be initialized. - A NOP instruction must be used after the execution of a PLP instruction. - (2) Interrupts Even though the BBC and BBS instructions are executed just after the interrupt request bits are modified (by the program), those instructions are only valid for the contents before the modification. Also, at least one instruction cycle must be used (such as a NOP) between the modification of the interrupt request bits and the execution of the BBC and BBS instructions. - (3) Decimal operations - Decimal operations are performed by setting the decimal mode flag (D) and executing the ADC or SBC instruction. In this case, there must be at least one instruction following the ADC or SBC instruction before executing the SEC, CLC, or CLD instruction. - The N (Negative), V (Overflow), and Z (Zero) flags are ignored during decimal mode. - (4) Timers The frequency dividing ratio of timer is 1/(n+1). (5) STP instruction The STP instruction must be executed after setting the timer 2 count stop bit (bit 5 at address 00FF<sub>16</sub>) to supply ("0"). #### DATA REQUIRED FOR MASK ORDERING Please send the following data for mask orders. - · mask ROM order confirmation form - · mask specification form - ROM data ······ EPROM 3 sets Write the following option on the mask confirmation form - (1) Port P1 pull-up transistor bit - (2) Port P2 pull-up transistor bit - (3) X<sub>IN</sub> and X<sub>CIN</sub> oscillation feed-back registers - (4) CRT display signal input/output polarity - (5) **φ** output #### MITSUBISHI MICROCOMPUTERS ### M37100M8-XXXSP/FP #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Conditions | Ratings | Unit | | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------|------|--| | V <sub>CC</sub> | Supply voltage | | −0.3~6 | V | | | V, | Input voltage RESET, CNV <sub>SS</sub> | | −0.3~13 | V | | | Vı | Input voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>7</sub> , P4 <sub>7</sub> , P5 <sub>1</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>5</sub> , H <sub>SYNC</sub> , V <sub>SYNC</sub> , X <sub>IN</sub> , X <sub>CIN</sub> , OSC1 | With respect to V <sub>SS</sub> Output transistors are at "off" state. | -0.3~V <sub>CC</sub> +0.3 | v | | | Vo | Output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> | at on state. | −0.3~13 | V | | | Vo | Output voltage P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P4 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>7</sub> , P5 <sub>1</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> , P6 <sub>1</sub> , X <sub>OUT</sub> , φ, X <sub>COUT</sub> , OSC2, R, G, B, I, OUT | | −0.3~V <sub>cc</sub> +0.3 | | | | Гон | Circuit current P6 <sub>0</sub> , P6 <sub>1</sub> , P4 <sub>7</sub> , R, G, B, I, OUT | | 0~10(Note 1) | mA | | | I <sub>OL1</sub> | Circuit current P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>7</sub> , P4 <sub>7</sub> , P5 <sub>1</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> , P6 <sub>1</sub> , R, G, B, I, OUT | | 0~15(Note 2) | mA | | | | Circuit current PO - PO PC - PC | V <sub>0</sub> ≤ 7 V | 0~15(Note 2) | mA | | | I <sub>OL2</sub> | Circuit current P0 <sub>0</sub> ~P0 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> | ν <sub>o</sub> >7 V | 0~1(Note 2) | | | | Pd | Power dissipation | T <sub>a</sub> = 25℃ | 1000(Note 3) | mW | | | Topr | Operating temperature | | <b>−10~70</b> | င | | | Tstg | Storage temperature | | -40~125 | °C | | Note 1: The total of I<sub>OH</sub> should be 20mA(max). The total of I<sub>OL1</sub> and I<sub>OL2</sub> should be 50mA(max). 600mW in case of the flat package. #### RECOMMENDED OPERATING CONDITIONS $(V_{CC}=5V\pm10\%, T_a=-10\sim70^{\circ}C \text{ unless otherwise noted})$ | Symbol | Parameter | | | | | | | | |-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------------------------------------------------------|---------|---------------------|--------------------|------|--| | Symbol | Parameter | | | Min. | Тур. | Max. | Unit | | | Vcc | Supply voltage Normal sp | | d mode f(X <sub>IN</sub> )=4MHz<br>f(OSC1)=5MHz | 4.5 5.0 | | 5. 5 | V | | | | (Note 4) | Low-speed n | node f(X <sub>CIN</sub> )=32kHz | 3.0 | 5.0 | 5.5 | | | | Vss | Supply voltag | е | | 0 | 0 | 0 | v | | | V <sub>IH</sub> | "H" input voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> . P3 <sub>0</sub> ~P3 <sub>7</sub> , P4 <sub>7</sub> , P5 <sub>1</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>5</sub> , RESET, X <sub>IN</sub> , X <sub>CIN</sub> . Hsync, Vsync | | 0.8V <sub>CC</sub> | | V <sub>cc</sub> | ٧ | | | | V <sub>IL</sub> | "L" input voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub> ~P3 <sub>5</sub> , P3 <sub>7</sub> , P4 <sub>7</sub> , P5 <sub>1</sub> , P5 <sub>4</sub> , P5 <sub>5</sub> , P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>5</sub> | | | 0 | | 0.4V <sub>CC</sub> | V | | | V <sub>IL</sub> | "L" input voltage P3 <sub>2</sub> , P3 <sub>6</sub> , P5 <sub>2</sub> , P5 <sub>3</sub> , P5 <sub>6</sub> , RESET,<br>X <sub>IN</sub> , X <sub>CIN</sub> , H <sub>SYNC</sub> , V <sub>SYNC</sub> | | 0 | | 0. 2V <sub>CC</sub> | ٧ | | | | l <sub>OL</sub> (avg) | "L" average output current P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>7</sub> , P4 <sub>7</sub> , P5 <sub>1</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>5</sub> , R, G, B, I, OUT | | | | 5 | mA | | | | loc(avg) | "L" average o | | V <sub>0</sub> ≤7V<br>V <sub>0</sub> >7V | | | 5 | mA | | | I <sub>OH</sub> (avg) | | | P4 <sub>7</sub> , P6 <sub>0</sub> , P6 <sub>1</sub> , R, G, B, I, OUT | | | 2 | mA | | | f(X <sub>IN</sub> ) | Oscillating frequency (Note 5) | | 3, 6 | 4 | 4.4 | MHz | | | | f(X <sub>CIN</sub> ) | Oscillating frequency | | | 29 | 32 | 35 | kHz | | | f(OSC1) | Oscillating frequency | | 4 | 5 | 6 | MHz | | | Note 4 : Apply $0.022\mu F$ or greater capacitance externally to the $V_{CC}$ power supply pin so as to reduce power source noise. 5 : Use a ceramic resonator or a quartz crystal oscillator to generate of main clock. ## MITSUBISHI MICROCOMPUTERS ### M37100M8-XXXSP/FP ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER #### **ELECTRICAL** CHARACTERISTICS ( $v_{cc}=5v\pm10\%$ , $v_{ss}=0v$ , $\tau_a=-10\sim70^{\circ}$ C, $f(x_{in})=4mHz$ ) | | | Test conditions | | Limits | | | Unit | |---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------|--------|------|------|------| | Symbol | Parameter | | | Min. | Тур. | Мах. | Unit | | V <sub>OH</sub> | "H" output voltage P47, P60, P61, R, G, B, I, OUT | V <sub>CC</sub> =4.5V, I <sub>OH</sub> =-0.5mA | | 2.4 | | | V | | V <sub>OH</sub> | "H" output voltage $\phi$ | $V_{CC} = 4.5V$<br>$I_{OH} = -2.5 mA$ | 2.4 | | | V | | | V <sub>OL</sub> | "L" output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>7</sub> , P4 <sub>7</sub> , P5 <sub>1</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>5</sub> , R, G, B, I, OUT | V <sub>CC</sub> =4.5V<br>I <sub>OL</sub> =0.5mA | | | | 0.4 | ٧ | | <b>V</b> OL | "L" output voltage P1 <sub>0</sub> ~P1 <sub>7</sub> | V <sub>CC</sub> =4.5V<br>I <sub>OL</sub> =10mA | | | | 1.5 | ٧ | | V <sub>OL</sub> | "L" output voltage $\phi$ | V <sub>CC</sub> =4.5V<br>I <sub>OL</sub> =2.5mA | | | | 2 | v | | V <sub>T+</sub> V <sub>T-</sub> | Hysteresis RESET | V <sub>cc</sub> =5.0V | | | 0.5 | 0.7 | V | | $V_{T+} - V_{T-}$ | Hysteresis P3 <sub>2</sub> , P3 <sub>6</sub> , P5 <sub>2</sub> , P5 <sub>3</sub> , P5 <sub>6</sub> , H <sub>SYNC</sub> , V <sub>SYNC</sub> | V <sub>cc</sub> =5.0V | | | 0.5 | 1.3 | V | | Ru | Pull-up transister (Note 6)<br>P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~ P2 <sub>7</sub> | V <sub>CC</sub> =5.0V<br>V <sub>1</sub> =0V | | 15 | 30 | 60 | kΩ | | l <sub>ozн</sub> | "H" input leak current P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>7</sub> , P4 <sub>7</sub> , P5 <sub>1</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>5</sub> , RESET, H <sub>SYNC</sub> , V <sub>SYNC</sub> | V <sub>cc</sub> =5.5V<br>V <sub>o</sub> =5.5V | | | | 5 | μА | | I <sub>OZH</sub> | "H" input leak current P0 <sub>0</sub> ~P0 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>5</sub> | V <sub>CC</sub> =5.5V<br>V <sub>O</sub> =12V | | | | 10 | μΑ | | l <sub>OZL</sub> | "L" Input leak current P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>7</sub> , P4 <sub>7</sub> , P5 <sub>1</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>5</sub> , H <sub>SYNC</sub> , V <sub>SYNC</sub> , RESET | v <sub>cc</sub> =5,5v<br>v <sub>o</sub> =0v | | | | 5 | μÀ | | V <sub>RAM</sub> | RAM retention voltage | At stop mode | | 2.5 | | 5. 5 | V | | | | V <sub>CC</sub> =5.5V f(X <sub>IN</sub> )=4MHz At system operation and CRT display off | | | 5 | 10 | mA | | | | V <sub>CC</sub> =5.5V f(X <sub>IN</sub> )=4MHz At system operation and CRT display on | | | 7 | 14 | | | | | V <sub>CC</sub> =5.5V f(X <sub>IN</sub> )=4MHz<br>At wait mode | | | 1 | | | | I <sub>CC</sub> Supply current | Supply current | $X_{IN} - X_{OUT}$ stop<br>$f(X_{CIN}) = 32kHz$ | V <sub>CC</sub> =5.5V | | 60 | 200 | | | | | At system operation | V <sub>cc</sub> =3V | | 25 | | μΑ | | | | X <sub>IN</sub> -X <sub>OUT</sub> stop<br>f(X <sub>CIN</sub> )=32kHz<br>At wait mode | V <sub>CC</sub> =5.5V | | 25 | 100 | | | | | | V <sub>CC</sub> =3V | | 5 | | | | | | | V <sub>CC</sub> =5.5V | | 1 | 10 | | | | | At stop mode | V <sub>CC</sub> =3V | | 0.6 | | | Note 6: Pull-up transistor is mask option.