# HT46R23/HT46C23 8-Bit A/D Type MCU #### **Features** - Operating voltage: f<sub>SYS</sub>=4MHz: 2.2V~5.5V f<sub>SYS</sub>=8MHz: 3.3V~5.5V - 23 bidirectional I/O lines (max.) - 1 interrupt input shared with an I/O line - 16-bit programmable timer/event counter with overflow interrupt and 7-stage prescaler - · On-chip crystal and RC oscillator - · Watchdog Timer - 4096×15 program memory - 192×8 data memory RAM - · Supports PFD for sound generation - HALT function and wake-up feature reduce power consumption - **General Description** The HT46R23/HT46C23 are 8-bit, high performance, RISC architecture microcontroller devices specifically designed for A/D applications that interface directly to analog signals, such as those from sensors. The mask version HT46C23 is fully pin and functionally compatible with the OTP version HT46R23 device. - Up to 0.5µs instruction cycle with 8MHz system clock at V<sub>DD</sub>=5V - 8-level subroutine nesting - 8 channels 10-bit resolution (9-bit accuracy) A/D converter - 2-channel (6+2)/(7+1)-bit PWM output shared with two I/O lines - · Bit manipulation instruction - 15-bit table read instruction - 63 powerful instructions - · All instructions in one or two machine cycles - · Low voltage reset function - I<sup>2</sup>C Bus (slave mode) - 24/28-pin SKDIP/SOP packages The advantages of low power consumption, I/O flexibility, programmable frequency divider, timer functions, oscillator options, multi-channel A/D Converter, Pulse Width Modulation function, I<sup>2</sup>C interface, HALT and wake-up functions, enhance the versatility of these devices to suit a wide range of A/D application possibilities such as sensor signal processing, motor driving, industrial control, consumer products, subsystem controllers, etc. I<sup>2</sup>C is a trademark of Philips Semiconductors. # **Block Diagram** # **Pin Assignment** # **Pad Assignment** HT46C23 <sup>\*</sup> The IC substrate should be connected to VSS in the PCB layout artwork. # **Pad Description** | Pad Name | I/O | Option | Description | |--------------------------------------------------------------------------------------|-----|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PB0/AN0<br>PB1/AN1<br>PB2/AN2<br>PB3/AN3<br>PB4/AN4<br>PB5/AN5<br>PB6/AN6<br>PB7/AN7 | I/O | Pull-high | Bidirectional 8-bit input/output port. Software instructions determine the CMOS output, Schmitt trigger input with or without pull-high resistor (determined by pull-high: port option) or A/D input. Once a PB line is selected as an A/D input (by using software control), the I/O function and pull-high resistor are disabled automatically. | | PA0~PA2<br>PA3/PFD<br>PA4/TMR<br>PA5/INT<br>PA6/SDA<br>PA7/SCL | I/O | Pull-high<br>Wake-up<br>PA3 or PFD<br>I/O or Serial Bus | Bidirectional 8-bit input/output port. Each bit can be configured as wake-up input by options. Software instructions determine the CMOS output or Schmitt trigger input with or without pull-high resistor (determined by pull-high options: bit option). The PFD, TMR and $\overline{\text{INT}}$ are pin-shared with PA3, PA4 and PA5, respectively. Once the I <sup>2</sup> C Bus function is used, the internal registers related to PA6 and PA7 can not be used. | | VSS | _ | _ | Negative power supply, ground. | | PC0~PC4 | I/O | Pull-high | Bidirectional 5-bit input/output port. Software instructions determine the CMOS output, Schmitt trigger input with or without pull-high resistor (determine by pull-high option: port option). | Rev. 1.30 March 26, 2003 | Pad Name | I/O | Option | Description | |-------------------------|-----|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PD0/PWM0<br>PD1/PWM1 | I/O | Pull-high<br>I/O or PWM | Bidirectional 2-bit input/output port. Software instructions determine the CMOS output, Schmitt trigger input with or without a pull-high resistor (determined by pull-high option: port option). The PWM0/PWM1 output function are pin-shared with PD0/PD1 (dependent on PWM options). | | RES | I | _ | Schmitt trigger reset input. Active low. | | VDD | _ | _ | Positive power supply | | OSC1<br>OSC2 | 0 | Crystal<br>or RC | OSC1, OSC2 are connected to an RC network or a Crystal (determined by options) for the internal system clock. In the case of RC operation, OSC2 is the output terminal for 1/4 system clock. | | TEST1<br>TEST2<br>TEST3 | ı | _ | TEST mode input pin. It disconnects in normal operation. | # **Absolute Maximum Ratings** | Supply Voltage | $V_{SS}$ =0.3V to $V_{SS}$ +6.0V | Storage Temperature | 50°C to 125°C | |----------------|------------------------------------------------|-----------------------|---------------| | Input Voltage | V <sub>SS</sub> -0.3V to V <sub>DD</sub> +0.3V | Operating Temperature | 40°C to 85°C | Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability. # **D.C. Characteristics** Ta=25°C | Cumbal | Downwater | | Test Conditions | Min | Time | May | I Imit | |-------------------|-----------------------------------------------|----------------------------|------------------------------------------------|--------------------|------|--------------------|--------| | Symbol | Parameter | V <sub>DD</sub> Conditions | | Min. | Тур. | Max. | Unit | | V <sub>DD</sub> | On a ration with the sec | _ | f <sub>SYS</sub> =4MHz | 2.2 | _ | 5.5 | V | | v <sub>DD</sub> | Operating Voltage | _ | f <sub>SYS</sub> =8MHz | 3.3 | _ | 5.5 | V | | ı | Operating Current | 3V | No load, f <sub>SYS</sub> =4MHz | _ | 0.6 | 1.5 | mA | | I <sub>DD1</sub> | (Crystal OSC) | 5V | ADC disable | _ | 2 | 4 | mA | | 1 | Operating Current | 3V | No load, f <sub>SYS</sub> =4MHz | _ | 0.8 | 1.5 | mA | | I <sub>DD2</sub> | (RC OSC) | 5V | ADC disable | _ | 2.5 | 4 | mA | | I <sub>DD3</sub> | Operating Current | 5V | No load, f <sub>SYS</sub> =8MHz<br>ADC disable | _ | 3 | 5 | mA | | 1 | Standby Current | | 3V No load system HALT | | _ | 5 | μА | | I <sub>STB1</sub> | (WDT Enabled) | 5V | No load, system HALT | _ | _ | 10 | μА | | ı | Standby Current | 3V | No load aveter HALT | _ | _ | 1 | μΑ | | I <sub>STB2</sub> | (WDT Disabled) | 5V | No load, system HALT | _ | _ | 2 | μА | | V <sub>IL1</sub> | Input Low Voltage for I/O Ports, TMR and INT | _ | _ | 0 | _ | 0.3V <sub>DD</sub> | V | | V <sub>IH1</sub> | Input High Voltage for I/O Ports, TMR and INT | _ | _ | 0.7V <sub>DD</sub> | _ | V <sub>DD</sub> | V | | V <sub>IL2</sub> | Input Low Voltage (RES) | _ | _ | 0 | _ | 0.4V <sub>DD</sub> | V | | V <sub>IH2</sub> | Input High Voltage (RES) | _ | _ | 0.9V <sub>DD</sub> | _ | V <sub>DD</sub> | V | | $V_{LVR}$ | Low Voltage Reset | _ | _ | 2.7 | 3 | 3.3 | V | Rev. 1.30 4 March 26, 2003 | Cumb al | Parameter | | Test Conditions | Min | Trees | May | I Imit | |------------------|------------------------------|-----------------|-------------------------------------|------|-------|-----------------|--------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | Min. | Тур. | Max. | Unit | | 1 | I/O Port Sink Current | 3V | V <sub>OL</sub> =0.1V <sub>DD</sub> | 4 | 8 | _ | mA | | I <sub>OL</sub> | 1/O Port Sink Current | 5V | V <sub>OL</sub> =0.1V <sub>DD</sub> | 10 | 20 | _ | mA | | 1 | I/O Port Source Current | | V <sub>OH</sub> =0.9V <sub>DD</sub> | -2 | -4 | _ | mA | | Гон | | | V <sub>OH</sub> =0.9V <sub>DD</sub> | -5 | -10 | _ | mA | | Ь | Dull bish Desistance | 3V | _ | 40 | 60 | 80 | kΩ | | R <sub>PH</sub> | Pull-high Resistance | 5V | _ | 10 | 30 | 50 | kΩ | | V <sub>AD</sub> | A/D Input Voltage | _ | _ | 0 | _ | V <sub>DD</sub> | V | | E <sub>AD</sub> | A/D Conversion Error | _ | _ | _ | ±0.5 | ±1 | LSB | | 1 | Additional Power Consumption | 3V | | _ | 0.5 | 1 | mA | | I <sub>ADC</sub> | if A/D Converter is Used | 5V | _ | _ | 1.5 | 3 | mA | # A.C. Characteristics Ta=25°C | Oln c.l | Barrantan | | Test Conditions | N4: | T | | Unit | | |--------------------|-----------------------------------|-----------------|--------------------------------------------|------|------|------|-------------------|--| | Symbol | Parameter | V <sub>DD</sub> | Conditions | Min. | Тур. | Max. | Onit | | | £ | Out on Olyal | _ | 2.2V~5.5V | 400 | _ | 4000 | kHz | | | f <sub>SYS</sub> | System Clock | _ | 3.3V~5.5V | 400 | _ | 8000 | kHz | | | | T: 1/D F (TMD) | _ | 2.2V~5.5V | 0 | _ | 4000 | kHz | | | f <sub>TIMER</sub> | Timer I/P Frequency (TMR) | _ | 3.3V~5.5V | 0 | _ | 8000 | kHz | | | | W | 3V | _ | 45 | 90 | 180 | μS | | | twdtosc | Watchdog Oscillator Period | 5V | _ | 32 | 65 | 130 | μS | | | t <sub>RES</sub> | External Reset Low Pulse Width | _ | _ | 1 | _ | _ | μS | | | t <sub>SST</sub> | System Start-up Timer Period | _ | Wake-up from HALT | _ | 1024 | _ | *t <sub>SYS</sub> | | | t <sub>INT</sub> | Interrupt Pulse Width | _ | _ | 1 | _ | _ | μS | | | t <sub>AD</sub> | A/D Clock Period | _ | _ | 1 | _ | _ | μS | | | t <sub>ADC</sub> | A/D Conversion Time | _ | _ | _ | 76 | _ | t <sub>AD</sub> | | | t <sub>ADCS</sub> | A/D Sampling Time | _ | _ | _ | 32 | _ | t <sub>AD</sub> | | | t <sub>IIC</sub> | I <sup>2</sup> C Bus Clock Period | _ | Connect to external pull-high resistor 2kΩ | 64 | _ | _ | *t <sub>SYS</sub> | | Note: \*t<sub>SYS</sub>=1/f<sub>SYS</sub> Rev. 1.30 5 March 26, 2003 #### **Functional Description** #### **Execution Flow** The system clock for the microcontroller is derived from either a crystal or an RC oscillator. The system clock is internally divided into four non-overlapping clocks. One instruction cycle consists of four system clock cycles. Instruction fetching and execution are pipelined in such a way that a fetch takes an instruction cycle while decoding and execution takes the next instruction cycle. However, the pipelining scheme causes each instruction to effectively execute in a cycle. If an instruction changes the program counter, two cycles are required to complete the instruction. # Program Counter - PC The program counter (PC) controls the sequence in which the instructions stored in program PROM are executed and its contents specify full range of program memory. After accessing a program memory word to fetch an instruction code, the contents of the program counter are incremented by one. The program counter then points to the memory word containing the next instruction code. When executing a jump instruction, conditional skip execution, loading PCL register, subroutine call, initial reset, internal interrupt, external interrupt or return from subroutine, the PC manipulates the program transfer by loading the address corresponding to each instruction. The conditional skip is activated by instructions. Once the condition is met, the next instruction, fetched during the current instruction execution, is discarded and a dummy cycle replaces it to get the proper instruction. Otherwise proceed with the next instruction. The lower byte of the program counter (PCL) is a readable and writeable register (06H). Moving data into the PCL performs a short jump. The destination will be within 256 locations. When a control transfer takes place, an additional dummy cycle is required. #### **Program Memory – ROM** The program memory is used to store the program instructions which are to be executed. It also contains data, table, and interrupt entries, and is organized into 4096×15 bits, addressed by the program counter and table pointer. Execution flow | Mode | | | | | Pr | ogram | Coun | ter | | | | | |--------------------------------|-----|-----|----|----|----|-------|------|-----|----|----|----|----| | Wode | *11 | *10 | *9 | *8 | *7 | *6 | *5 | *4 | *3 | *2 | *1 | *0 | | Initial Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | External Interrupt | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | Timer/Event Counter Overflow | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | A/D Converter Interrupt | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | I <sup>2</sup> C Bus Interrupt | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | Skip | | | | | | PC | +2 | | | | | | | Loading PCL | *11 | *10 | *9 | *8 | @7 | @6 | @5 | @4 | @3 | @2 | @1 | @0 | | Jump, Call Branch | #11 | #10 | #9 | #8 | #7 | #6 | #5 | #4 | #3 | #2 | #1 | #0 | | Return from Subroutine | S11 | S10 | S9 | S8 | S7 | S6 | S5 | S4 | S3 | S2 | S1 | S0 | Program counter Note: \*11~\*0: Program counter bits S11~S0: Stack register bits #11~#0: Instruction code bits @7~@0: PCL bits vote. If ranges from 0 to 1 Certain locations in the program memory are reserved for special usage: Program memory #### Location 000H This area is reserved for program initialization. After chip reset, the program always begins execution at location 000H. #### Location 004H This area is reserved for the external interrupt service program. If the $\overline{\text{INT}}$ input pin is activated, the interrupt is enabled and the stack is not full, the program begins execution at location 004H. # Location 008H This area is reserved for the timer/event counter interrupt service program. If a timer interrupt results from a timer/event counter overflow, and if the interrupt is enabled and the stack is not full, the program begins execution at location 008H. #### Location 00CH This area is reserved for the A/D converter interrupt service program. If an A/D converter interrupt results from an end of A/D conversion, and if the interrupt is enabled and the stack is not full, the program begins execution at location 00CH. #### Location 010H This area is reserved for the I<sup>2</sup>C Bus interrupt service program. If the I<sup>2</sup>C Bus interrupt resulting from a slave address is match or completed one byte of data transfer, and if the interrupt is enable and the stack is not full, the program begins execution at location 010H. #### Table location Any location in the PROM space can be used as look-up tables. The instructions "TABRDC [m]" (the current page, 1 page=256 words) and "TABRDL [m]" (the last page) transfer the contents of the lower-order byte to the specified data memory, and the higher-order byte to TBLH (08H). Only the destination of the lower-order byte in the table is well-defined, the other bits of the table word are transferred to the lower portion of TBLH, and the remaining 1 bit is read as "0". The Table Higher-order byte register (TBLH) is read only. The table pointer (TBLP) is a read/write register (07H), which indicates the table location. Before accessing the table, the location must be placed in TBLP. The TBLH is read only and cannot be restored. If the main routine and the ISR (Interrupt Service Routine) both employ the table read instruction, the contents of the TBLH in the main routine are likely to be changed by the table read instruction used in the ISR. Errors can occur. In other words, using the table read instruction in the main routine and the ISR simultaneously should be avoided. However, if the table read instruction has to be applied in both the main routine and the ISR, the interrupt is supposed to be disabled prior to the table read instruction. It will not be enabled until the TBLH has been backed up. All table related instructions require two cycles to complete the operation. These areas may function as normal program memory depending upon the requirements. #### Stack Register - STACK This is a special part of the memory which is used to save the contents of the program counter (PC) only. The stack is organized into 8 levels and is neither part of the data nor part of the program space, and is neither readable nor writeable. The activated level is indexed by the stack pointer (SP) and is neither readable nor writeable. At a subroutine call or interrupt acknowledgment, the contents of the program counter are pushed onto the stack. At the end of a subroutine or an interrupt routine, | Instruction | | | | | Т | able Loc | ation | | | | | | |-------------|-----|-----|----|----|----|----------|-------|----|----|----|----|----| | instruction | *11 | *10 | *9 | *8 | *7 | *6 | *5 | *4 | *3 | *2 | *1 | *0 | | TABRDC [m] | P11 | P10 | P9 | P8 | @7 | @6 | @5 | @4 | @3 | @2 | @1 | @0 | | TABRDL [m] | 1 | 1 | 1 | 1 | @7 | @6 | @5 | @4 | @3 | @2 | @1 | @0 | Table location Note: \*11~\*0: Table location bits P11~P8: Current program counter bits @7~@0: Table pointer bits signaled by a return instruction (RET or RETI), the program counter is restored to its previous value from the stack. After a chip reset, the SP will point to the top of the stack. If the stack is full and a non-masked interrupt takes place, the interrupt request flag will be recorded but the acknowledgment will be inhibited. When the stack pointer is decremented (by RET or RETI), the interrupt will be serviced. This feature prevents stack overflow allowing the programmer to use the structure more easily. In a similar case, if the stack is full and a "CALL" is subsequently executed, stack overflow occurs and the first entry will be lost (only the most recent 8 return addresses are stored). #### Data Memory - RAM The data memory is designed with 224×8 bits. The data memory is divided into two functional groups: special function registers and general purpose data memory (192×8). Most are read/write, but some are read only. The special function registers include the indirect addressing registers (00H;02H), timer/event counter higher-order byte register (TMRH;0CH), timer/event counter low-order byte register (TMRL;0DH), timer/event counter control register (TMRC;0EH), program counter lower-order byte register (PCL;06H), memory pointer registers (MP0;01H, MP1;03H), accumulator (ACC;05H), table pointer (TBLP;07H), table higher-order byte register (TBLH;08H), status register (STATUS;0AH), interrupt control register 0 (INTC0; 0BH), PWM data register (PWM0;1AH, PWM1;1BH), the I<sup>2</sup>C Bus slave address register (HADR;20H), the I<sup>2</sup>C Bus control register (HCR;21H), the I<sup>2</sup>C Bus status register (HSR;22H), the I<sup>2</sup>C Bus data register (HDR;23H), the A/D result lower-order byte register (ADRL;24H), the A/D result higher-order byte register (ADRH;25H), the A/D control register (ADCR;26H), the A/D clock setting register (ACSR;27H), I/O registers (PA;12H, PB;14H, PC;16H, PD;18H) and I/O control registers (PAC;13H, PBC;15H, PCC;17H, PDC;19H). The remaining space before the 40H is reserved for future expanded usage and reading these locations will get "00H". The general purpose data memory, addressed from 40H to FFH, is used for data and control information under instruction commands. All of the data memory areas can handle arithmetic, logic, increment, decrement and rotate operations directly. Except for some dedicated bits, each bit in the data memory can be set and reset by "SET [m].i" and "CLR [m].i". They are also indirectly accessible through memory pointer registers (MP0;01H/MP1;03H). | 00H | Indirect Addressing Register 0 | N | |-----|--------------------------------|-----------------| | 01H | MP0 | | | 02H | Indirect Addressing Register 1 | 1 | | 03H | MP1 | 1 | | 04H | | | | 05H | ACC | | | 06H | PCL | | | 07H | TBLP | | | 08H | TBLH | 1 | | 09H | | | | 0AH | STATUS | ] | | 0BH | INTC0 | 1 | | 0CH | TMRH | 1 | | 0DH | TMRL | | | 0EH | TMRC | ] | | 0FH | | | | 10H | | | | 11H | | | | 12H | PA | | | 13H | PAC | | | 14H | PB | | | 15H | PBC | Special Purpose | | 16H | PC | DATA MEMORY | | 17H | PCC | 1 | | 18H | PD | 1 | | 19H | PDC | 1 | | 1AH | PWM0 | 1 | | 1BH | PWM1 | | | 1CH | | 1 | | 1DH | | 1 | | 1EH | INTC1 | 1 | | 1FH | | | | 20H | HADR | ] | | 21H | HCR | | | 22H | HSR | | | 23H | HDR | | | 24H | ADRL | 1 | | 25H | ADRH | ] | | 26H | ADCR | | | 27H | ACSR | | | 28H | | | | | | | | | | | | 3FH | | $\vee$ | | 40H | General Purpose | | | | DATA MEMORY | : Unused | | | (192 Bytes) | Read as "00" | | FFH | | J | RAM mapping #### **Indirect Addressing Register** Location 00H and 02H are indirect addressing registers that are not physically implemented. Any read/write operation of [00H] or [02H] will access data memory pointed to by MP0[01H] or MP1[03H] respectively. Reading location 00H or 02H itself indirectly will return the result 00H. Writing indirectly result in no operation. The memory pointer registers (MP0 and MP1 are 8-bit registers). #### **Accumulator** The accumulator is closely related to ALU operations. It is also mapped to location 05H of the data memory and can carry out immediate data operations. The data movement between two data memory locations must pass through the accumulator. #### Arithmetic and Logic Unit - ALU This circuit performs 8-bit arithmetic and logic operations. The ALU provides the following functions: - Arithmetic operations (ADD, ADC, SUB, SBC, DAA) - Logic operations (AND, OR, XOR, CPL) - Rotation (RL, RR, RLC, RRC) - Increment and Decrement (INC, DEC) - Branch decision (SZ, SNZ, SIZ, SDZ ....) The ALU not only saves the results of a data operation but also changes the status register. #### Status Register - STATUS This 8-bit register (0AH) contains the zero flag (Z), carry flag (C), auxiliary carry flag (AC), overflow flag (OV), power down flag (PD), and watchdog time-out flag (TO). It also records the status information and controls the operation sequence. With the exception of the TO and PD flags, bits in the status register can be altered by instructions like most other registers. Any data written into the status register will not change the TO or PD flag. In addition operations related to the status register may give different results from those intended. The TO flag can be affected only by system power-up, a WDT time-out or executing the "CLR WDT" or "HALT" instruction. The PD flag can be affected only by executing the "HALT" or "CLR WDT" instruction or a system power-up. The Z, OV, AC and C flags generally reflect the status of the latest operations. In addition, on entering the interrupt sequence or executing the subroutine call, the status register will not be pushed onto the stack automatically. If the contents of the status are important and if the subroutine can corrupt the status register, precautions must be taken to save it properly. #### Interrupt The device provides an external interrupt, an internal timer/event counter interrupt, the A/D converter interrupt and the I<sup>2</sup>C Bus interrupts. The interrupt control register 0 (INTC0;0BH) and interrupt control register 1 (INTC1;1EH) contains the interrupt control bits to set the enable or disable and the interrupt request flags. Once an interrupt subroutine is serviced, all the other interrupts will be blocked (by clearing the EMI bit). This scheme may prevent any further interrupt nesting. Other interrupt requests may happen during this interval but only the interrupt request flag is recorded. If a certain interrupt requires servicing within the service routine, the EMI bit and the corresponding bit of INTC0 and INTC1 may be set to allow interrupt nesting. If the stack is full, the interrupt request will not be acknowledged, even if the related interrupt is enabled, until the SP is decremented. If immediate service is desired, the stack must be prevented from becoming full. All these kinds of interrupts have a wake-up capability. As an interrupt is serviced, a control transfer occurs by pushing the program counter onto the stack, followed by a branch to a subroutine at specified location in the program memory. Only the program counter is pushed onto the stack. If the contents of the register or status register (STATUS) are altered by the interrupt service program which corrupts the desired control sequence, the contents should be saved in advance. | Labels | Bits | Function | |--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | 0 | C is set if the operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation; otherwise C is cleared. C is also affected by a rotate through carry instruction. | | AC | 1 | AC is set if the operation results in a carry out of the low nibbles in addition or no borrow from the high nibble into the low nibble in subtraction; otherwise AC is cleared. | | Z | 2 | Z is set if the result of an arithmetic or logic operation is zero; otherwise Z is cleared. | | OV | 3 | OV is set if the operation results in a carry into the highest-order bit but not a carry out of the highest-order bit, or vice versa; otherwise OV is cleared. | | PD | 4 | PD is cleared by system power-up or executing the "CLR WDT" instruction. PD is set by executing the "HALT" instruction. | | то | 5 | TO is cleared by system power-up or executing the "CLR WDT" or "HALT" instruction. TO is set by a WDT time-out. | | _ | 6, 7 | Unused bit, read as "0" | Status register External interrupts are triggered by a high to low transition of $\overline{\text{INT}}$ and the related interrupt request flag (EIF; bit 4 of INTC0) will be set. When the interrupt is enabled, the stack is not full and the external interrupt is active, a subroutine call to location 04H will occur. The interrupt request flag (EIF) and EMI bits will be cleared to disable other interrupts. The internal timer/event counter interrupt is initialized by setting the timer/event counter interrupt request flag (TF; bit 5 of INTC0), caused by a timer overflow. When the interrupt is enabled, the stack is not full and the TF bit is set, a subroutine call to location 08H will occur. The related interrupt request flag (TF) will be reset and the EMI bit cleared to disable further interrupts. The A/D converter interrupt is initialized by setting the A/D converter request flag (ADF; bit 6 of INTC0), caused by an end of A/D conversion. When the interrupt is enabled, the stack is not full and the ADF is set, a subroutine call to location 0CH will occur. The related interrupt request flag (ADF) will be reset and the EMI bit cleared to disable further interrupts. | Register | Bit No. | Label | Function | | | | | |----------------|---------|-------|----------------------------------------------------------------------|--|--|--|--| | | 0 | ЕМІ | Controls the master (global) interrupt (1= enabled; 0= disabled) | | | | | | | 1 | EEI | Controls the external interrupt (1= enabled; 0= disabled) | | | | | | | 2 | ETI | Controls the timer/event counter interrupt (1= enabled; 0= disabled) | | | | | | INTC0<br>(0BH) | 3 | EADI | Controls the A/D converter interrupt (1= enabled; 0= disabled) | | | | | | | 4 | EIF | External interrupt request flag (1= active; 0= inactive) | | | | | | | 5 | TF | Internal timer/event counter request flag (1= active; 0= inactive) | | | | | | | 6 | ADF | A/D converter request flag (1= active; 0= inactive) | | | | | | | 7 | | Unused bit, read as "0" | | | | | INTC0 register The I<sup>2</sup>C Bus interrupt is initialized by setting the I<sup>2</sup>C Bus interrupt request flag (HIF; bit 4 of INTC1), caused by a slave address match (HAAS="1") or one byte of data transfer is completed. When the interrupt is enabled, the stack is not full and the HIF bit is set, a subroutine call to location 10H will occur. The related interrupt request flag (HIF) will be reset and the EMI bit cleared to disable further interrupts. During the execution of an interrupt subroutine, other interrupt acknowledgments are held until the "RETI" instruction is executed or the EMI bit and the related interrupt control bit are set to 1 (of course, if the stack is not full). To return from the interrupt subroutine, "RET" or "RETI" may be invoked. RETI will set the EMI bit to enable an interrupt service, but RET will not. Interrupts, occurring in the interval between the rising edges of two consecutive T2 pulses, will be serviced on the latter of the two T2 pulses, if the corresponding interrupts are enabled. In the case of simultaneous requests the following table shows the priority that is applied. These can be masked by resetting the EMI bit. | Interrupt Source | Priority | Vector | |------------------------------|----------|--------| | External Interrupt | 1 | 04H | | Timer/Event Counter Overflow | 2 | 08H | | A/D Converter Interrupt | 3 | 0CH | | Serial bus interrupt | 4 | 10H | The timer/event counter interrupt request flag (TF), external interrupt request flag (EIF), A/D converter request flag (ADF), the I<sup>2</sup>C Bus interrupt request flag (HIF), enable timer/event counter bit (ETI), enable external interrupt bit (EEI), enable A/D converter interrupt bit (EADI), enable I<sup>2</sup>C Bus interrupt bit (EHI) and enable master interrupt bit (EMI) constitute an interrupt control register 0 (INTC0) and an interrupt control register 1 (INTC1) which are located at 0BH and 1EH in the data memory. EMI, EEI, ETI, EADI, EHI are used to control the enabling/disabling of interrupts. These bits prevent the requested interrupt from being serviced. Once the interrupt request flags (TF, EIF, ADF, HIF) are set, they will remain in the INTC0 and INTC1 register until the interrupts are serviced or cleared by a software instruction. | Register | Bit No. | Label | Function | |----------------|---------|-------|-----------------------------------------------------------------------| | INTC1<br>(1EH) | 0 | EHI | Controls the I <sup>2</sup> C Bus interrupt (1= enabled; 0= disabled) | | | 1~3 | _ | Unused bit, read as "0" | | | 4 | HIF | I <sup>2</sup> C Bus interrupt request flag (1= active; 0= inactive) | | | 5~7 | _ | Unused bit, read as "0" | INTC1 register It is recommended that a program does not use the "CALL subroutine" within the interrupt subroutine. Interrupts often occur in an unpredictable manner or need to be serviced immediately in some applications. If only one stack is left and enabling the interrupt is not well controlled, the original control sequence will be damaged once the "CALL" operates in the interrupt subroutine. #### **Oscillator Configuration** There are two oscillator circuits in the microcontroller. System oscillator Both are designed for system clocks, namely the RC oscillator and the Crystal oscillator, which are determined by options. No matter what oscillator type is selected, the signal provides the system clock. The HALT mode stops the system oscillator and ignores an external signal to conserve power. If an RC oscillator is used, an external resistor between OSC1 and VSS is required and the resistance must range from $30k\Omega$ to $750k\Omega$ . The system clock, divided by 4, is available on OSC2, which can be used to synchronize external logic. The RC oscillator provides the most cost effective solution. However, the frequency of oscillation may vary with VDD, temperatures and the chip itself due to process variations. It is, therefore, not suitable for timing sensitive operations where an accurate oscillator frequency is desired. If the Crystal oscillator is used, a crystal across OSC1 and OSC2 is needed to provide the feedback and phase shift required for the oscillator, and no other external components are required. Instead of a crystal, a resonator can also be connected between OSC1 and OSC2 to get a frequency reference, but two external capacitors in OSC1 and OSC2 are required (If the oscillating frequency is less than 1MHz). The WDT oscillator is a free running on-chip RC oscillator, and no external components are required. Even if the system enters the power down mode, the system clock is stopped, but the WDT oscillator still works with a period of approximately $65\mu$ s@5V. The WDT oscillator can be disabled by options to conserve power. #### Watchdog Timer - WDT The clock source of the WDT is implemented by an dedicated RC oscillator (WDT oscillator) or instruction clock (system clock divided by 4) decided by options. This timer is designed to prevent a software malfunction or sequence jumping to an unknown location with unpredictable results. The watchdog timer can be disabled by an option. If the watchdog timer is disabled, all the executions related to the WDT result in no operation. Once an internal WDT oscillator (RC oscillator with period $65\mu s/@5V$ normally) is selected, it is divided by $2^{12}\sim 2^{15}$ (by options to get the WDT time-out period). The minimum period of WDT time-out period is about $300ms\sim 600ms$ . This time-out period may vary with temperature, VDD and process variations. By selection the WDT options, longer time-out periods can be realized. If the WDT time-out is selected $2^{15}$ , the maximum time-out period is divided by $2^{15}\sim 2^{16}$ about $2.1s\sim 4.3s$ . If the WDT oscillator is disabled, the WDT clock may still come from the instruction clock and operate in the same manner except that in the halt state the WDT may stop counting and lose its protecting purpose. In this situation the logic can only be restarted by external logic. If the device operates in a noisy environment, using the on-chip RC oscillator (WDT OSC) is strongly recommended, since the HALT will stop the system clock. The WDT overflow under normal operation will initialize "chip reset" and set the status bit TO. Whereas in the halt mode, the overflow will initialize a "warm reset" only the PC and SP are reset to zero. To clear the contents of WDT, three methods are adopted; external reset (a low level to RES), software instructions, or a HALT instruction. The software instructions include CLR WDT and the other set -CLR WDT1 and CLR WDT2. Of these two types of instruction, only one can be active depending on the options -"CLR WDT times selection option". If the "CLR WDT" is selected (i.e. CLRWDT times equal one), any execution of the CLR WDT instruction will clear the WDT. In case "CLR WDT1" and "CLR WDT2" are chosen (i.e. CLRWDT times equal two), these two instructions must be executed to clear the WDT; otherwise, the WDT may reset the chip because of time-out. If the WDT time-out period is selected $f_s/2^{12}$ (by options), the WDT time-out period ranges from $f_s/2^{12} \sim f_s/2^{13}$ , since the "CLR WDT" or "CLR WDT1" and "CLR WDT2" instructions only clear the last two stages of the WDT. Watchdog Timer #### **Power Down Operation - HALT** The HALT mode is initialized by the "HALT" instruction and results in the following... - The system oscillator will be turned off but the WDT oscillator keeps running (if the WDT oscillator is selected). - The contents of the on chip RAM and registers remain unchanged. - WDT will be cleared and recounted again (if the WDT clock is from the WDT oscillator). - · All of the I/O ports maintain their original status. - The PD flag is set and the TO flag is cleared. The system can leave the HALT mode by means of an external reset, an interrupt, an external falling edge signal on port A or a WDT overflow. An external reset causes a device initialization and the WDT overflow performs a "warm reset". After the TO and PD flags are examined, the reason for chip reset can be determined. The PD flag is cleared by system power-up or executing the "CLR WDT" instruction and is set when executing the "HALT" instruction. The TO flag is set if the WDT time-out occurs, and causes a wake-up that only resets the PC and SP; the others keep their original status. The port A wake-up and interrupt methods can be considered as a continuation of normal execution. Each bit in port A can be independently selected to wake up the device by the options. Awakening from an I/O port stimulus, the program will resume execution of the next instruction. If it is awakening from an interrupt, two sequences may happen. If the related interrupt is disabled or the interrupt is enabled but the stack is full, the program will resume execution at the next instruction. If the interrupt is enabled and the stack is not full, the regular interrupt response takes place. If an interrupt request flag is set to "1" before entering the HALT mode, the wake-up function of the related interrupt will be disabled. Once a wake-up event occurs, it takes 1024 t<sub>SYS</sub> (system clock period) to resume normal operation. In other words, a dummy period will be inserted after wake-up. If the wake-up results from an interrupt acknowledgment, the actual interrupt subroutine execution will be delayed by one or more cycles. If the wake-up results in the next instruction execution, this will be executed immediately after the dummy period is finished. To minimize power consumption, all the I/O pins should be carefully managed before entering the HALT status. #### Reset There are three ways in which a reset can occur: - RES reset during normal operation - RES reset during HALT - WDT time-out reset during normal operation Reset timing chart Reset circuit Reset configuration The WDT time-out during HALT is different from other chip reset conditions, since it can perform a "warm reset" that resets only the PC and SP, leaving the other circuits in their original state. Some registers remain unchanged during other reset conditions. Most registers are reset to the "initial condition" when the reset conditions are met. By examining the PD and TO flags, the program can distinguish between different "chip resets". | то | PD | RESET Conditions | |----|----|--------------------------------------| | 0 | 0 | RES reset during power-up | | u | u | RES reset during normal operation | | 0 | 1 | RES wake-up HALT | | 1 | u | WDT time-out during normal operation | | 1 | 1 | WDT wake-up HALT | Note: "u" means "unchanged" To guarantee that the system oscillator is started and stabilized, the SST (System Start-up Timer) provides an extra-delay of 1024 system clock pulses when the system reset (power-up, WDT time-out or RES reset) or the system awakes from the HALT state. When a system reset occurs, the SST delay is added during the reset period. Any wake-up from HALT will enable the SST delay. The functional unit chip reset status are shown below. An extra option load time delay is added during system reset (power-up, WDT time-out at normal mode or $\overline{\text{RES}}$ reset). | PC | 000Н | |---------------------|------------------------------------------------| | Interrupt | Disable | | WDT | Clear. After master reset, WDT begins counting | | Timer/Event Counter | Off | | Input/Output Ports | Input mode | | SP | Points to the top of the stack | The registers states are summarized in the following table. | Register | Reset<br>(Power On) | WDT Time-out (Normal Operation) | RES Reset<br>(Normal Operation) | RES Reset<br>(HALT) | WDT Time-out<br>(HALT)* | |--------------------|---------------------|---------------------------------|---------------------------------|---------------------|-------------------------| | TMRL | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | | TMRH | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | | TMRC | 00-0 1000 | 00-0 1000 | 00-0 1000 | 00-0 1000 | uu-u uuuu | | Program<br>Counter | 000H | 000H | 000H | 000H | 000H | | MP0 | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | MP1 | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | ACC | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TBLP | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TBLH | -xxx xxxx | -uuu uuuu | -uuu uuuu | -uuu uuuu | -uuu uuuu | | STATUS | 00 xxxx | 1u uuuu | uu uuuu | 01 uuuu | 11 uuuu | | INTC0 | -000 0000 | -000 0000 | -000 0000 | -000 0000 | -uuu uuuu | | INTC1 | 00 | 00 | 00 | 00 | uu | | PA | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PAC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | РВ | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PBC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PC | 1 1111 | 1 1111 | 1 1111 | 1 1111 | u uuuu | | PCC | 1 1111 | 1 1111 | 1 1111 | 1 1111 | u uuuu | | PD | 11 | 11 | 11 | 11 | uu | | PDC | 11 | 11 | 11 | 11 | uu | | PWM0 | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | | PWM1 | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | | HADR | xxxx xxx- | xxxx xxx- | xxxx xxx- | xxxx xxx- | uuuu uuu- | | HCR | 00 0 | 00 0 | 00 0 | 00 0 | uu u | | HSR | 1000-1 | 1000-1 | 1000-1 | 1000-1 | uuuu-u | | HDR | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | | ADRL | xx | xx | xx | xx | uuuu | | ADRH | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | | ADCR | 0100 0000 | 0100 0000 | 0100 0000 | 0100 0000 | uuuu uuuu | | ACSR | 100 | 100 | 100 | 100 | uuu | Note: "\*" stands for "warm reset" "u" stands for "unchanged" "x" stands for "unknown" #### Timer/Event Counter A timer/event counter (TMR) is implemented in the microcontroller. The timer/event counter contains an 16-bit programmable count-up counter and the clock may come from an external source or the system clock. Using the internal system clock, there is only one reference time-base. The internal clock source comes from $f_{SYS}$ . The external clock input allows the user to count external events, measure time intervals or pulse widths, or to generate an accurate time base. There are three registers related to the timer/event counter; TMRH (0CH), TMRL (0DH), TMRC (0EH). Writing TMRL will only put the written data to an internal lower-order byte buffer (8 bits) and writing TMRH will transfer the specified data and the contents of the lower-order byte buffer to TMRH and TMRL preload registers, respectively. The timer/event counter preload register is changed by each writing TMRH operations. Reading TMRH will latch the contents of TMRH and TMRL counters to the destination and the lower-order byte buffer, respectively. Reading the TMRL will read the contents of the lower-order byte buffer. The TMRC is the timer/event counter control register, which defines the operating mode, counting enable or disable and active edge. The TM0, TM1 bits define the operating mode. The event count mode is used to count external events, which means the clock source comes from an external (TMR) pin. The timer mode functions as a normal timer with the clock source coming from the $f_{\text{INT}}$ clock. The pulse width measurement mode can be used to count the high or low level duration of the external signal (TMR). The counting is based on the $f_{\text{INT}}$ . In the event count or timer mode, once the timer/event counter starts counting, it will count from the current contents in the timer/event counter to FFFFH. Once overflow occurs, the counter is reloaded from the timer/event counter preload register and generates the interrupt request flag (TF; bit 5 of INTC0) at the same time. In the pulse width measurement mode with the TON and TE bits equal to one, once the TMR has received a transient from low to high (or high to low if the TE bits is "0") it will start counting until the TMR returns to the original level and resets the TON. The measured result will remain in the timer/event counter even if the activated transient occurs again. In other words, only one cycle measurement can be done. Until setting the TON, the cycle measurement will function again as long as it receives further transient pulse. Note that, in this operating mode, the timer/event counter starts counting not according to the logic level but according to the transient edges. In the case of counter overflows, the counter is reloaded from the timer/event counter preload register and issues the interrupt request just like the other two modes. To enable the counting operation, the timer ON bit (TON; bit 4 of TMRC) should be set to 1. In the pulse width measurement mode, the TON will be cleared automatically after the measurement cycle is completed. But in the other two modes the TON can only be reset by instructions. The overflow of the timer/event counter is one of the wake-up sources. No matter what the operation mode is, writing a 0 to ETI can disable the interrupt service. In the case of timer/event counter OFF condition, writing data to the timer/event counter preload register will also reload that data to the timer/event counter. But if the timer/event counter is turned on, data written to it will only be kept in the timer/event counter preload register. The timer/event counter will still operate until overflow occurs. When the timer/event counter (reading TMRH) is read, the clock will be blocked to avoid errors. As clock blocking may results in a counting error, this must be taken into consideration by the programmer. The bit0~bit2 of the TMRC can be used to define the pre-scaling stages of the internal clock sources of the timer/event counter. The definitions are as shown. The overflow signal of the timer/event counter can be used to generate the PFD signal. Timer/Event Counter | Label | Bits | Function | | |---------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | (TMRC) | | | | | PSC0~<br>PSC2 | 0~2 | To define the prescaler stages, PSC2, PSC1, PSC0= $000: f_{INT} = f_{SYS} $ $001: f_{INT} = f_{SYS}/2 $ $010: f_{INT} = f_{SYS}/4 $ $011: f_{INT} = f_{SYS}/8 $ $100: f_{INT} = f_{SYS}/16 $ $101: f_{INT} = f_{SYS}/32 $ $10: f_{INT} = f_{SYS}/64 $ $111: f_{INT} = f_{SYS}/128 $ | | | TE | 3 | To define the TMR active edge of timer/<br>event counter<br>(0=active on low to high;<br>1=active on high to low) | | | TON | 4 | To enable or disable timer counting (0=disabled; 1=enabled) | | | | 5 | Unused bits, read as "0" | | | TM0<br>TM1 | 6<br>7 | To define the operating mode 01=Event count mode (external clock) 10=Timer mode (internal clock) 11=Pulse width measurement mode 00=Unused | | TMRC register #### Input/Output Ports There are 23 bidirectional input/output lines in the microcontroller, labeled as PA, PB, PC and PD, which are mapped to the data memory of [12H], [14H], [16H] and [18H] respectively. All of these I/O ports can be used for input and output operations. For input operation, these ports are non-latching, that is, the inputs must be ready at the T2 rising edge of instruction "MOV A,[m]" (m=12H, 14H, 16H or 18H). For output operation, all the data is latched and remains unchanged until the output latch is rewritten. Each I/O line has its own control register (PAC, PBC, PCC, PDC) to control the input/output configuration. With this control register, CMOS output or schmitt trigger input with or without pull-high resistor structures can be reconfigured dynamically (i.e. on-the-fly) under software control. To function as an input, the corresponding latch of the control register must write "1". The input source also depends on the control register. If the control register bit is "1", the input will read the pad state. If the control register bit is "0", the contents of the latches will move to the internal bus. The latter is possible in the "read-modify-write" instruction. For output function, CMOS is the only configuration. These control registers are mapped to locations 13H, 15H, 17H and 19H. After a chip reset, these input/output lines remain at high levels or floating state (dependent on pull-high options). Each bit of these input/output latches can be set or cleared by "SET [m].i" and "CLR [m].i" (m=12H, 14H, 16H or 18H) instructions. Some instructions first input data and then follow the output operations. For example, "SET [m].i", "CLR [m].i", "CPL [m]", "CPLA [m]" read the entire port states into the CPU, execute the defined operations (bit-operation), and then write the results back to the latches or the accumulator. Input/Output ports Each line of port A has the capability of waking-up the device. The highest 3-bit of port C and 6-bit of port D are not physically implemented; on reading them a "0" is returned whereas writing then results in a no-operation. See Application note. Each I/O port has a pull-high option. Once the pull-high option is selected, the I/O port has a pull-high resistor, otherwise, there's none. Take note that a non-pull-high I/O port operating in input mode will cause a floating state The PA3 is pin-shared with the PFD signal. If the PFD option is selected, the output signal in output mode of PA3 will be the PFD signal generated by the timer/event counter overflow signal. The input mode always remaining its original functions. Once the PFD option is selected, the PFD output signal is controlled by PA3 data register only. Writing "1" to PA3 data register will enable the PFD output function and writing "0" will force the PA3 to remain at "0". The I/O functions of PA3 are shown below. | I/O | I/P | O/P | I/P | O/P | |------|----------|----------|---------|------------| | Mode | (Normal) | (Normal) | (PFD) | (PFD) | | PA3 | Logical | Logical | Logical | PFD | | | Input | Output | Input | (Timer on) | Note: The PFD frequency is the timer/event counter overflowfrequency divided by 2. The PA4, PA5, PA6 and PA7 are pin-shared with TMR, INT, SDA and SCL pins respectively. The PB can also be used as A/D converter inputs. The A/D function will be described later. There is a PWM function shared with PD0/PD1. If the PWM function is enabled, the PWM0/PWM1 signal will appear on PD0/PD1 (if PD0/PD1 is operating in output mode). Writing "1" to PD0/PD1 data register will enable the PWM0/PWM1 output function and writing "0" will force the PD0/PD1 to remain at "0". The I/O functions of PD0/PD1 are as shown. | I/O | I/P | O/P | I/P | O/P | |------|----------|----------|---------|-------| | Mode | (Normal) | (Normal) | (PWM) | (PWM) | | PD0 | Logical | Logical | Logical | PWM0 | | PD1 | Input | Output | Input | PWM1 | It is recommended that unused or not bonded out I/O lines should be set as output pins by software instruction to avoid consuming power under input floating state. #### **PWM** The microcontroller provides 2 channels (6+2)/(7+1) (dependent on options) bits PWM output shared with PD0/PD1. The PWM channels have their data registers denoted as PWM0 (1AH) and PWM1 (1BH). The fre- quency source of the PWM counter comes from $f_{SYS}$ . The PWM registers are two 8-bit registers. The waveforms of PWM outputs are as shown. Once the PD0/PD1 are selected as the PWM outputs and the output function of PD0/PD1 are enabled (PDC.0/PDC.1 ="0"), writing "1" to PD0/PD1 data register will enable the PWM output function and writing "0" will force the PD0/PD1 to stay at "0". A (6+2) bits mode PWM cycle is divided into four modulation cycles (modulation cycle 0~modulation cycle 3). Each modulation cycle has 64 PWM input clock period. In a (6+2) bit PWM function, the contents of the PWM register is divided into two groups. Group 1 of the PWM register is denoted by DC which is the value of PWM.7~PWM.2. The group 2 is denoted by AC which is the value of PWM.1~PWM.0. In a (6+2) bits mode PWM cycle, the duty cycle of each modulation cycle is shown in the table. | Parameter | AC (0~3) | Duty Cycle | |--------------------|------------------------------------------|-------------| | Modulation cycle i | i <ac< td=""><td>DC+ 1<br/>64</td></ac<> | DC+ 1<br>64 | | (i=0~3) | i≥AC | DC<br>64 | A (7+1) bits mode PWM cycle is divided into two modulation cycles (modulation cycle 0 ~ modulation cycle 1). Each modulation cycle has 128 PWM input clock period. In a (7+1) bits PWM function, the contents of the PWM register is divided into two groups. Group 1 of the PWM register is denoted by DC which is the value of PWM.7~PWM.1. The group 2 is denoted by AC which is the value of PWM.0. In a (7+1) bits mode PWM cycle, the duty cycle of each modulation cycle is shown in the table. | Parameter | AC (0~1) | Duty Cycle | |--------------------|-------------------------------------------|--------------| | Modulation cycle i | i <ac< td=""><td>DC+ 1<br/>128</td></ac<> | DC+ 1<br>128 | | (i=0~1) | i≥AC | DC<br>128 | The modulation frequency, cycle frequency and cycle duty of the PWM output signal are summarized in the following table. | | PWM Cycle<br>Frequency | PWM Cycle<br>Duty | |--------------------------------------------------------------------|------------------------|-------------------| | $f_{SYS}/64$ for (6+2) bits mode $f_{SYS}/128$ for (7+1) bits mode | f <sub>SYS</sub> /256 | [PWM]/256 | (6+2) PWM mode A/D Converter The 8 channels and 10-bit resolution A/D (9-bit accuracy) converter are implemented in this microcontroller. The reference voltage is VDD. The A/D converter contains 4 special registers which are; ADRL (24H), ADRH (25H), ADCR (26H) and ACSR (27H). The ADRH and ADRL are A/D result register higher-order byte and lower-order byte and are read-only. After the A/D conversion is completed, the ADRH and ADRL should be read to get the conversion result data. The ADCR is an A/D converter control register, which defines the A/D channel number, analog channel select, start A/D conversion control bit and the end of A/D conversion flag. If the users want to start an A/D conversion. Define PB configuration, select the converted analog channel, and give START bit a raising edge and falling edge $(0\rightarrow 1\rightarrow 0)$ . At the end of A/D conversion, the EOCB bit is cleared and an A/D converter interrupt occurs (if the A/D converter interrupt is enabled). The ACSR is A/D clock setting register, which is used to select the A/D clock source. The A/D converter control register is used to control the A/D converter. The bit2~bit0 of the ADCR are used to select an analog input channel. There are a total of eight channels to select. The bit5~bit3 of the ADCR are used to set PB configurations. PB can be an analog input or as digital I/O line decided by these 3 bits. Once a PB line is selected as an analog input, the I/O functions and pull-high resistor of this I/O line are disabled and the A/D converter circuit is power on. The EOCB bit (bit6 of the ADCR) is end of A/D conversion flag. Check this bit to know when A/D conversion is completed. The START bit of the ADCR is used to begin the conversion of the A/D converter. Giving START bit a rising edge and falling edge means that the A/D conversion has started. In order to ensure the A/D conversion is completed, the START should remain at "0" until the EOCB is cleared to "0" (end of A/D conversion). The bit 7 of the ACSR is used for testing purposes only. It can not be used by the users. The bit1 and bit0 of the ACSR are used to select A/D clock sources. | Label<br>(ACSR) | Bits | Function | |-----------------|------|----------------------------------------------------------------------------------------------------------------------------| | ADCS0<br>ADCS1 | 0 | Selects the A/D converter clock source<br>00= system clock/2<br>01= system clock/8<br>10= system clock/32<br>11= undefined | | _ | 2~6 | Unused bit, read as "0" | | TEST | 7 | For test mode used only | ACSR register | Label<br>(ADCR) | Bits | Function | |----------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------| | ACS0<br>ACS1<br>ACS2 | 0<br>1<br>2 | Defines the analog channel select. | | PCR0<br>PCR1<br>PCR2 | 3<br>4<br>5 | Defines the port B configuration select. If PCR0, PCR1 and PCR2 are all zero, the ADC circuit is power off to reduce power consumption | | EOCB | 6 | Provides response at the end of the A/D conversion. (0= end of A/D conversion) | | START | 7 | Starts the A/D conversion. $(0\rightarrow 1\rightarrow 0=$ start; $0\rightarrow 1=$ reset A/D converter) | ADCR register | ACS2 | ACS1 | ACS0 | Analog Channel | |------|------|------|----------------| | 0 | 0 | 0 | A0 | | 0 | 0 | 1 | A1 | | 0 | 1 | 0 | A2 | | 0 | 1 | 1 | A3 | | 1 | 0 | 0 | A4 | | 1 | 0 | 1 | A5 | | 1 | 1 | 0 | A6 | | 1 | 1 | 1 | A7 | # Analog input channel selection When the A/D conversion is completed, the A/D interrupt request flag is set. The EOCB bit is set to "1" when the START bit is set from "0" to "1". | Register | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |----------|------|------|------|------|------|------|------|------| | ADRL | D1 | D0 | _ | _ | _ | | _ | _ | | ADRH | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | Note: D0~D9 is A/D conversion result data bit LSB~MSB. | PCR2 | PCR1 | PCR0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | | 0 | 0 | 1 | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | A0 | | 0 | 1 | 0 | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | A1 | A0 | | 0 | 1 | 1 | PB7 | PB6 | PB5 | PB4 | PB3 | A2 | A1 | A0 | | 1 | 0 | 0 | PB7 | PB6 | PB5 | PB4 | A3 | A2 | A1 | A0 | | 1 | 0 | 1 | PB7 | PB6 | PB5 | A4 | A3 | A2 | A1 | A0 | | 1 | 1 | 0 | PB7 | PB6 | A5 | A4 | A3 | A2 | A1 | A0 | | 1 | 1 | 1 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | Port B configuration The following two programming examples illustrate how to setup and implement an A/D conversion. In the first example, the method of polling the EOCB bit in the ADCR register is used to detect when the conversion cycle is complete, whereas in the second example, the A/D interrupt is used to determine when the conversion is complete. Example: using EOCB Polling Method to detect end of conversion clr INTC0.3 ; disable A/D interrupt in interrupt control register mov a,00100000B mov ADCR,a ; setup ADCR register to configure Port PB0~PB3 as A/D inputs and select ; AN0 to be connected to the A/D converter mov a,00000001B mov ACSR,a ; setup the ACSR register to select f<sub>SYS</sub>/8 as the A/D clock Start\_conversion: clr ADCR.7 set ADCR.7 ; reset A/D clr ADCR.7 ; start A/D Polling EOC: sz ADCR.6 ; poll the ADCR register EOCB bit to detect end of A/D conversion imp polling EOC ; continue polling mov a,ADRH ; read conversion result from the high byte ADRH register mov adrh\_buffer,a ; save result to user defined register mov a,ADRL ; read conversion result from the low byte ADRL register mov adrl\_buffer,a ; save result to user defined register : jmp start\_conversion ; start next A/D conversion Example: using Interrupt method to detect end of conversion set INTC0.0 ; interrupt global enable set INTC0.3 ; enable A/D interrupt in interrupt control register mov a,00100000B mov ADCR,a ; setup ADCR register to configure Port PB0~PB3 as A/D inputs and select ; AN0 to be connected to the A/D converter mov a,00000001B mov ACSR,a ; setup the ACSR register to select f<sub>SYS</sub>/8 as the A/D clock start\_conversion: clr ADCR.7 set ADCR.7 ; reset A/D clr ADCR.7 ; start A/D ; interrupt service routine EOC\_service routine: mov a\_buffer,a ; save ACC to user defined register mov a,ADRH ; read conversion result from the high byte ADRH register mov adrh\_buffer,a ; save result to user defined register mov a,ADRL ; read conversion result from the low byte ADRL register mov adrl\_buffer,a ; save result to user defined register clr ADCR.7 set ADCR.7 ; reset A/D clr ADCR.7 ; start A/D mov a,a\_buffer ; restore ACC from temporary storage reti Note: A/D clock must be fsys/2, fsys/8 or fsys/32 A/D conversion timing #### Low Voltage Reset - LVR The microcontroller provides low voltage reset circuit in order to monitor the supply voltage of the device. If the supply voltage of the device is within the range 0.9V~3.3V, such as changing a battery, the LVR will automatically reset the device internally. The LVR includes the following specifications: - The low voltage (0.9V~3.3V) has to remain in their original state to exceed 1ms. If the low voltage state does not exceed 1ms, the LVR will ignore it and do not perform a reset function. - The LVR uses the "OR" function with the external RES signal to perform chip reset. The relationship between $V_{\text{DD}}$ and $V_{\text{LVR}}$ is shown below. Note: V<sub>OPR</sub> is the voltage range for proper chip operation at 4MHz system clock. #### I<sup>2</sup>C Bus Serial Interface I<sup>2</sup>C Bus is implemented in the device. The I<sup>2</sup>C Bus is a bidirectional two-wire lines. The data line and clock line are implement in SDA pin and SCL pin. The SDA and SCL are NMOS open drain output pin. They must connect a pull-high resistor respectively. Using the $I^2C$ Bus, the device has two ways to transfer data. One is in slave transmit mode, the other is in slave receive mode. There are four registers related to $I^2C$ Bus; HADR([20H]), HCR([21H]), HSR([22H]), HDR([23H]). The HADR register is the slave address setting of the device, if the master sends the calling address which match, it means that this device is selected. The HCR is $I^2C$ Bus control register which defines the device enable or disable the $I^2C$ Bus as a transmitter or as a receiver. The HSR is $I^2C$ Bus status register, it responds with the $I^2C$ Bus status. The HDR is input/output data register, data to transmit or receive must be via the HDR register. The I<sup>2</sup>C Bus control register contains three bits. The HEN bit define the enable or disable the I<sup>2</sup>C Bus. If the data wants transfer via I<sup>2</sup>C Bus, this bit must be set. The HTX bit defines whether the I<sup>2</sup>C Bus is in transmit or receive mode. If the device is as a transmitter, this bit must be set to "1". The TXAK defines the transmit acknowledge signal, when the device received 8-bit data, the device sends this bit to I<sup>2</sup>C Bus at the 9th clock. If the receiver wants to continue to receive the next data, this bit must be reset to "0" before receiving data. The $I^2C$ Bus status register contains 5 bits. The HCF bit is reset to "0" when one data byte is being transferred. If one data transfer is completed, this bit is set to "1". The HASS bit is set "1" when the address is match, and the $I^2C$ Bus interrupt request flag is set to "1". If the interrupt is enabled and the stack is not full, a subroutine call to Note: \*1: To make sure that the system oscillator has stabilized, the SST provides an extra delay of 1024 system clock pulses before entering the normal operation. \*2: Since low voltage state has to be maintained in its original state for over 1ms, therefore after 1ms delay, the device enters the reset mode. Low voltage reset location 10H will occur. Writing data to the I<sup>2</sup>C Bus control register clears HAAS bit. If the address is not match, this bit is reset to "0". The HBB bit is set to respond the I<sup>2</sup>C Bus is busy. It mean that a START signal is detected. This bit is reset to "0" when the I2C Bus is not busy. It means that a STOP signal is detected and the I<sup>2</sup>C Bus is free. The SRW bit defines the read/write command bit, if the calling address is match. When HAAS is set to "1", the device check SRW bit to determine whether the device is working in transmit or receive mode. When SRW bit is set "1", it means that the master wants to read data from I<sup>2</sup>C Bus, the slave device must write data to I<sup>2</sup>C Bus, so the slave device is working in transmit mode. When SRW is reset to "0", it means that the master wants to write data to I<sup>2</sup>C Bus, the slave device must read data from the bus, so the slave device is working in receive mode. The RXAK bit is reset "0" indicates an acknowledges signal has been received. In the transmit mode, the transmitter checks RXAK bit to know the receiver which wants to receive the next data byte, so the transmitter continue to write data to the I<sup>2</sup>C Bus until the RXAK bit is set to "1" and the transmitter releases the SDA line, so that the master can send the STOP signal to release the bus. The HADR bit7-bit1 define the device slave address. At the beginning of transfer, the master must select a device by sending the address of the slave device. The bit 0 is unused and is not defined. If the I<sup>2</sup>C Bus receives a start signal, all slave device notice the continuity of the 8-bit data. The front of 7 bits is slave address and the first bit is MSB. If the address is match, the HAAS status bit is set and generate an I<sup>2</sup>C Bus interrupt. In the ISR, the slave device must check the HAAS bit to know the I<sup>2</sup>C Bus interrupt comes from the slave address that has match or completed one 8-bit data transfer. The last bit of the 8-bit data is read/write command bit, it responds in SRW bit. The slave will check the SRW bit to know if the master wants to transmit or receive data. The device check SRW bit to know it is as a transmitter or receiver. | Bit7~Bit1 | Bit0 | |---------------|------| | Slave Address | _ | Note: "-" means undefined #### HADR register The HDR register is the $I^2C$ Bus input/output data register. Before transmitting data, the HDR must write the data which we want to transmit. Before receiving data, the device must dummy read data from HDR. Transmit or Receive data from $I^2C$ Bus must be via the HDR register. At the beginning of the transfer of the $I^2C$ Bus, the device must initial the bus, the following are the notes for initialing the $I^2C$ Bus. Note: - 1. Write the $I^2C$ Bus address register (HADR) to define its own slave address. - 2. Set HEN bit of $I^2C$ Bus control register (HCR) bit 0 to enable the $I^2C$ Bus. | Label<br>(HCR) | Bits | Function | |----------------|------|--------------------------------------------------------------------------------| | HEN 7 | | To enable or disable I <sup>2</sup> C Bus function (0= disable; 1= enable) | | _ | 6~5 | Unused bit, read as "0" | | нтх | 4 | To define the transmit/receive mode (0= receive mode; 1= transmit) | | TXAK | 3 | To enable or disable transmit acknowledge (0=acknowledge; 1=don't acknowledge) | | _ | 2~0 | Unused bit, read as "0" | HCR register 3. Set EHI bit of the interrupt control register 1 (INTC1) bit 0 to enable the $I^2C$ Bus interrupt. | Label<br>(HSR) | Bits | Function | |----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HCF | 7 | HCF is clear to "0" when one data byte is being transferred, HCF is set to "1" indicating 8-bit data communication has been finished. | | HAAS | 6 | HAAS is set to "1" when the calling address has matched, and I <sup>2</sup> C Bus interrupt will occur and HIF is set. | | НВВ | 5 | HBB is set to "1" when I <sup>2</sup> C Bus is busy and HBB is cleared to "0" means that the I <sup>2</sup> C Bus is not busy. | | _ | 4~3 | Unused bit, read as "0" | | SRW 2 | | SRW is set to "1" when the master wants to read data from the I <sup>2</sup> C Bus, so the slave must transmit data to the master. SRW is cleared to "0" when the master wants to write data to the I <sup>2</sup> C Bus, so the slave must receive data from the master. | | _ | 1 | Unused bit, read as "0" | | RXAK | 0 | RXAK is cleared to "0" when the master receives an 8-bit data and acknowledgment at the 9th clock, RXAK is set to "1" means not acknowledged. | HSR register # Start Signal The START signal is generated only by the master device. The other device in the bus must detect the START signal to set the $\rm I^2C$ Bus busy bit (HBB). The START signal is SDA line from high to low, when SCL is high. #### **Slave Address** The master must select a device for transferring the data by sending the slave device address after the START signal. All device in the $I^2C$ Bus will receive the $I^2C$ Bus slave address (7 bits) to compare with its own slave address (7 bits). If the slave address is matched, the slave device will generate an interrupt and save the following bit (8th bit) to SRW bit and sends an acknowledge bit (low level) to the 9th bit. The slave device also sets the status flag (HAAS), when the slave address is matched. In interrupt subroutine, check HAAS bit to know whether the $I^2C$ Bus interrupt comes from a slave address that is matched or a data byte transfer is completed. When the slave address is matched, the device must be in transmit mode or receive mode and write data to HDR or dummy read from HDR to release the SCL line. #### **SRW Bit** The SRW bit means that the master device wants to read from or write to the $I^2C$ Bus. The slave device check this bit to understand itself if it is a transmitter or a receiver. The SRW bit is set to "1" means that the master wants to read data from the $I^2C$ Bus, so the slave device must write data to a bus as a transmitter. The SRW is cleared to "0" means that the master wants to write data to the $I^2C$ Bus, so the slave device must read data from the $I^2C$ Bus as a receiver. I<sup>2</sup>C communication timing diagram #### Acknowledge Bit One of the slave device generates an acknowledge signal, when the slave address is matched. The master device can check this acknowledge bit to know if the slave device accepts the calling address. If no acknowledge bit, the master must send a STOP bit and end the communication. When the I<sup>2</sup>C Bus status register bit 6 HAAS is high, it means the address is matched, so the slave must check SRW as a transmitter (set HTX) to "1" or as a receiver (clear HTX) to "0". #### **Data Byte** The data is 8 bits and is sent after the slave device has acknowledges the slave address. The first bit is MSB and the 8th bit is LSB. The receiver sends the acknowledge signal ("0") and continues to receive the next one byte data. If the transmitter checks and there's no acknowledge signal, then it release the SDA line, and the master sends a STOP signal to release the I<sup>2</sup>C Bus. The data is stored in the HDR register. The transmitter must write data to the HDR before transmit data and the receiver must read data from the HDR after receiving data. Data timing diagram Rev. 1.30 24 March 26, 2003 #### Receive Acknowledge Bit When the receiver wants to continue to receive the next data byte, it generates an acknowledge bit (TXAK) at the 9th clock. The transmitter checks the acknowledge bit (RXAK) to continue to write data to the I<sup>2</sup>C Bus or change to receive mode and dummy read the HDR register to release the SDA line and the master sends the STOP signal. #### **Options** The following table shows all kinds of options in the microcontroller. All of the options must be defined to ensure proper system function. | No. | Options | | | | | | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 1 | OSC type selection. This option is to decide if an RC or crystal oscillator is chosen as system clock. | | | | | | | 2 | WDT source selection. There are three types of selection: on-chip RC oscillator, instruction clock or disable the WDT. | | | | | | | 3 | CLRWDT times selection. This option defines how to clear the WDT by instruction. "One time" means that the CLR WDT instruction clear the WDT. "Two times" means only if both of the CLR WDT1 and CLR WDT2 instructions have been cuted, then WDT can be cleared. | | | | | | | 4 | Wake-up selection. This option defines the wake-up function activity. External I/O pins (PA only) all have the capability to wake-up the chip from a HALT. | | | | | | | 5 | Pull-high selection. This option is to decide whether a pull-high resistance is visible or not in the input mode of the I/O ports. PA0~PA7, can be independently selected. | | | | | | | 6 | PFD selection: PA3: level output or PFD output | | | | | | | 7 | PWM selection: (7+1) or (6+2) mode PD0: level output or PWM0 output PD1: level output or PWM1 output | | | | | | | 8 | WDT time-out period selection. There are four types of selection: WDT clock source divided by 2 <sup>12</sup> , 2 <sup>13</sup> , 2 <sup>14</sup> and 2 <sup>15</sup> | | | | | | | 9 | Low voltage reset selection: Enable or disable LVR function. | | | | | | | 10 | I <sup>2</sup> C Bus selection:<br>PA6 and PA7: I/O or I <sup>2</sup> C Bus function | | | | | | Rev. 1.30 25 March 26, 2003 # **Application Circuits** Note: The resistance and capacitance for reset circuit should be designed to ensure that the VDD is stable and remains in a valid range of the operating voltage before bringing RES to high. Rev. 1.30 26 March 26, 2003 # **Instruction Set Summary** | Mnemonic | Description | Instruction<br>Cycle | Flag<br>Affected | |-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | Arithmetic | | | | | ADD A,[m] ADDM A,[m] ADD A,x ADC A,[m] ADCM A,[m] SUB A,x SUB A,[m] SUBM A,[m] SBC A,[m] SBCM A,[m] DAA [m] | Add data memory to ACC Add ACC to data memory Add immediate data to ACC Add data memory to ACC with carry Add ACC to data memory with carry Subtract immediate data from ACC Subtract data memory from ACC Subtract data memory from ACC with result in data memory Subtract data memory from ACC with carry Subtract data memory from ACC with carry Decimal adjust ACC for addition with result in data memory | 1<br>1(1)<br>1<br>1<br>1(1)<br>1<br>1<br>1(1)<br>1(1)<br>1(1) | Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV | | Logic Operati | on | | | | AND A,[m] OR A,[m] XOR A,[m] ANDM A,[m] ORM A,[m] XORM A,[m] AND A,x OR A,x XOR A,x CPL [m] CPLA [m] | AND data memory to ACC OR data memory to ACC Exclusive-OR data memory to ACC AND ACC to data memory OR ACC to data memory Exclusive-OR ACC to data memory AND immediate data to ACC OR immediate data to ACC Exclusive-OR immediate data to ACC Complement data memory Complement data memory with result in ACC | 1<br>1<br>1<br>1(1)<br>1(1)<br>1(1)<br>1<br>1<br>1<br>1<br>1(1) | Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z | | Increment & D | Decrement | | | | INCA [m]<br>INC [m]<br>DECA [m]<br>DEC [m] | Increment data memory with result in ACC Increment data memory Decrement data memory with result in ACC Decrement data memory | 1<br>1 <sup>(1)</sup><br>1<br>1 <sup>(1)</sup> | Z<br>Z<br>Z<br>Z | | Rotate | | | | | RRA [m] RR [m] RRCA [m] RRC [m] RLA [m] RL [m] RLCA [m] RLCA [m] | Rotate data memory right with result in ACC Rotate data memory right Rotate data memory right through carry with result in ACC Rotate data memory right through carry Rotate data memory left with result in ACC Rotate data memory left Rotate data memory left through carry with result in ACC Rotate data memory left through carry | 1<br>1(1)<br>1<br>1(1)<br>1<br>1(1)<br>1<br>1(1) | None None C C None None C | | Data Move | | | | | MOV A,[m]<br>MOV [m],A<br>MOV A,x | Move data memory to ACC Move ACC to data memory Move immediate data to ACC | 1<br>1 <sup>(1)</sup><br>1 | None<br>None<br>None | | Bit Operation | | | | | CLR [m].i<br>SET [m].i | Clear bit of data memory<br>Set bit of data memory | 1 <sup>(1)</sup> | None<br>None | | Mnemonic | Description | Instruction<br>Cycle | Flag<br>Affected | |---------------|----------------------------------------------------------|----------------------|--------------------------------------| | Branch | | | | | JMP addr | Jump unconditionally | 2 | None | | SZ [m] | Skip if data memory is zero | 1 <sup>(2)</sup> | None | | SZA [m] | Skip if data memory is zero with data movement to ACC | 1 <sup>(2)</sup> | None | | SZ [m].i | Skip if bit i of data memory is zero | 1 <sup>(2)</sup> | None | | SNZ [m].i | Skip if bit i of data memory is not zero | 1 <sup>(2)</sup> | None | | SIZ [m] | Skip if increment data memory is zero | 1 <sup>(3)</sup> | None | | SDZ [m] | Skip if decrement data memory is zero | 1 <sup>(3)</sup> | None | | SIZA [m] | Skip if increment data memory is zero with result in ACC | 1 <sup>(2)</sup> | None | | SDZA [m] | Skip if decrement data memory is zero with result in ACC | 1 <sup>(2)</sup> | None | | CALL addr | Subroutine call | 2 | None | | RET | Return from subroutine | 2 | None | | RET A,x | Return from subroutine and load immediate data to ACC | 2 | None | | RETI | Return from interrupt | 2 | None | | Table Read | | | | | TABRDC [m] | Read ROM code (current page) to data memory and TBLH | 2 <sup>(1)</sup> | None | | TABRDL [m] | Read ROM code (last page) to data memory and TBLH | 2 <sup>(1)</sup> | None | | Miscellaneous | 5 | | | | NOP | No operation | 1 | None | | CLR [m] | Clear data memory | 1 <sup>(1)</sup> | None | | SET [m] | Set data memory | 1 <sup>(1)</sup> | None | | CLR WDT | Clear Watchdog Timer | 1 | TO,PD | | CLR WDT1 | Pre-clear Watchdog Timer | 1 | TO <sup>(4)</sup> ,PD <sup>(4)</sup> | | CLR WDT2 | Pre-clear Watchdog Timer | 1 | TO <sup>(4)</sup> ,PD <sup>(4</sup> | | SWAP [m] | Swap nibbles of data memory | 1 <sup>(1)</sup> | None | | SWAPA [m] | Swap nibbles of data memory with result in ACC | 1 | None | | HALT | Enter power down mode | 1 | TO,PD | Note: x: Immediate data m: Data memory address A: Accumulator i: 0~7 number of bits addr: Program memory address - √: Flag is affected - -: Flag is not affected - <sup>(1)</sup>: If a loading to the PCL register occurs, the execution cycle of instructions will be delayed for one more cycle (four system clocks). - (2): If a skipping to the next instruction occurs, the execution cycle of instructions will be delayed for one more cycle (four system clocks). Otherwise the original instruction cycle is unchanged. - $^{(3)}$ : $^{(1)}$ and $^{(2)}$ - (4): The flags may be affected by the execution status. If the Watchdog Timer is cleared by executing the CLR WDT1 or CLR WDT2 instruction, the TO and PD are cleared. Otherwise the TO and PD flags remain unchanged. Rev. 1.30 28 March 26, 2003 #### **Instruction Definition** ADC A,[m] Add data memory and carry to the accumulator Description The contents of the specified data memory, accumulator and the carry flag are added si- multaneously, leaving the result in the accumulator. Operation $ACC \leftarrow ACC+[m]+C$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | | _ | √ | √ | √ | √ | ADCM A,[m] Add the accumulator and carry to data memory Description The contents of the specified data memory, accumulator and the carry flag are added si- multaneously, leaving the result in the specified data memory. Operation $[m] \leftarrow ACC+[m]+C$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | О | |-----|-----|----|----|----|---|----|----------| | _ | _ | _ | _ | √ | √ | √ | <b>√</b> | ADD A,[m] Add data memory to the accumulator Description The contents of the specified data memory and the accumulator are added. The result is stored in the accumulator. Operation $ACC \leftarrow ACC+[m]$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | √ | √ | √ | √ | ADD A,x Add immediate data to the accumulator Description The contents of the accumulator and the specified data are added, leaving the result in the accumulator. Operation $ACC \leftarrow ACC+x$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|--------------|---| | _ | _ | _ | _ | √ | √ | $\checkmark$ | √ | ADDM A,[m] Add the accumulator to the data memory Description The contents of the specified data memory and the accumulator are added. The result is stored in the data memory. Operation $[m] \leftarrow ACC+[m]$ | TC2 | TC1 | TO | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | √ | √ | √ | √ | AND A,[m] Logical AND accumulator with data memory Description Data in the accumulator and the specified data memory perform a bitwise logical AND op- eration. The result is stored in the accumulator. Operation $ACC \leftarrow ACC "AND" [m]$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | √ | _ | _ | AND A,x Logical AND immediate data to the accumulator Description Data in the accumulator and the specified data perform a bitwise logical AND operation. The result is stored in the accumulator. Operation ACC ← ACC "AND" x Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | √ | _ | _ | ANDM A,[m] Logical AND data memory with the accumulator Description Data in the specified data memory and the accumulator perform a bitwise logical AND op- eration. The result is stored in the data memory. Operation $[m] \leftarrow ACC "AND" [m]$ Affected flag(s) | TC2 | TC1 | TO | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | √ | _ | | CALL addr Subroutine call Description The instruction unconditionally calls a subroutine located at the indicated address. The program counter increments once to obtain the address of the next instruction, and pushes this onto the stack. The indicated address is then loaded. Program execution continues with the instruction at this address. Operation Stack $\leftarrow$ PC+1 $\mathsf{PC} \leftarrow \mathsf{addr}$ Affected flag(s) | Т | C2 | TC1 | ТО | PD | OV | Z | AC | С | |---|----|-----|----|----|----|---|----|---| | | _ | _ | _ | _ | _ | _ | _ | _ | CLR [m] Clear data memory Description The contents of the specified data memory are cleared to 0. Operation $[m] \leftarrow 00H$ | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | CLR [m].i Clear bit of data memory Description The bit i of the specified data memory is cleared to 0. Operation $[m].i \leftarrow 0$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | CLR WDT Clear Watchdog Timer Description The WDT is cleared (clears the WDT). The power down bit (PD) and time-out bit (TO) are cleared. Operation $WDT \leftarrow 00H$ PD and TO $\leftarrow$ 0 Affected flag(s) | TC2 | TC1 | TO | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | 0 | 0 | _ | _ | | _ | CLR WDT1 Preclear Watchdog Timer Description Together with CLR WDT2, clears the WDT. PD and TO are also cleared. Only execution of this instruction without the other preclear instruction just sets the indicated flag which implies this instruction has been executed and the TO and PD flags remain unchanged. Operation $WDT \leftarrow 00H^*$ PD and TO $\leftarrow$ 0\* Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | 0* | 0* | _ | _ | _ | _ | CLR WDT2 Preclear Watchdog Timer Description Together with CLR WDT1, clears the WDT. PD and TO are also cleared. Only execution of this instruction without the other preclear instruction, sets the indicated flag which implies this instruction has been executed and the TO and PD flags remain unchanged. Operation WDT $\leftarrow$ 00H\* PD and TO $\leftarrow 0^*$ Affected flag(s) | TC2 | TC1 | TO | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | 0* | 0* | _ | _ | _ | _ | CPL [m] Complement data memory Description Each bit of the specified data memory is logically complemented (1's complement). Bits which previously contained a 1 are changed to 0 and vice-versa. Operation $[m] \leftarrow [\overline{m}]$ | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|----------|----|---| | _ | _ | _ | _ | _ | <b>√</b> | _ | _ | CPLA [m] Complement data memory and place result in the accumulator Description Each bit of the specified data memory is logically complemented (1's complement). Bits which previously contained a 1 are changed to 0 and vice-versa. The complemented result is stored in the accumulator and the contents of the data memory remain unchanged. Operation $ACC \leftarrow [\overline{m}]$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | | _ | √ | _ | _ | DAA [m] Decimal-Adjust accumulator for addition Description The accumulator value is adjusted to the BCD (Binary Coded Decimal) code. The accumulator value is adjusted to the BCD (Binary Coded Decimal) code. lator is divided into two nibbles. Each nibble is adjusted to the BCD code and an internal carry (AC1) will be done if the low nibble of the accumulator is greater than 9. The BCD adjustment is done by adding 6 to the original value if the original value is greater than 9 or a carry (AC or C) is set; otherwise the original value remains unchanged. The result is stored in the data memory and only the carry flag (C) may be affected. Operation If ACC.3~ACC.0 >9 or AC=1 then [m].3~[m].0 $\leftarrow$ (ACC.3~ACC.0)+6, AC1= $\overline{AC}$ else [m].3~[m].0 $\leftarrow$ (ACC.3~ACC.0), AC1=0 and If ACC.7~ACC.4+AC1 >9 or C=1 then [m].7~[m].4 $\leftarrow$ ACC.7~ACC.4+6+AC1,C=1 else [m].7~[m].4 $\leftarrow$ ACC.7~ACC.4+AC1,C=C Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|----------| | _ | _ | _ | _ | | _ | _ | <b>V</b> | **DEC [m]** Decrement data memory Description Data in the specified data memory is decremented by 1. Operation $[m] \leftarrow [m]-1$ Affected flag(s) | TC2 | TC1 | TO | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | | | _ | _ | √ | | _ | **DECA [m]** Decrement data memory and place result in the accumulator Description Data in the specified data memory is decremented by 1, leaving the result in the accumula- tor. The contents of the data memory remain unchanged. Operation $ACC \leftarrow [m]-1$ | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | √ | _ | _ | HALT Enter power down mode Description This instruction stops program execution and turns off the system clock. The contents of the RAM and registers are retained. The WDT and prescaler are cleared. The power down bit (PD) is set and the WDT time-out bit (TO) is cleared. Operation $PC \leftarrow PC+1$ $PD \leftarrow 1$ $TO \leftarrow 0$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | 0 | 1 | _ | _ | _ | _ | INC [m] Increment data memory Description Data in the specified data memory is incremented by 1 Operation $[m] \leftarrow [m]+1$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | √ | _ | _ | INCA [m] Increment data memory and place result in the accumulator Description Data in the specified data memory is incremented by 1, leaving the result in the accumula- tor. The contents of the data memory remain unchanged. Operation $ACC \leftarrow [m]+1$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | √ | _ | _ | JMP addr Directly jump Description The program counter are replaced with the directly-specified address unconditionally, and control is passed to this destination. Operation $PC \leftarrow addr$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | MOV A,[m] Move data memory to the accumulator Description The contents of the specified data memory are copied to the accumulator. Operation $ACC \leftarrow [m]$ | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | MOV A,x Move immediate data to the accumulator Description The 8-bit data specified by the code is loaded into the accumulator. Operation $ACC \leftarrow x$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | MOV [m],A Move the accumulator to data memory Description The contents of the accumulator are copied to the specified data memory (one of the data memories). Operation $[m] \leftarrow ACC$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | NOP No operation Description No operation is performed. Execution continues with the next instruction. Operation $PC \leftarrow PC+1$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | OR A,[m] Logical OR accumulator with data memory Description Data in the accumulator and the specified data memory (one of the data memories) per- form a bitwise logical\_OR operation. The result is stored in the accumulator. Operation $ACC \leftarrow ACC "OR" [m]$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | | | _ | _ | √ | | _ | OR A,x Logical OR immediate data to the accumulator Description Data in the accumulator and the specified data perform a bitwise logical\_OR operation. The result is stored in the accumulator. Operation $ACC \leftarrow ACC "OR" x$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | √ | _ | _ | ORM A,[m] Logical OR data memory with the accumulator Description Data in the data memory (one of the data memories) and the accumulator perform a bitwise logical\_OR operation. The result is stored in the data memory. Operation $[m] \leftarrow ACC "OR" [m]$ | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|----------|----|---| | _ | _ | _ | _ | _ | <b>√</b> | _ | _ | **RET** Return from subroutine Description The program counter is restored from the stack. This is a 2-cycle instruction. Operation $PC \leftarrow Stack$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | **RET A,x** Return and place immediate data in the accumulator Description The program counter is restored from the stack and the accumulator loaded with the speci- fied 8-bit immediate data. Operation $PC \leftarrow Stack$ $ACC \leftarrow x$ Affected flag(s) | TC2 | TC1 | TO | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | | _ | **RETI** Return from interrupt Description The program counter is restored from the stack, and interrupts are enabled by setting the EMI bit. EMI is the enable master (global) interrupt bit. Operation $PC \leftarrow Stack$ $EMI \leftarrow 1$ Affected flag(s) | TC2 | TC1 | TO | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | | _ | _ | _ | RL [m] Rotate data memory left Description The contents of the specified data memory are rotated 1 bit left with bit 7 rotated into bit 0. Operation [m].(i+1) $\leftarrow$ [m].i; [m].i:bit i of the data memory (i=0 $\sim$ 6) $[m].0 \leftarrow [m].7$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | RLA [m] Rotate data memory left and place result in the accumulator Description Data in the specified data memory is rotated 1 bit left with bit 7 rotated into bit 0, leaving the rotated result in the accumulator. The contents of the data memory remain unchanged. Operation ACC.(i+1) $\leftarrow$ [m].i; [m].i:bit i of the data memory (i=0~6) $ACC.0 \leftarrow [m].7$ | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | RLC [m] Rotate data memory left through carry Description The contents of the specified data memory and the carry flag are rotated 1 bit left. Bit 7 re- places the carry bit; the original carry flag is rotated into the bit 0 position. Operation [m].(i+1) $\leftarrow$ [m].i; [m].i:bit i of the data memory (i=0~6) $[m].0 \leftarrow C$ $C \leftarrow [m].7$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | √ | RLCA [m] Rotate left through carry and place result in the accumulator Description Data in the specified data memory and the carry flag are rotated 1 bit left. Bit 7 replaces the carry bit and the original carry flag is rotated into bit 0 position. The rotated result is stored in the accumulator but the contents of the data memory remain unchanged. Operation $ACC.(i+1) \leftarrow [m].i; [m].i: bit \ i \ of \ the \ data \ memory \ (i=0~6)$ $\begin{array}{c} \mathsf{ACC.0} \leftarrow \mathsf{C} \\ \mathsf{C} \ \leftarrow [\mathsf{m}].7 \end{array}$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | √ | RR [m] Rotate data memory right Description The contents of the specified data memory are rotated 1 bit right with bit 0 rotated to bit 7. Operation [m].i $\leftarrow$ [m].(i+1); [m].i:bit i of the data memory (i=0~6) $[m].7 \leftarrow [m].0$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | | _ | _ | _ | _ | _ | RRA [m] Rotate right and place result in the accumulator Description Data in the specified data memory is rotated 1 bit right with bit 0 rotated into bit 7, leaving the rotated result in the accumulator. The contents of the data memory remain unchanged. Operation ACC.(i) $\leftarrow$ [m].(i+1); [m].i:bit i of the data memory (i=0~6) $ACC.7 \leftarrow [m].0$ Affected flag(s) | TC2 | TC1 | TO | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | | _ | _ | _ | _ | _ | _ | | RRC [m] Rotate data memory right through carry Description The contents of the specified data memory and the carry flag are together rotated 1 bit right. Bit 0 replaces the carry bit; the original carry flag is rotated into the bit 7 position. Operation [m].i $\leftarrow$ [m].(i+1); [m].i:bit i of the data memory (i=0~6) $[m].7 \leftarrow C$ $C \leftarrow [m].0$ | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | √ | RRCA [m] Rotate right through carry and place result in the accumulator Description Data of the specified data memory and the carry flag are rotated 1 bit right. Bit 0 replaces the carry bit and the original carry flag is rotated into the bit 7 position. The rotated result is stored in the accumulator. The contents of the data memory remain unchanged. Operation ACC.i $\leftarrow$ [m].(i+1); [m].i:bit i of the data memory (i=0~6) $\begin{array}{c} \mathsf{ACC.7} \leftarrow \mathsf{C} \\ \mathsf{C} \leftarrow [\mathsf{m}].0 \end{array}$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|----------| | _ | 1 | | _ | _ | _ | | <b>√</b> | SBC A,[m] Subtract data memory and carry from the accumulator Description The contents of the specified data memory and the complement of the carry flag are sub- tracted from the accumulator, leaving the result in the accumulator. Operation $ACC \leftarrow ACC+[m]+C$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|--------------|----------| | _ | | | _ | √ | √ | $\checkmark$ | <b>√</b> | SBCM A,[m] Subtract data memory and carry from the accumulator Description The contents of the specified data memory and the complement of the carry flag are sub- tracted from the accumulator, leaving the result in the data memory. Operation $[m] \leftarrow ACC + \overline{[m]} + C$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|--------------|---|----|---| | | _ | _ | | $\checkmark$ | √ | √ | √ | SDZ [m] Skip if decrement data memory is 0 Description The contents of the specified data memory are decremented by 1. If the result is 0, the next instruction is skipped. If the result is 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction. tion (2 cycles). Otherwise proceed with the next instruction (1 cycle). Operation Skip if ([m]-1)=0, $[m] \leftarrow ([m]-1)$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | | _ | _ | _ | | _ | **SDZA [m]** Decrement data memory and place result in ACC, skip if 0 Description The contents of the specified data memory are decremented by 1. If the result is 0, the next instruction is skipped. The result is stored in the accumulator but the data memory remains unchanged. If the result is 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (2 cycles). Otherwise preced with the post instruction (4 cycles). cles). Otherwise proceed with the next instruction (1 cycle). Operation Skip if ([m]-1)=0, ACC $\leftarrow$ ([m]-1) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | SET [m] Set data memory Description Each bit of the specified data memory is set to 1. Operation $[m] \leftarrow FFH$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | SET [m]. i Set bit of data memory Description Bit i of the specified data memory is set to 1. Operation [m].i $\leftarrow$ 1 Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | SIZ [m] Skip if increment data memory is 0 Description The contents of the specified data memory are incremented by 1. If the result is 0, the fol- lowing instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (2 cycles). Otherwise proceed with the next instruction (1 cycle). Operation Skip if ([m]+1)=0, $[m] \leftarrow ([m]+1)$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | SIZA [m] Increment data memory and place result in ACC, skip if 0 Description The contents of the specified data memory are incremented by 1. If the result is 0, the next instruction is skipped and the result is stored in the accumulator. The data memory remains unchanged. If the result is 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (2 cycles). Otherwise proceed with the next instruction (1 cycle). Operation Skip if ([m]+1)=0, ACC $\leftarrow$ ([m]+1) Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | **SNZ** [m].i Skip if bit i of the data memory is not 0 Description If bit i of the specified data memory is not 0, the next instruction is skipped. If bit i of the data memory is not 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (2 cycles). Other- wise proceed with the next instruction (1 cycle). Operation Skip if [m].i≠0 | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | SUB A,[m] Subtract data memory from the accumulator Description The specified data memory is subtracted from the contents of the accumulator, leaving the result in the accumulator. Operation $ACC \leftarrow ACC+[\overline{m}]+1$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | √ | √ | √ | √ | SUBM A,[m] Subtract data memory from the accumulator Description The specified data memory is subtracted from the contents of the accumulator, leaving the result in the data memory. Operation $[m] \leftarrow ACC + [\overline{m}] + 1$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|--------------|----------| | _ | _ | _ | _ | √ | √ | $\checkmark$ | <b>√</b> | SUB A,x Subtract immediate data from the accumulator Description The immediate data specified by the code is subtracted from the contents of the accumula- tor, leaving the result in the accumulator. Operation $ACC \leftarrow ACC + x + 1$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|--------------|---|----|---| | _ | _ | _ | _ | $\checkmark$ | √ | √ | √ | **SWAP [m]** Swap nibbles within the data memory Description The low-order and high-order nibbles of the specified data memory (1 of the data memo- ries) are interchanged. Operation [m].3~[m].0 $\leftrightarrow$ [m].7~[m].4 Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | | _ | **SWAPA [m]** Swap data memory and place result in the accumulator Description The low-order and high-order nibbles of the specified data memory are interchanged, writ- ing the result to the accumulator. The contents of the data memory remain unchanged. Operation ACC.3~ACC.0 $\leftarrow$ [m].7~[m].4 $ACC.7\sim ACC.4 \leftarrow [m].3\sim [m].0$ | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | SZ [m] Skip if data memory is 0 Description If the contents of the specified data memory are 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (2 cycles). Otherwise proceed with the next instruction (1 cycle). Operation Skip if [m]=0 Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | **SZA [m]** Move data memory to ACC, skip if 0 Description The contents of the specified data memory are copied to the accumulator. If the contents is 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (2 cycles). Otherwise proceed with the next instruction (1 cycle). Operation Skip if [m]=0 Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | SZ [m].i Skip if bit i of the data memory is 0 Description If bit i of the specified data memory is 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruc- tion (2 cycles). Otherwise proceed with the next instruction (1 cycle). Operation Skip if [m].i=0 Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | | _ | _ | _ | TABRDC [m] Move the ROM code (current page) to TBLH and data memory Description The low byte of ROM code (current page) addressed by the table pointer (TBLP) is moved to the specified data memory and the high byte transferred to TBLH directly. Operation $[m] \leftarrow ROM \text{ code (low byte)}$ TBLH ← ROM code (high byte) Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | **TABRDL [m]** Move the ROM code (last page) to TBLH and data memory Description The low byte of ROM code (last page) addressed by the table pointer (TBLP) is moved to the data memory and the high byte transferred to TBLH directly. Operation $[m] \leftarrow ROM \text{ code (low byte)}$ TBLH ← POM code (high byte) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | XOR A,[m] Logical XOR accumulator with data memory Description Data in the accumulator and the indicated data memory perform a bitwise logical Exclu- sive\_OR operation and the result is stored in the accumulator. Operation $ACC \leftarrow ACC "XOR" [m]$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | √ | _ | _ | XORM A,[m] Logical XOR data memory with the accumulator Description Data in the indicated data memory and the accumulator perform a bitwise logical Exclu- sive\_OR operation. The result is stored in the data memory. The 0 flag is affected. Operation $[m] \leftarrow ACC "XOR" [m]$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | √ | _ | _ | XOR A,x Logical XOR immediate data to the accumulator Description Data in the accumulator and the specified data perform a bitwise logical Exclusive\_OR op- eration. The result is stored in the accumulator. The 0 flag is affected. Operation $ACC \leftarrow ACC "XOR" x$ | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | √ | _ | _ | # **Package Information** 24-pin SKDIP (300mil) Outline Dimensions | Crombal | | Dimensions in mil | | |---------|------|-------------------|------| | Symbol | Min. | Nom. | Max. | | Α | 1235 | _ | 1265 | | В | 255 | _ | 265 | | С | 125 | _ | 135 | | D | 125 | _ | 145 | | E | 16 | _ | 20 | | F | 50 | _ | 70 | | G | _ | 100 | _ | | Н | 295 | _ | 315 | | I | 345 | _ | 360 | | α | 0° | _ | 15° | ## 28-pin SKDIP (300mil) Outline Dimensions | Completed. | Dimensions in mil | | | |------------|-------------------|------|------| | Symbol | Min. | Nom. | Max. | | Α | 1375 | _ | 1395 | | В | 278 | _ | 298 | | С | 125 | _ | 135 | | D | 125 | _ | 145 | | E | 16 | _ | 20 | | F | 50 | _ | 70 | | G | _ | 100 | _ | | Н | 295 | _ | 315 | | 1 | 330 | _ | 375 | | α | 0° | _ | 15° | ## 24-pin SOP (300mil) Outline Dimensions | Symbol | Dimensions in mil | | | |--------|-------------------|------|------| | | Min. | Nom. | Max. | | Α | 394 | _ | 419 | | В | 290 | _ | 300 | | С | 14 | _ | 20 | | C' | 590 | _ | 614 | | D | 92 | _ | 104 | | E | _ | 50 | _ | | F | 4 | _ | _ | | G | 32 | _ | 38 | | Н | 4 | _ | 12 | | α | 0° | _ | 10° | #### 28-pin SOP (300mil) Outline Dimensions | Symbol | Dimensions in mil | | | |--------|-------------------|------|------| | | Min. | Nom. | Max. | | Α | 394 | _ | 419 | | В | 290 | _ | 300 | | С | 14 | _ | 20 | | C' | 697 | _ | 713 | | D | 92 | _ | 104 | | Е | _ | 50 | _ | | F | 4 | _ | _ | | G | 32 | _ | 38 | | Н | 4 | _ | 12 | | α | 0° | _ | 10° | # **Product Tape and Reel Specifications** ## **Reel Dimensions** #### SOP 24W | Symbol | Description | Dimensions in mm | |--------|-----------------------|------------------| | Α | Reel Outer Diameter | 330±1.0 | | В | Reel Inner Diameter | 62±1.5 | | С | Spindle Hole Diameter | 13.0+0.5<br>-0.2 | | D | Key Slit Width | 2.0±0.5 | | T1 | Space Between Flange | 24.8+0.3<br>-0.2 | | T2 | Reel Thickness | 30.2±0.2 | ## SOP 28W (300mil) | Symbol | Description | Dimensions in mm | |--------|-----------------------|------------------| | Α | Reel Outer Diameter | 330±1.0 | | В | Reel Inner Diameter | 62±1.5 | | С | Spindle Hole Diameter | 13.0+0.5<br>-0.2 | | D | Key Slit Width | 2.0±0.5 | | T1 | Space Between Flange | 24.8+0.3<br>-0.2 | | T2 | Reel Thickness | 30.2±0.2 | ## **Carrier Tape Dimensions** ## SOP 24W | Symbol | Description | Dimensions in mm | |--------|------------------------------------------|------------------| | W | Carrier Tape Width | 24.0±0.3 | | Р | Cavity Pitch | 12.0±0.1 | | E | Perforation Position | 1.75±0.1 | | F | Cavity to Perforation (Width Direction) | 11.5±0.1 | | D | Perforation Diameter | 1.55+0.1 | | D1 | Cavity Hole Diameter | 1.5+0.25 | | P0 | Perforation Pitch | 4.0±0.1 | | P1 | Cavity to Perforation (Length Direction) | 2.0±0.1 | | A0 | Cavity Length | 10.9±0.1 | | В0 | Cavity Width | 15.9±0.1 | | K0 | Cavity Depth | 3.1±0.1 | | t | Carrier Tape Thickness | 0.35±0.05 | | С | Cover Tape Width | 21.3 | ## SOP 28W | Symbol | Description | Dimensions in mm | |--------|------------------------------------------|------------------| | W | Carrier Tape Width | 24.0±0.3 | | Р | Cavity Pitch | 12.0±0.1 | | Е | Perforation Position | 1.75±0.1 | | F | Cavity to Perforation (Width Direction) | 11.5±0.1 | | D | Perforation Diameter | 1.5+0.1 | | D1 | Cavity Hole Diameter | 1.5+0.25 | | P0 | Perforation Pitch | 4.0±0.1 | | P1 | Cavity to Perforation (Length Direction) | 2.0±0.1 | | A0 | Cavity Length | 10.85±0.1 | | B0 | Cavity Width | 18.34±0.1 | | K0 | Cavity Depth | 2.97±0.1 | | t | Carrier Tape Thickness | 0.35±0.01 | | С | Cover Tape Width | 21.3 | #### Holtek Semiconductor Inc. (Headquarters) No.3, Creation Rd. II, Science-based Industrial Park, Hsinchu, Taiwan Tel: 886-3-563-1999 Fax: 886-3-563-1189 http://www.holtek.com.tw # Holtek Semiconductor Inc. (Sales Office) 11F, No.576, Sec.7 Chung Hsiao E. Rd., Taipei, Taiwan Tel: 886-2-2782-9635 Fax: 886-2-2782-9636 Fax: 886-2-2782-7128 (International sales hotline) #### Holtek Semiconductor (Shanghai) Inc. 7th Floor, Building 2, No.889, Yi Shan Rd., Shanghai, China Tel: 021-6485-5560 Fax: 021-6485-0313 http://www.holtek.com.cn #### Holtek Semiconductor (Hong Kong) Ltd. Block A, 3/F, Tin On Industrial Building, 777-779 Cheung Sha Wan Rd., Kowloon, Hong Kong Tel: 852-2-745-8288 Tel: 852-2-745-8288 Fax: 852-2-742-8657 #### Holmate Semiconductor, Inc. 46712 Fremont Blvd., Fremont, CA 94538 Tel: 510-252-9880 Fax: 510-252-9885 http://www.holmate.com #### Copyright © 2003 by HOLTEK SEMICONDUCTOR INC. The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek's products are not authorized for use as critical components in life support devices or systems. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.tw.