### **General Description** The MAX1123 is a monolithic 10-bit, 210Msps analogto-digital converter (ADC) optimized for outstanding dynamic performance at high IF frequencies up to 500MHz. The product operates with conversion rates of up to 210Msps while consuming only 460mW. At 210Msps and an input frequency of 100MHz, the MAX1123 achieves a spurious-free dynamic range (SFDR) of 74.5dBc. Its excellent signal-to-noise ratio (SNR) of 57.4dB at 10MHz remains flat (within 1.5dB) for input tones up to 500MHz. This makes the MAX1123 ideal for wideband applications such as digital predistortion in cellular base-station transceiver systems. The MAX1123 requires a single 1.8V supply. The analog input is designed for either differential or singleended operation and can be AC- or DC-coupled. The ADC also features a selectable on-chip divide-by-2 clock circuit, which allows the user to apply clock frequencies as high as 420MHz. This helps to reduce the phase noise of the input clock source. A differential LVDS sampling clock is recommended for best performance. The converter's digital outputs are LVDS compatible, and the data format can be selected to be either two's complement or offset binary. The MAX1123 is available in a 68-pin QFN with exposed paddle (EP) and is specified over the industrial (-40°C to +85°C) temperature range. For pin-compatible, lower and higher speed versions of the MAX1123, refer to the MAX1122 (170Msps) and the MAX1124 (250Msps) data sheets. For a higher speed, pin-compatible 8-bit version of the MAX1123, refer to the MAX1121 data sheet. ## **Applications** Wireless and Wired Broadband Communication Cable-Head End Systems Digital Predistortion Receivers Communications Test Equipment Radar and Satellite Subsystems Antenna Array Processing ### **Features** - **♦ 210Msps Conversion Rate** - ♦ SNR = 57.4dB/56dB at f<sub>IN</sub> = 100MHz/500MHz - ♦ SFDR = 74.5dBc/62.6dBc at f<sub>IN</sub> = 100MHz/500MHz - ♦ NPR = 53.6dB at fNOTCH = 28.8MHz - ♦ Single 1.8V Supply - ♦ 460mW Power Dissipation at 210Msps - ♦ On-Chip Track-and-Hold and Internal Reference - ♦ On-Chip Selectable Divide-by-2 Clock Input - ♦ LVDS Digital Outputs with Data Clock Output - **♦** Evaluation Kit Available (Order MAX1124EVKIT) ### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |------------|----------------|-------------| | MAX1123EGK | -40°C to +85°C | 68 QFN-EP* | <sup>\*</sup>EP = Exposed paddle. ## Pin Configuration #### **ABSOLUTE MAXIMUM RATINGS** | AVCC to AGND | 0.3V to +2.1V | Continuous | |---------------------------------|-----------------------------------|-------------| | OV <sub>CC</sub> to OGND | 0.3V to +2.1V | 68-Pin Q | | AGND to OGND | 0.3V to +0.3V | Operating 7 | | Analog Inputs to AGND | 0.3V to (AV <sub>CC</sub> + 0.3V) | Junction Te | | Digital Inputs to AGND | 0.3V to (AV <sub>CC</sub> + 0.3V) | Storage Ter | | REF, REFADJ to AGND | 0.3V to (AV <sub>CC</sub> + 0.3V) | Lead Temp | | Digital Outputs to OGND | 0.3V to (OV <sub>CC</sub> + 0.3V) | Maximum C | | ESD on All Pins (Human Body Mod | lel)±2000V | | | Continuous Power Dissipation ( $T_A = +70^{\circ}C$ | | |-----------------------------------------------------|----------------| | 68-Pin QFN (derate 41.7mW/°C above + | 70°C)3333mW | | Operating Temperature Range | 40°C to +85°C | | Junction Temperature | +150°C | | Storage Temperature Range | 60°C to +150°C | | Lead Temperature (soldering, 10s) | +300°C | | Maximum Current into Any Pin | 50mA | | - | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(AV_{CC} = OV_{CC} = 1.8V, AGND = OGND = 0, f_{SAMPLE} = 210MHz, differential sine-wave clock input drive, 0.1µF capacitor on REFIO, internal reference, digital output pins differential R<sub>L</sub> = <math>100\Omega \pm 1\%$ , C<sub>L</sub> = 5pF, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. ≥25°C guaranteed by production test, <25°C guaranteed by design and characterization. Typical values are at T<sub>A</sub> = +25°C.) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------------------------|--------------------|-----------------|------------------------|------------------------|---------------|------|-------------------| | DC ACCURACY | • | | | | | | | | Resolution | | | | 10 | | | Bits | | Integral Nonlinearity | INL | (Note 1) | | -2 | ±0.4 | +2 | LSB | | Differential Nonlinearity | DNL | No missing code | es (Note 1) | -1.0 | ±0.3 | +1.5 | LSB | | Transfer Curve Offset | Voc | (Note 1) | T <sub>A</sub> ≥ +25°C | -25 | | +25 | LSB | | Transier Curve Offset | Vos | (Note 1) | (Note 2) | -37 | | +37 | LOD | | Offset Temperature Drift | | | | | ±20 | | μV/°C | | ANALOG INPUTS (INP, INN) | | | | | | | | | Full-Scale Input Voltage Range | VFS | (Note 1) | | 1100 | 1250 | 1375 | mV <sub>P-P</sub> | | Full-Scale Range Temperature<br>Drift | | | | | 130 | | ppm/°C | | Common-Mode Input Range | V <sub>CM</sub> | | | | 1.38<br>±0.18 | | V | | Input Capacitance | CIN | | | | 3 | | рF | | Differential Input Resistance | R <sub>IN</sub> | | | 3.00 | 4.3 | 6.25 | kΩ | | Full-Power Analog Bandwidth | FPBW | Figure 8 | | | 600 | | MHz | | REFERENCE (REFIO, REFADJ) | | • | | | | | | | Reference Output Voltage | V <sub>REFIO</sub> | | | 1.18 | 1.24 | 1.30 | V | | Reference Temperature Drift | | | | | 90 | | ppm/°C | | REFADJ Input High Voltage | VREFADJ | Used to disable | the internal reference | AV <sub>CC</sub> - 0.3 | | | V | | SAMPLING CHARACTERISTICS | • | • | | • | | | • | | Maximum Sampling Rate | fSAMPLE | | | 210 | | | MHz | | Minimum Sampling Rate | fsample | | | | 20 | • | MHz | . \_\_\_\_\_\_ *NIXI/*N ### **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{CC} = OV_{CC} = 1.8V, AGND = OGND = 0, f_{SAMPLE} = 210MHz, differential sine-wave clock input drive, 0.1μF capacitor on REFIO, internal reference, digital output pins differential R<sub>L</sub> = 100Ω ±1%, C<sub>L</sub> = 5pF, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. ≥25°C guaranteed by production test, <25°C guaranteed by design and characterization. Typical values are at T<sub>A</sub> = +25°C.)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP MA | X UNITS | |------------------------------------------|--------------------|------------------------------------------------------------------------------------------|-------|--------------|-------------------| | Clock Duty Cycle | | Set by clock management circuit | | 40 to 60 | % | | Aperture Delay | t <sub>AD</sub> | | | 350 | ps | | Aperture Jitter | taj | | | 0.21 | psrms | | CLOCK INPUTS (CLKP, CLKN) | | | | | | | Differential Clock Input Amplitude | | (Note 2) | 200 | 500 | mV <sub>P-P</sub> | | Clock Input Common-Mode<br>Voltage Range | | | | 1.15<br>±0.2 | V | | Clock Differential Input<br>Resistance | RCLK | | | 11 ±<br>25% | kΩ | | Clock Differential Input<br>Capacitance | Cclk | | | 5 | pF | | DYNAMIC CHARACTERISTICS (a | at -0.5dBFS) | | | | • | | | | f <sub>IN</sub> = 10MHz, T <sub>A</sub> ≥ +25°C | 56 | 57.5 | | | Cional ta Naisa Datia | SNR | f <sub>IN</sub> = 100MHz, T <sub>A</sub> ≥ +25°C | 55.5 | 55.5 57.1 | | | Signal-to-Noise Ratio | | $f_{IN} = 180MHz$ | | 57 | | | | | $f_{IN} = 500MHz$ | | 56 | | | | | $f_{IN} = 10MHz, T_A \ge +25^{\circ}C$ | 55.5 | 57.4 | | | Signal-to-Noise | SINAD | f <sub>IN</sub> = 100MHz, T <sub>A</sub> ≥ +25°C | 55 | 57 | dB | | and Distortion | SINAD | $f_{IN} = 180MHz$ | | 56.5 | ш | | | | $f_{IN} = 500MHz$ | | 55 | | | | | $f_{IN} = 10MHz, T_A \ge +25^{\circ}C$ | 63 | 77 | | | Spurious-Free | SFDR | f <sub>IN</sub> = 100MHz, T <sub>A</sub> ≥ +25°C | 61 | 72 | dBc | | Dynamic Range | SFUN | $f_{IN} = 180MHz$ 66.3 | | ивс | | | | | $f_{IN} = 500MHz$ | | 62.5 | | | | | $f_{IN} = 10MHz$ | | -77 | | | Worst Harmonics | | $f_{IN} = 100MHz$ -72 | | dBc | | | (HD2 or HD3) | | $f_{IN} = 180MHz$ | -66.3 | | ивс | | | | $f_{IN} = 500MHz$ | | -62.5 | | | Two-Tone Intermodulation | IMD <sub>100</sub> | $f_{\text{IN1}} = 99\text{MHz at -7dBFS},$<br>$f_{\text{IN2}} = 101\text{MHz at -7dBFS}$ | | -75 | -ID - | | Distortion | IMD <sub>500</sub> | f <sub>IN1</sub> = 498.5MHz at -7dBFS,<br>f <sub>IN2</sub> = 502.5MHz at -7dBFS | -58 | | dBc | | LVDS DIGITAL OUTPUTS (D0P/N | I-D9P/N, DC | LKP/N) | • | | | | Differential Output Voltage | IV <sub>OD</sub> I | | 250 | 400 | ) mV | ### **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{CC} = OV_{CC} = 1.8V, AGND = OGND = 0, f_{SAMPLE} = 210MHz, differential sine-wave clock input drive, 0.1µF capacitor on REFIO, internal reference, digital output pins differential <math>R_L = 100\Omega \pm 1\%$ , $C_L = 5pF$ , $T_A = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. ≥25°C guaranteed by production test, <25°C guaranteed by design and characterization. Typical values are at $T_A = +25$ °C.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------|-------------------|----------------------------------|---------------------------|------|---------------------------|-----------------| | Output Offset Voltage | OVos | | 1.125 | | 1.310 | V | | LVCMOS DIGITAL INPUTS (CLK | DIV, T/B) | | · | | | | | Digital Input Voltage Low | V <sub>IL</sub> | | | | 0.2 x<br>AV <sub>CC</sub> | V | | Digital Input Voltage High | VIH | | 0.8 x<br>AV <sub>CC</sub> | | | V | | TIMING CHARACTERISTICS | | | | | | | | CLK to Data Propagation Delay | tpDL | Figure 4 | | 1.5 | | ns | | CLK to DCLK Propagation Delay | tCPDL | Figure 4 | | 3.01 | | ns | | Data Valid to DCLK Rising Edge tcpdl-tpdl | | Figure 4 (Note 2) | 1.23 | 1.51 | 1.84 | ns | | LVDS Output Rise-Time | trise | 20% to 80%, C <sub>L</sub> = 5pF | | 460 | | ps | | LVDS Output Fall-Time | tfall | 20% to 80%, C <sub>L</sub> = 5pF | | 460 | | ps | | Output Data Pipeline Delay | tLATENCY | | | 8 | | Clock<br>cycles | | POWER REQUIREMENTS | | | | | | | | Analog Supply Voltage Range | AVCC | | 1.7 | 1.8 | 1.9 | V | | Digital Supply Voltage Range | OVcc | | 1.7 | 1.8 | 1.9 | V | | Analog Supply | IAVCC | $f_{IN} = 100MHz$ | | 210 | 280 | mA | | Digital Supply Current | lovcc | $f_{IN} = 100MHz$ | | 45 | 75 | mA | | Analog Power Dissipation | P <sub>DISS</sub> | $f_{IN} = 100MHz$ | | 460 | 640 | mW | | Power-Supply Rejection Ratio | PSRR | Offset | | 1.6 | | mV/V | | (Note 3) | 1 31111 | Gain | | 1.9 | | %FS/V | **Note 1:** Static linearity and offset parameters are computed from a best-fit straight line through the code transition points. The full-scale range is defined as 1023 x slope of the line. **Note 2:** Parameter guaranteed by design and characterization; $T_A = T_{MIN}$ to $T_{MAX}$ . Note 3: PSRR is measured with both analog and digital supplies connected to the same potential. ## **Typical Operating Characteristics** $(AV_{CC} = OV_{CC} = 1.8V, AGND = OGND = 0, f_{SAMPLE} = 210.0057MHz, -0.5dBFS;$ see TOCs for detailed information on test conditions, differential input drive, differential sine-wave clock input drive, 0.1 $\mu$ F capacitor on REFIO, internal reference, digital output pins differential R<sub>I</sub> = 100 $\Omega$ , T<sub>A</sub> = +25°C.) ## **Typical Operating Characteristics (continued)** $(AV_{CC} = OV_{CC} = 1.8V, AGND = OGND = 0, f_{SAMPLE} = 210.0057MHz, -0.5dBFS;$ see TOCs for detailed information on test conditions, differential input drive, differential sine-wave clock input drive, 0.1µF capacitor on REFIO, internal reference, digital output pins differential $R_L = 100\Omega$ , $T_A = +25^{\circ}C$ .) ## **Typical Operating Characteristics (continued)** $(AV_{CC} = OV_{CC} = 1.8V, AGND = OGND = 0, f_{SAMPLE} = 210.0057MHz, -0.5dBFS;$ see TOCs for detailed information on test conditions, differential input drive, differential sine-wave clock input drive, 0.1 $\mu$ F capacitor on REFIO, internal reference, digital output pins differential R<sub>L</sub> = 100 $\Omega$ , T<sub>A</sub> = +25°C.) ### Typical Operating Characteristics (continued) $(AV_{CC} = OV_{CC} = 1.8V, AGND = OGND = 0, f_{SAMPLE} = 210.0057MHz, -0.5dBFS;$ see TOCs for detailed information on test conditions, differential input drive, differential sine-wave clock input drive, 0.1µF capacitor on REFIO, internal reference, digital output pins differential $R_L = 100\Omega$ , $T_A = +25^{\circ}C$ .) ### **Pin Description** | PIN | NAME | FUNCTION | | |-----------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1, 6, 11–14, 20, 25,<br>62, 63, 65 | AVCC | Analog Supply Voltage. Bypass each pin with a 0.1µF capacitor for best decoupling results. | | | 2, 5, 7, 10, 15, 16,<br>18, 19, 21, 24, 64,<br>66, 67, EP | AGND | Analog Converter Ground. Connect the converter's exposed paddle (EP) to AGND. | | | 3 | REFIO | Reference Input/Output. With REFADJ pulled high through a $1k\Omega$ resistor, this I/O port allows an external reference source to be connected to the MAX1123. With REFADJ pulled low through the same $1k\Omega$ resistor, the internal 1.23V bandgap reference is active. | | | 4 | REFADJ | Reference-Adjust Input. REFADJ allows for full-scale range adjustments by placing a resistor or trim potentiometer between REFADJ and AGND (decreases FS range) or REFADJ and REFIO (increases FS range). If REFADJ is connected to AVCC through a $1k\Omega$ resistor, the internal reference can be overdriven with an external source connected to REFIO. If REFADJ is connected to AGND through a $1k\Omega$ resistor, the internal reference is used to determine the full-scale range of the data converter. | | | 8 | INP | Positive Analog Input Terminal | | | 9 | INN | Negative Analog Input Terminal | | | 17 CLKDIV | | Clock Divider Input. This LVCMOS-compatible input controls which speed the converter's digital outputs are updated. CLKDIV has an internal pulldown resistor. CLKDIV = 0: ADC updates digital outputs at one-half the input clock rate. CLKDIV = 1: ADC updates digital outputs at the input clock rate. | | | 22 | CLKP | True Clock Input. This input requires an LVDS-compatible input level to maintain the converter's excellent performance. | | | 23 | CLKN | Complementary Clock Input. This input requires an LVDS-compatible input level to maintain the converter's excellent performance. | | ## Pin Description (continued) | PIN | NAME | FUNCTION | |--------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 26, 45, 61 | OGND | Digital Converter Ground. Ground connection for digital circuitry and output drivers. | | 27, 28, 41, 44, 60 | OVcc | Digital Supply Voltage. Bypass with a 0.1µF capacitor for best decoupling results. | | 29–32 | N.C. | No Connection. Do not connect to these pins. | | 33 | D0N | Complementary Output Bit 0 (LSB) | | 34 | D0P | True Output Bit 0 (LSB) | | 35 | D1N | Complementary Output Bit 1 | | 36 | D1P | True Output Bit 1 | | 37 | D2N | Complementary Output Bit 2 | | 38 | D2P | True Output Bit 2 | | 39 | D3N | Complementary Output Bit 3 | | 40 | D3P | True Output Bit 3 | | 42 | DCLKN | Complementary Clock Output. This output provides an LVDS-compatible output level and car be used to synchronize external devices to the converter clock. There is a 2.1ns delay between CLKP and DCLKP. | | 43 | DCLKP | True Clock Output. This output provides an LVDS-compatible output level and can be used to synchronize external devices to the converter clock. There is a 2.1ns delay between CLKN and DCLKN. | | 46 | D4N | Complementary Output Bit 4 | | 47 | D4P | True Output Bit 4 | | 48 | D5N | Complementary Output Bit 5 | | 49 | D5P | True Output Bit 5 | | 50 | D6N | Complementary Output Bit 6 | | 51 | D6P | True Output Bit 6 | | 52 | D7N | Complementary Output Bit 7 | | 53 | D7P | True Output Bit 7 | | 54 | D8N | Complementary Output Bit 8 | | 55 | D8P | True Output Bit 8 | | 56 | D9N | Complementary Output Bit 9 (MSB) | | 57 | D9P | True Output Bit 9 (MSB) | | 58 | ORN Complementary Output for Out-of-Range Control Bit. If an out-of-range condition by transitioning low. | | | 59 | ORP | True Output for Out-of-Range Control Bit. If an out-of-range condition is detected, bit ORP flags this condition by transitioning high. | | 68 | ₹/B | Two's Complement or Binary Output Format Selection. This LVCMOS-compatible input controls the digital output format of the MAX1123. $\overline{T}/B$ has an internal pulldown resistor. $\overline{T}/B = 0$ : Two's complement output format $\overline{T}/B = 1$ : Binary output format | Figure 1. MAX1123 Block Diagram Figure 2. Simplified Analog Input Architecture # Detailed Description—Theory of Operation The MAX1123 uses a fully differential, pipelined architecture that allows for high-speed conversion, optimized accuracy and linearity, while minimizing power consumption and die size. Both positive (INP) and negative/complementary analog input terminals (INN) are centered around a common-mode voltage of 1.4V, and accept a differential analog input voltage swing of ±0.3125V each, resulting in a typical differential full-scale signal swing of 1.25V<sub>P-P</sub>. INP and INN are buffered prior to entering each trackand-hold (T/H) stage and are sampled when the differential sampling clock signal transitions high. A 2-bit ADC following the first T/H stage then digitizes the signal, and controls a 2-bit digital-to-analog converter (DAC). Digitized and reference signals are then subtracted, Figure 3. Simplified Reference Architecture resulting in a fractional residue signal that is amplified before it is passed on to the next stage through another T/H amplifier. This process is repeated until the applied input signal has successfully passed through all stages of the 10-bit quantizer. Finally, the digital outputs of all stages are combined and corrected for in the digital correction logic to generate the final output code. The result is a 10-bit parallel digital output word in user-selectable two's complement or binary output formats with LVDS-compatible output levels. See Figure 1 for a more detailed view of the MAX1123 architecture. Figure 4. System and Output Timing Diagram #### Analog Inputs (INP, INN) INP and INN are the fully differential inputs of the MAX1123. Differential inputs usually feature good rejection of even-order harmonics, which allows for enhanced AC performance as the signals are progressing through the analog stages. The MAX1123 analog inputs are self-biased at a common-mode voltage of 1.4V and allow a differential input voltage swing of 1.25Vp-p. Both inputs are self-biased through 2.2k $\Omega$ resistors, resulting in a typical differential input resistance of 4.4k $\Omega$ . It is recommended to drive the analog inputs of the MAX1123 in AC-coupled configuration to achieve best dynamic performance. See the AC-Coupled Analog Inputs section for a detailed discussion of this configuration. #### **On-Chip Reference Circuit** The MAX1123 features an internal 1.23V bandgap reference circuit (Figure 3), which, in combination with an internal reference-scaling amplifier, determines the full-scale range of the MAX1123. Bypass REFIO with a 0.1µF capacitor to AGND. To compensate for gain errors or increase the ADC's full-scale range, the voltage of this bandgap reference can be indirectly adjusted by adding an external resistor (e.g., $100k\Omega$ trim potentiometer) between REFADJ and AGND or REFADJ and REFIO. See the *Applications Information* section for a detailed description of this process. Figure 5. Simplified LVDS Output Architecture Table 1. MAX1123 Digital Output Coding | INP ANALOG<br>VOLTAGE LEVEL | INN ANALOG<br>VOLTAGE LEVEL | OUT-OF-RANGE<br>ORP (ORN) | BINARY<br>DIGITAL OUTPUT CODE<br>(D9-D0) | TWO'S COMPLEMENT<br>DIGITAL OUTPUT CODE<br>(D9-D0) | |-----------------------------|---------------------------------------------------------|---------------------------|----------------------------------------------------------|----------------------------------------------------------| | > V <sub>CM</sub> + 0.3125V | < V <sub>CM</sub> - 0.3125V | 1 (0) | 11 1111 1111<br>(exceeds positive full scale,<br>OR set) | 01 1111 1111<br>(exceeds positive full scale,<br>OR set) | | V <sub>CM</sub> + 0.3125V | V <sub>CM</sub> - 0.3125V | 0 (1) | 11 1111 1111<br>(represents positive full<br>scale) | 01 1111 1111<br>(represents positive full<br>scale) | | Vсм | V <sub>CM</sub> | 0 (1) | 10 0000 0000 or<br>01 1111 1111<br>(represents midscale) | 00 0000 0000 or<br>11 1111 1111<br>(represents midscale) | | V <sub>CM</sub> - 0.3125V | V <sub>CM</sub> + 0.3125V | 0 (1) | 00 0000 0000<br>(represents negative full<br>scale) | 10 0000 0000<br>(represents negative full<br>scale) | | < V <sub>CM</sub> - 0.3125V | < V <sub>CM</sub> - 0.3125V > V <sub>CM</sub> + 0.3125V | | 00 0000 0000<br>(exceeds negative full scale,<br>OR set) | 10 0000 0000<br>(exceeds negative full scale,<br>OR set) | #### **Clock Inputs (CLKP, CLKN)** Designed for a differential LVDS clock input drive, it is recommended to drive the clock inputs of the MAX1123 with an LVDS-compatible clock to achieve the best dynamic performance. The clock signal source must be a high-quality, low phase noise to avoid any degradation in the noise performance of the ADC. The clock inputs (CLKP, CLKN) are internally biased to 1.2V, accept a differential signal swing of 0.2VP-P to 1.0VP-P and are usually driven in AC-coupled configuration. See the *Differential*, AC-Coupled Clock Input in the Applications Information section for more circuit details on how to drive CLKP and CLKN appropriately. Although not recommended, the clock inputs also accept a single-ended input signal. The MAX1123 also features an internal clock management circuit (duty-cycle equalizer) that ensures that the clock signal applied to inputs CLKP and CLKN is processed to provide a 50% duty cycle clock signal, which desensitizes the performance of the converter to variations in the duty cycle of the input clock source. Note that the clock duty-cycle equalizer cannot be turned off externally and requires a minimum clock frequency of >20MHz to work appropriately and according to data sheet specifications. ### **Clock Outputs (DCLKP, DCLKN)** The MAX1123 features a differential clock output, which can be used to latch the digital output data with an external latch or receiver. Additionally, the clock output can be used to synchronize external devices (e.g., FPGAs) to the ADC. DCLKP and DCLKN are differential outputs with LVDS-compatible voltage levels. There is a 2.1ns delay time between the rising (falling) edge of CLKP (CLKN) and the rising edge of DCLKP (DCLKN). See Figure 4 for timing details. #### **Divide-by-2 Clock Control (CLKDIV)** The MAX1123 offers a clock control line (CLKDIV), which supports the reduction of clock jitter in a system. Connect CLKDIV to OGND to enable the ADC's internal divide-by-2 clock divider. Data is now updated at one-half the ADC's input clock rate. CLKDIV has an internal pulldown resistor and can be left open for applications that only operate with update rates one-half of the converter's sampling rate. Connecting CLKDIV to OVCC allows data to be updated at the speed of the ADC input clock. #### **System Timing Requirements** Figure 4 depicts the relationship between the clock input and output, analog input, sampling event, and data output. The MAX1123 samples on the rising (falling) edge of CLKP (CLKN). Output data is valid on the next rising (falling) edge of the DCLKP (DCLKN) clock, but has an internal latency of eight clock cycles. 12 \_\_\_\_\_\_\_ /V|/X|/V| # Digital Outputs (D0P/N-D9P/N, DCLKP/N, ORP/N) and Control Input T/B The digital outputs D0P/N-D9P/N, DCLKP/N, and ORP/N are LVDS compatible, and data on DOP/N-D9P/N is presented in either binary or two's complement format (Table 1). The $\overline{T}/B$ control line is an LVCMOS-compatible input, which allows the user to select the desired output format. Pulling T/B low outputs data in two's complement and pulling it high presents data in offset binary format on the 10-bit parallel bus. T/B has an internal pulldown resistor and may be left unconnected in applications using only two's complement output format. All LVDS outputs provide a typical voltage swing of 0.4V around a common-mode voltage of approximately 1.2V, and must be terminated at the far end of each transmission line pair (true and complementary) with $100\Omega$ . The LVDS outputs are powered from a separate power supply, which can be operated between 1.7V and 1.9V. The MAX1123 offers an additional differential output pair (ORP, ORN) to flag out-of-range conditions, where out of range is above positive or below negative full scale. An out-of-range condition is identified with ORP (ORN) transitioning high (low). **Note:** Although differential LVDS reduces single-ended transients to the supply and ground planes, capacitive loading on the digital outputs should still be kept as low as possible. Using LVDS buffers on the digital outputs of the ADC when driving off-board may improve overall performance and reduce system timing constraints. Figure 6. Circuit Suggestions to Adjust the ADC's Full-Scale Range ### **Applications Information** #### Full-Scale Range Adjustments Using the Internal Bandgap Reference The MAX1123 supports a full-scale adjustment range of 10% ( $\pm$ 5%). To decrease the full-scale range, an external resistor value ranging from 13k $\Omega$ to 1M $\Omega$ may be added between REFADJ and AGND. A similar approach can be taken to increase the ADCs full-scale range. Adding a variable resistor, potentiometer, or Figure 7. Differential, AC-Coupled, PECL-Compatible Clock Input Configuration Figure 8. Transformer-Coupled Analog Input Configuration with Secondary-Side Termination predetermined resistor value between REFADJ and REFIO increases the full-scale range of the data converter. Figure 6 shows the two possible configurations and their impact on the overall full-scale range adjustment of the MAX1123. Do not use resistor values of less than $13k\Omega$ to avoid instability of the internal gain regulation loop for the bandgap reference. #### Differential, AC-Coupled, PECL-Compatible Clock Input The preferred method of clocking the MAX1123 is differentially with LVDS- or PECL-compatible input levels. To accomplish this, a $50\Omega$ reverse-terminated clock signal source with low phase noise is AC-coupled into a fast differential receiver such as the MC100LVEL16 (Figure 7). The receiver produces the necessary PECL output levels to drive the clock inputs of the data converter. #### Differential, AC-Coupled Analog Input An RF transformer provides an excellent solution to convert a single-ended source signal to a fully differential signal, required by the MAX1123 for optimum dynamic performance. In general, the MAX1123 provides the best SFDR and THD with fully differential input signals and it is not recommended to drive the ADC inputs in single-ended configuration. In differential input mode, even-order harmonics are usually lower since INP and INN are balanced, and each of the ADC inputs only requires half the signal swing compared to a single-ended configuration. Figure 8 depicts a secondary-side termination of the 1:1 transformer into two separate $25\Omega$ loads. Terminating the transformer in this fashion reduces the potential effects of transformer parasitics. The source impedance combined with the shunt capacitance provided by a PC board and the ADC's parasitic capacitance reduce the combined bandwidth to approximately 550MHz. Figure 9. Single-Ended AC-Coupled Analog Input Configuration #### Single-Ended, AC-Coupled Analog Input Although not recommended, the MAX1123 can be used in single-ended mode (Figure 9). Analog signals can be AC-coupled to the positive input INP through a 0.1 $\mu$ F capacitor and terminated with a 50 $\Omega$ resistor to AGND. The negative input should be 25 $\Omega$ reverse-terminated and AC grounded with a 0.1 $\mu$ F capacitor. # Grounding, Bypassing, and Board Layout Considerations The MAX1123 requires board layout design techniques suitable for high-speed data converters. This ADC provides separate analog and digital power supplies. The analog and digital supply voltage pins accept input voltage ranges of 1.7V to 1.9V. Although both supply types can be combined and supplied from one source, it is recommended to use separate sources to cut down on performance degradation caused by digital switching currents, which can couple into the analog supply network. Isolate analog and digital supplies (AVCC and Figure 10. Grounding, Bypassing, and Decoupling Recommendations for the MAX1123 OVCC) where they enter the PC board with separate networks of ferrite beads and capacitors to their corresponding grounds (AGND, OGND). To achieve optimum performance, provide each supply with a separate network of a $47\mu\text{F}$ tantalum capacitor in parallel with $10\mu\text{F}$ and $1\mu\text{F}$ ceramic capacitors. Additionally, the ADC requires each supply pin to be bypassed with separate $0.1\mu\text{F}$ ceramic capacitors (Figure 10). Locate these capacitors directly at the ADC supply pins or as close as possible to the MAX1123. Choose surface-mount capacitors, which are preferably located on the same side as the converter, to save space and minimize the inductance. Multilayer boards with separated ground and power planes produce the highest level of signal integrity. Consider the use of a split ground plane arranged to match the physical location of analog and digital ground on the ADC's package. The two ground planes should be joined at a single point so the noisy digital ground currents do not interfere with the analog ground plane. A major concern with this approach are the dynamic currents that may need to travel long distances before they are recombined at a common source ground, resulting in large and undesirable ground loops. Ground loops can add to digital noise by coupling back to the analog front end of the converter, resulting in increased spur activity and a decreased noise performance. Alternatively, all ground pins could share the same ground plane, if the ground plane is sufficiently isolated from any noisy, digital systems ground. To minimize the effects of digital noise coupling, ground return vias can be positioned throughout the layout to divert digital switching currents away from the sensitive analog sections of the ADC. This does not require additional ground splitting, but can be accomplished by placing substantial ground connections between the analog front end and the digital outputs. The MAX1123 is packaged in a 68-pin QFN-EP package (package code: G6800-4), providing greater design flexibility, increased thermal efficiency, and optimized AC performance of the ADC. The EP must be soldered down to AGND. In this package, the data converter die is attached to an EP lead frame with the back of this frame exposed at the package bottom surface, facing the PC board side of the package. This allows a solid attachment of the package to the PC board with standard infrared (IR) flow soldering techniques. Note that thermal efficiency is not the key factor, since the MAX1123 features low-power operation. The exposed pad is the key element to ensure a solid ground connection between the DAC and the PC board's analog ground layer. Considerable care must be taken, when routing the digital output traces for a high-speed, high-resolution data converter. It is essential to keep trace lengths at a minimum and place minimal capacitive loading—less than 5pF—on any digital trace to prevent coupling to sensitive analog sections of the ADC. It is recommended to run the LVDS output traces as differential lines with 100 $\Omega$ characteristic impedance from the ADC to the LVDS load device. ### **Static Parameter Definitions** ### **Integral Nonlinearity (INL)** Integral nonlinearity is the deviation of the values on an actual transfer function from a straight line. This straight line can be either a best straight-line fit or a line drawn between the end points of the transfer function, once offset and gain errors have been nullified. However, the static linearity parameters for the MAX1123 are measured using the histogram method with an input frequency of 10MHz. #### **Differential Nonlinearly (DNL)** Differential nonlinearity is the difference between an actual step width and the ideal value of 1 LSB. A DNL error specification of less than 1 LSB guarantees no missing codes and a monotonic transfer function. The MAX1123's DNL specification is measured with the histogram method based on a 10MHz input tone. ### **Dynamic Parameter Definitions** #### **Aperture Jitter** Figure 11 depicts the aperture jitter (t<sub>AJ</sub>), which is the sample-to-sample variation in the aperture delay. #### **Aperture Delay** Aperture delay (t<sub>AD</sub>) is the time defined between the falling edge of the sampling clock and the instant when an actual sample is taken (Figure 11). #### Signal-to-Noise Ratio (SNR) For a waveform perfectly reconstructed from digital samples, the theoretical maximum SNR is the ratio of the full-scale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum analog-to-digital noise is caused by quantization error only and results directly from the ADC's resolution (N bits): #### $SNR_{dB[max]} = 6.02_{dB} \times N + 1.76_{dB}$ In reality, other noise sources such as thermal noise, clock jitter, signal phase noise, and transfer function nonlinearities are also contributing to the SNR calculation and should be considered when determining the SNR in ADC. #### Signal-to-Noise Plus Distortion (SINAD) SINAD is computed by taking the ratio of the RMS signal to all spectral components excluding the fundamental and the DC offset. In case of the MAX1123, SINAD is computed from a curve fit. Figure 11. Aperture Jitter/Delay Specifications #### Spurious-Free Dynamic Range (SFDR) SFDR is the ratio of RMS amplitude of the carrier frequency (maximum signal component) to the RMS value of the next-largest noise or harmonic distortion component. SFDR is usually measured in dBc with respect to the carrier frequency amplitude or in dBFS with respect to the ADC's full-scale range. #### Two-Tone Intermodulation Distortion (IMD) The two-tone IMD is the ratio expressed in decibels of either input tone to the worst 3rd-order (or higher) intermodulation products. The individual input tone levels are at -7dB full scale. ## Pin-Compatible Higher Speed/ Lower Resolution Versions | PART | RESOLUTION<br>(Bits) | SPEED GRADE<br>(Msps) | |---------|----------------------|-----------------------| | MAX1122 | 10 | 170 | | MAX1124 | 10 | 250 | | MAX1121 | 8 | 250 | ### Package Information (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) | Y M BOL | COMM( | NOM. | ENSIC | NS N | ) <sub>TE</sub> | 1 | | THICKNESS ALLOWABLE IS .012 INCHES MAXIMUM. | |---------|--------|----------|-------|-------|-----------------|----------|------|----------------------------------------------------------------------------------------------------| | A | - | 0.90 | 1.0 | | $\dashv$ | Ä | | NSIONING & TOLERANCES CONFORM TO ASME Y14.5M. — 1994. | | A1 | 0.00 | 0.01 | 0.0 | 05 1 | 1 | | | IS THE NUMBER OF TERMINALS IN X-DIRECTION & | | b | 0.18 | 0.23 | 0.3 | 10 | 4 | | | S THE NUMBER OF TERMINALS IN Y-DIRECTION. | | D | | 10.00 BS | SC O | | | 4 | | INSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN | | D1 | | 9.75 BS | SC | | | _ | | AND 0.25mm FROM TERMINAL TIP. | | e | | 0.50 BS | | | _ | ∠5 | | PIN #1 IDENTIFIER MUST BE LOCATED ON THE TOP SURFACE OF | | E | | 10.00 BS | | | _ | | | PACKAGE BY USING INDENTATION MARK OR OTHER FEATURE | | E1 | | 9.75 BS | | _ | _ | | | PACKAGE BODY. DETAILS OF PIN #1 IDENTIFIER IS OPTIONAL, BUT MUS'<br>LOCATED WITHIN ZONE INDICATED. | | L | 0.50 | 0.60 | 0.6 | | _ | /ŝ | | CT SHAPE AND SIZE OF THIS FEATURE IS OPTIONAL. | | N | | 68 | | | 3 | | | DIMENSIONS ARE IN MILLIMETERS. | | Nd | | 17 | | | 3 | | | KAGE WARPAGE MAX 0.10mm. | | Ne | | 17 | 1 | | 3 | 4 | | LIES TO EXPOSED SURFACE OF PADS AND TERMINALS | | θ<br>P | 0 | 0.42 | 0.0 | | - | 4 | | Lies only to terminals.<br>Ts jedec MD-220, | | | Ε | XPOSE | D PAI | ) VAR | RIATIO | NS<br>E2 | | | | РК | G CODE | MIN | NDM | MAX | MIN | NDM | MAX | 1 | | Gé | 5800-2 | 7.55 | 7.70 | 7.85 | 7.55 | 7.70 | 7.85 | | | Ge | 5800-4 | 5.65 | 5.80 | 5.95 | 5.65 | 5.80 | 5.95 | | | | | | | | | | | PALLAS /VI/IXI/ | Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.