TOSHIBA BI-CMOS INTEGRATED CIRCUIT SILICON MONOLITHIC # TB1031N # INTERFACE DRIVER IC FOR WASHING MACHINE As an interface between the microcontroller and peripheral devices, TB1031N is an ideal driver IC. Because it contains various drivers on one chip, TB1031N effectively reduces the number of parts. The device features built-in registers that can simplify software design when used in combination with an eight-bit microcontroller. #### **FEATURES** - Built-in zero-cross detector circuit - High-current output ports (two 70mA, two 60mA, two 50mA ports; four 30mA ports) - Direct drive for triac buzzer - Built-in buzzer drive circuit (2.7kHz) - Built-in pulse multiplication (x2) function - 8bit serial interface - Built-in watchdog timer (30ms, 15ms settings) - Built-in mains voltage monitoring circuit - Built-in LC oscillator circuit - Built-in 8bit D/A converter for constant-current control Weight: 1.99g (Typ.) 961001EBA1 The products described in this document are subject to foreign exchange and foreign trade control laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice. <sup>●</sup> TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook. # **BLOCK DIAGRAM** # **PIN CONNECTION** # **PIN FUNCTIONS** | PIN No. | PIN NAME | DESCRIPTION | |---------|-----------------|----------------------------------------------------------| | 1 | ROTIN | Pulse multiplication circuit input pin | | 2 | T <sub>B0</sub> | High-current output port 1 (open collector) 60mA output | | 3 | T <sub>B1</sub> | High-current output port 2 (open collector) 60mA output | | 4 | TC0 | High-current output port 3 (open collector) 70mA output | | 5 | TC1 | High-current output port 4 (open collector) 70mA output | | 6 | DGND | Digital GND | | 7 | TC2 | High-current output port 5 (open collector) 50mA output | | 8 | TC3 | High-current output port 6 (open collector) 50mA output | | 9 | TC4 | High-current output port 7 (open collector) 30mA output | | 10 | TC5 | High-current output port 8 (open collector) 30mA output | | 11 | TC6 | High-current output port 9 (open collector) 30mA output | | 12 | TC7 | High-current output port 10 (open collector) 30mA output | | 13 | BACOUT | Mains power zero-cross detection output pin | | 14 | ACCLK | Mains power zero-cross detection input pin | | 15 | POW | Mains voltage monitoring input pin | | 16 | AGND | Analog GND | | 17 | OPTRO | Constant-current control circuit output pin | | 18 | OPTIN | Constant-current control circuit input pin | | 19 | WL0 | LC oscillator circuit input pin | | 20 | WL1 | LC oscillator circuit output pin 1 | | 21 | WL2 | LC oscillator circuit output pin 2 | | 22 | XIN | Oscillator input pin | | 23 | XOUT1 | Oscillator output pin 1 | | 24 | XOUT2 | Oscillator output pin 2 | | 25 | DI | Serial data input pin | | 26 | SCK | Serial clock input pin | | 27 | C/D | Command / data switching signal input pin | | 28 | BRST | Reset signal output pin (low reset) | | 29 | ROTOUT | Pulse multiplication circuit output pin | | 30 | Vcc | System power supply | # **MAXIMUM RATINGS** (Ta = $25 \pm 1.5$ °C) | CHARACTERISTIC | SYMBOL | RATING | UNIT | |-------------------------------|-------------------------|---------------------------|------| | Supply Voltage | Vcc | -0.3~7.0 | V | | Input Voltage | V <sub>IN</sub> | -0.3~V <sub>CC</sub> +0.3 | V | | POW Pin Input Voltage | VINPOW | -0.3~16 | V | | TB0 And TB1 Pin Input Voltage | VINTB | -0.3~12 | V | | Power Dissipation | P <sub>D</sub> (Note 1) | 1.5 | W | | Operating Temperature | T <sub>opr</sub> | <b>- 20∼75</b> | °C | | Storage Temperature | T <sub>stg</sub> | <b>-</b> 55∼125 | °C | | Electrostatic Destruction | ESD (Note 2) | ± 250 | V | | Latch Up Current | IL | ± 10 | mA | (Note 1) The power dissipation decreases about 12mW for every degree of temperature increase. (Note 2) C = 200pF and $R = 0\Omega$ , one discharge for each polarity. # **ELECTRICAL CHARACTERISTICS** (Unless otherwise specified, $V_{CC} = 5.0V$ , $Ta = 25 \pm 1.5$ °C) | CHARACTERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |-------------------------------------|----------|----------------------|------------------------------------|-------------------------|-------|------------------------|---------| | Operating Supply<br>Voltage | Vcc | _ | _ | 4.0 | 5.0 | 6.0 | V | | Operating Current Dissipation | lcc | _ | 8.0MHz oscillation with no load | | _ | 20 | mA | | Operating Frequency<br>Band | FOPRAN | | _ | 4 | _ | 8 | MHz | | Pin 1 (ROTIN) | | | | | | | | | Open Pin Voltage<br>(Design Target) | VOPRTIN | _ | When idle | 4.95 | 5.0 | 5.05 | V | | Low-level Input Current | IILRRTIN | _ | When idle and V <sub>in</sub> = 0V | - 77 | - 100 | - 143 | μΑ | | High-level Input<br>Voltage | VIHRTIN | _ | _ | 0.8<br>V <sub>C</sub> C | _ | V <sub>CC</sub> | V | | Low-level Input Voltage | VILRTIN | _ | _ | 0 | _ | 0.2<br>V <sub>CC</sub> | ٧ | | Pin 2 (TB0), Pin 3 (TB1) | | | | | | | | | Off-leak Current | IOFFTB01 | _ | When idle and V <sub>in</sub> = 5V | - 1 | _ | 1 | $\mu$ A | | Low-level Output<br>Current | IOLTB01 | _ | V <sub>OL</sub> = 1.0V | 60 | _ | _ | mA | | CHARACTERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | | | |---------------------------------|--------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------|------------|------|------|---------|--|--| | Pin 4 (TC0), Pin 5 (TC1) | Pin 4 (TC0), Pin 5 (TC1) | | | | | | | | | | Off-leak Current | IOFFTC01 | | When idle and $V_{in} = 5V$ | <b>–</b> 1 | | 1 | μΑ | | | | Low-level Output<br>Current | IOLTC01 | _ | V <sub>OL</sub> = 1.0V | 70 | _ | _ | mA | | | | Pin 7 (TC2), Pin 8 (TC3) | | | | | | | | | | | Off-leak Current | IOFFTC23 | _ | When idle and V <sub>in</sub> = 5V | <b>–</b> 1 | _ | 1 | $\mu$ A | | | | Low-level Output<br>Current | IOLTC23 | _ | V <sub>OL</sub> = 1.0V | 50 | _ | _ | mA | | | | Pin 9 (TC4), Pin 10 (TC5), | Pin 11 (TC6) | , Pin ' | 12 (TC7) | | | | | | | | Off-leak Current | IOFFTC47 | _ | When idle and V <sub>in</sub> = 5V | - 1 | _ | 1 | μΑ | | | | Low-level Output<br>Current | IOLTC47 | _ | V <sub>OL</sub> = 1.0V | 30 | _ | _ | mA | | | | Pin 13 (BACOUT) | • | | | | | | | | | | High-level Output<br>Voltage | VOHACOUT | _ | I <sub>OH</sub> = -1mA | 4.5 | _ | 5.0 | V | | | | Low-level Output<br>Voltage | VOLACOUT | _ | I <sub>OL</sub> = 1mA | 0 | _ | 0.5 | V | | | | Pin 14 (ACCLK) | • | | | | • | | | | | | Threshold Voltage | VTHACCLK | _ | When input goes from high to low, voltage to change BACOUT from high to low | 0.25 | 0.35 | 0.45 | ٧ | | | | Hysteresis Width | VHYSACCK | _ | When input goes from low to high, difference between VTHACCLK and voltage needed to change BACOUT pin from low to high | 50 | 100 | 150 | mV | | | | Pin 15 (POW) | | | | | | | | | | | High-level Threshold<br>Voltage | VTHPOW | _ | When input changes from high<br>to low, voltage to change<br>BRST pin from high to low | 5.2 | 5.4 | 5.6 | ٧ | | | | Hysteresis Width | VHYSPOW | _ | When input goes from low to high, difference between VTHPOW and voltage needed to change BRST pin from low to high | 1.35 | 1.45 | 1.55 | ٧ | | | | Input Voltage Range | VINPOW | _ | Voltage that can be applied to POW pin | 0 | _ | 16 | V | | | Recommended oscillator: Murata 8MHz Ceralock ceramic oscillator (CST8.0MTW) | CHARACTERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |-------------------------------------|--------|----------------------|------------------------------------------------------------------------------------------------------|------|------|------|------| | Pin 17 (OPTRO) | | | | | | | | | Output Current 1 | IOP1 | | $V_{CC}$ = 5V, When 30 $\Omega$ external resistor connected, 3.0V applied to OPTIN pin, and DAC = FF | 67 | 70 | 73 | mA | | Output Current 2<br>(Design Target) | IOP2 | _ | $V_{CC}$ = 5V, When 30 $\Omega$ external resistor connected, 3.0V applied to OPTIN pin, and DAC = 01 | 0 | 0.55 | 1.24 | mA | | Output Current 3 | IOP3 | _ | $V_{CC}$ = 5V, When 30 $\Omega$ external resistor connected, 3.0V applied to OPTIN pin, and DAC = 80 | 33.1 | 35.3 | 37.6 | mA | | Output Current 4 | IOP4 | _ | $V_{CC}$ = 5V, When 30 $\Omega$ external resistor connected, 3.0V applied to OPTIN pin, and DAC = 02 | 0.12 | 0.82 | 1.53 | mA | | Output Current 5 | IOP5 | | $V_{CC}$ = 5V, When 30 $\Omega$ external resistor connected, 3.0V applied to OPTIN pin, and DAC = 04 | 0.64 | 1.37 | 2.10 | mA | | Output Current 6 | IOP6 | _ | $V_{CC}$ = 5V, When 30 $\Omega$ external resistor connected, 3.0V applied to OPTIN pin, and DAC = 08 | 1.69 | 2.46 | 3.24 | mΑ | | Output Current 7 | IOP7 | _ | $V_{CC}$ = 5V, When 30Ω external resistor connected, 3.0V applied to OPTIN pin, and DAC = 10 | 3.78 | 4.65 | 5.53 | mA | | Output Current 8 | IOP8 | _ | $V_{CC}$ = 5V, When 30Ω external resistor connected, 3.0V applied to OPTIN pin, and DAC = 20 | 7.97 | 9.02 | 10.1 | mA | | Output Current 9 | IOP9 | _ | $V_{CC}$ = 5V, When 30Ω external resistor connected, 3.0V applied to OPTIN pin, and DAC = 40 | 16.3 | 17.8 | 19.3 | mA | | CHARACTERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |--------------------------------------------|--------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------|----------------| | Output Current 10 | IOP10 | _ | When $V_{CC} = 4.5V$ , $30\Omega$ external resistor connected, 2.5V applied to OPTIN pin, and DAC = FF $V_{CC} = 5.5V$ , When $30\Omega$ external resistor connected, 3.5V | | 63 | 66 | mA | | Output Current 11 | IOP11 | | $V_{CC}$ = 5.5V, When 30 $\Omega$ external resistor connected, 3.5V applied to OPTIN pin, and DAC = FF | | 77 | 80 | mA | | Pin 18 (OPTIN) | | | | | | | | | Off-leak Current | IOFFOPIN | _ | When DAC data are 00 and $V_{in} = 4.5 \sim 5.5V$ | - 1 | _ | 1 | $\mu$ <b>A</b> | | 8bit D/A Converter (DA | C) Character | istics | | | | | | | DAC Reference Voltage<br>1 (Design Target) | VREF1 | _ | When V <sub>CC</sub> = 5.0V | 2.03 | 2.10 | 2.18 | V | | DAC Reference Voltage<br>2 (Design Target) | VREF2 | _ | When $V_{CC} = 4.5V$ | 1.83 | 1.89 | 1.96 | ٧ | | DAC Output Voltage 1 | VOPTRO1 | _ | $V_{CC}$ = 5.0 $V$<br>When DAC data FF and 30 $\Omega$<br>external resistor connected to<br>OPTRO pin | 2.01 | 2.10 | 2.20 | ٧ | | DAC Output Voltage 2 | VOPTRO2 | _ | When $V_{CC} = 4.5V$ , DAC data FF, and $30\Omega$ external resistor connected to OPTRO pin | 1.81 | 1.89 | 1.98 | V | | Monotony | ⊿IDAC1 | _ | IDAC (n + 1) – IDAC (n)<br>n = 0~255 | 0.01 | 0.27 | 0.55 | mA | | DAC Linearity 1 | DALINTY1 | _ | (IOP1 – IOP9) / 191<br>(IOP1 – IOP3) / 127 | 0.98 | 1.00 | 1.02 | _ | | DAC Linearity 2 | DALINTY2 | _ | (IOP1 – IOP8) / 223<br>(IOP1 – IOP3) / 127 | 0.98 | 1.00 | 1.02 | _ | | Pin 19 (WL0) | | • | | | | | | | High-level Input<br>Current | IIHRWL0 | _ | V <sub>in</sub> = 5V, WL1 pin open | 4.3 | 8.6 | 17.1 | μΑ | | Low-level Input Current | IILRWL0 | _ | V <sub>in</sub> = 0V, WL1 pin open | - 4.3 | - 8.6 | - 17.1 | μΑ | | | ı | | T | 1 | | | | |-------------------------------------|----------|----------------------|---------------------------------------------|------------------------|-------|-------------------------|------| | CHARACTERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | | Pin 20 (WL1) | | | | | | | | | High-level Output<br>Current | IOHWL1 | _ | V <sub>in</sub> = 0V, 0V applied to WL0 pin | - 0.9 | _ | _ | mA | | Low-level Output<br>Current | IOLWL1 | | V <sub>in</sub> = 5V, 5V applied to WLO pin | 0.9 | _ | _ | mA | | Pin 21 (WL2) | | | 1 | | | | | | High-level Output<br>Voltage | VOHWL2 | _ | I <sub>OH</sub> = -1mA | 4.5 | _ | Vcc | V | | Low-level Output<br>Voltage | VOLWL2 | _ | I <sub>OL</sub> = 1mA | 0 | _ | 0.5 | V | | Pin 22 (XIN) | | | | | | | | | High-level Input<br>Voltage | IIHXIN | _ | V <sub>in</sub> = 5V | 1.5 | _ | 7.0 | μΑ | | Low-level Input Voltage | IILXIN | _ | V <sub>in</sub> = 0V | - 1.5 | _ | - 7.0 | μΑ | | Pin 23 (XOUT1) | | | | | | | , | | High-level Output<br>Voltage | VOHXOUT1 | _ | I <sub>OH</sub> = -300μA | 4.5 | _ | V <sub>CC</sub> | V | | Low-level Output<br>Voltage | VOLXOUT1 | _ | I <sub>OL</sub> = 300μA | 0 | _ | 0.5 | V | | Pin 24 (XOUT2) | | | | | | | | | High-level Output<br>Voltage | VOHXOUT2 | _ | I <sub>OH</sub> = -1mA | 4.5 | _ | Vcc | V | | Low-level Output<br>Voltage | VOLXOUT2 | | I <sub>OL</sub> = 1mA | 0 | _ | 0.5 | V | | Oscillator Characteristics | | | | | | | | | Oscillation Start<br>Voltage | VSTA | _ | When using 4~8MHz oscillation | _ | _ | 4.0 | V | | Oscillation Holding<br>Voltage | VHOLD | _ | When using 4~8MHz oscillation | | _ | 4.0 | V | | Oscillation Start Time | TSTA | _ | When using 4~8MHz oscillation | _ | _ | 1.0 | ms | | Pin 25 (DI) | | | | | | | | | Open Pin Voltage<br>(Design Target) | VOPDI | _ | When idle | 4.995 | 5.000 | 5.005 | V | | Low-level Input Current | IILRDI | _ | When idle and $V_{in} = 0V$ | - 0.77 | - 1.0 | - 1.43 | mA | | High-level Input<br>Voltage | VIHDI | | | 0.8<br>V <sub>CC</sub> | | V <sub>CC</sub> | V | | Low-level Input Voltage | VILDI | _ | _ | 0 | _ | 0.2<br>V <sub>C</sub> C | V | | CHARACTERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |-------------------------------------|----------|----------------------|-----------------------------|-------------------------|-------|------------------------|------| | Pin 26 (SCK) | | | | | | | | | Open Pin Voltage<br>(Design Target) | VOPSCK | _ | When idle | 4.995 | 5.000 | 5.005 | V | | Low-level Input Current | IILRSCK | _ | When idle and $V_{in} = 0V$ | - 0.77 | - 1.0 | - 1.43 | mΑ | | High-level Input<br>Voltage | VIHSCK | ı | _ | 0.8<br>V <sub>C</sub> C | ı | V <sub>C</sub> C | V | | Low-level Input Voltage | VILSCK | | _ | 0 | 1 | 0.2<br>V <sub>CC</sub> | V | | Pin 27 (C/D) | | | | | | | | | Open Pin Voltage<br>(Design Target) | VOPCD | _ | When idle | 4.995 | 5.000 | 5.005 | V | | Low-level Input Current | IILRCD | _ | When idle and $V_{in} = 0V$ | - 0.77 | - 1.0 | - 1.43 | mΑ | | High-level Input<br>Voltage | VIHCD | | _ | 0.8<br>VCC | 1 | V <sub>C</sub> C | V | | Low-level Input Voltage | VILCD | | _ | 0 | | 0.2<br>V <sub>CC</sub> | ٧ | | Pin 28 (BRST) | | | | | | | | | High-level Output voltage | VOHBRST | _ | I <sub>OH</sub> = -1mA | 4.5 | | VCC | ٧ | | Low-level Output<br>Voltage | VOLBRST | _ | I <sub>OL</sub> = 1mA | 0 | _ | 0.5 | V | | Pin 29 (ROTOUT) | | | | | | | | | High-level Output<br>Voltage | VOHRTOUT | _ | I <sub>OH</sub> = -1mA | 4.5 | _ | VCC | V | | Low-level Output<br>Voltage | VOLRTOUT | - | I <sub>OL</sub> = 1mA | 0 | _ | 0.5 | V | # **DESCRIPTION OF OPERATION** # (1) Control registers To control the TB1031N operation, set the internal registers through serial communications with the microcontroller. The control registers are 8bit registers organized as in the following table. # 1.1 Control registers | REGISTER NAME | SYMBOL | |-----------------------|------------------| | Command Register 0 | C <sub>0</sub> | | Command Register 1 | C <sub>1</sub> | | Triac Register | TRC0~7 | | Phase Data Register 1 | PD00~07 | | Phase Data Register 2 | PD10~17 | | D/A Data Register | Y <sub>0~7</sub> | # Command register $(C_0, C_1)$ functions | REGISTER<br>NAME | SYMBOL | FUNCTION | |------------------|----------------|--------------------------------------------------------| | | т <sub>0</sub> | IC testing | | | T <sub>1</sub> | IC testing | | | WDF | Watchdog timer operation enable/disable | | C- | WDT | Watchdog timer time selection | | C <sub>0</sub> | WLF | WL2 output selection | | | RP | Pulse multiplication circuit (ROTOUT) output selection | | | TB1P | TB1 port output mode selection | | | SCF | System clock selection | | | T <sub>2</sub> | TCO and TC1 simultaneous ON enable / disable | | | T <sub>3</sub> | TC2 and TC3 simultaneous ON enable/disable | | | PHF | Phase control enable / disable | | <b>.</b> | GW | TC0~TC3 triac gate pulse width selection | | C <sub>1</sub> | T0M | TC0 and TC1 pulse mode selection | | | T2M | TC2 and TC3 pulse mode selection | | | TB1F | TB1 ON/OFF control | | | TB0F | TB0 ON/OFF control | # Control register 0 (C<sub>0</sub>) | DIT CTATE | MSB | | | | | | | LSB | |-------------|----------------|----------------|---------|------|--------|-----|--------|------| | BIT STATE | T <sub>0</sub> | T <sub>1</sub> | WDF | WDT | WLF | RP | TB1P | SCF | | 0 | Norma | mode | Disable | 15ms | WL2 | ×1 | 2.7kHz | 4MHz | | 1 | Test | mode | Enable | 30ms | ROTOUT | × 2 | DC | 8MHz | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | (Note) Set bits $T_0$ and $T_1$ to "0". # Control register 1 (C<sub>1</sub>) | DIT CTATE | MSB | | | | | | | LSB | |-------------|----------------|---------|---------|-----|------|------|------|------| | BIT STATE | T <sub>2</sub> | Тз | PHF | GW | T0M | T2M | TB1F | TB0F | | 0 | Disable | Disable | Disable | 1ms | DC | DC | OFF | OFF | | 1 | Enable | Enable | Enable | 2ms | 4kHz | 4kHz | ON | ON | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 1.2 Triac register (TRC0~7) The triac register is organized as in the following table. This register is used to select a port (pins TC0~TC7) to drive. #### Triac register (TRC) | · · · · · · · · · · · · · · · · · · · | / | | | | | | | | |---------------------------------------|------|------|------|------|------|------|------|------| | DIT NAME | MSB | | | | | | | LSB | | BIT NAME | TRC7 | TRC6 | TRC5 | TRC4 | TRC3 | TRC2 | TRC1 | TRC0 | | Corresponding pin | TC7 | ТС6 | TC5 | TC4 | ТС3 | TC2 | TC1 | TC0 | | 0 | OFF | 1 | ON | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 1.3 Phase data registers 1 and 2 (PD00~PD07, PD10~PD17) The phase data registers are organized as in the following table. When performing phase control, the delay time data from the zero-cross point can be set. # Phase data register 1 (PD0) | DIT NAME | MSB | | | | | | | LSB | |-------------|------|------|------|------|------|------|------|------| | BIT NAME | PD07 | PD06 | PD05 | PD04 | PD03 | PD02 | PD01 | PD00 | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Phase data register 1 (P<sub>D1</sub>) | BIT NAME | MSB | | | | | | | LSB | |-------------|------|------|------|------|------|------|------|------| | BIT NAME | PD17 | PD16 | PD15 | PD14 | PD13 | PD12 | PD11 | PD10 | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 1.4 D/A data register $(Y_0 \sim Y_7)$ The D/A data register is organized as in the following table. The register can be used to set the built-in 8bit D/A converter data. # D/A data register (Y<sub>07</sub>) | DIT NAME | MSB | | | | | | | LSB | |-------------|-----|----------------|----|----|----------------|----------------|----------------|----------------| | BIT NAME | Y7 | Y <sub>6</sub> | Y5 | Y4 | Y <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | Y <sub>0</sub> | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### (2) Communication with microcontroller Communication with the microcontroller is based on serial communications controlled by the data received from the microcontroller. Transfer data consist of 2-byte commands (C<sub>0</sub>, C<sub>1</sub>) and 4-byte data (TRC, P<sub>D0</sub>, P<sub>D1</sub>, Y<sub>07</sub>). Command transfer is enabled on the rising edge of the C/D pin. Data transfer is enabled on the falling edge of the C/D pin. #### Transfer timing chart #### (3) Phase data resolution The delay time from the zero-cross point is set using the internal 32kHz-clock as a reference. The maximum delay is 8ms (at FFH); the minimum delay is 31.25 $\mu$ s (at 00H). # (4) Data register combination during phase control Four pins are provided as phase-controllable port pins: TC0, TC1, TC2, TC3 The $C_1$ register contains two bits $(T_2, T_3)$ to select a combinations of the four pins to be used simultaneously. During phase control, these bits can be set to change the combination of the phase data output to the port pins. Phase data combinations using simultaneous ON control bits T<sub>2</sub> and T<sub>3</sub>. | SIMULTANEOUS ON CONTROL BIT | | HIGH-CURRENT OUTPUT PORT PIN | | | | | |-----------------------------|----------------|------------------------------|-----|-----|-----|--| | T <sub>2</sub> | T <sub>3</sub> | TC0 | TC1 | TC2 | TC3 | | | 0 | 0 | PD0 | | PD1 | | | | 1 | 0 | PD0 | PD1 | | _ | | | 0 | 1 | PI | 00 | PD1 | _ | | | 1 | 1 | PD0 | PD1 | _ | _ | | When performing phase control, set the PHF bit in the $C_1$ register to "1". ### (5) TC0~TC3 pins zero-cross synchronization/pulse output To avoid radio-frequency impulse noise and triac degradation, the TB1031N is designed so that the triac trigger can be turned ON at a timing synchronized to the zero-cross point. Also, to reduce power dissipation, the pulse signals can be used to trigger the triacs. The internal 4kHz-clock can also be used for pulse output. Bits T0M and T2M of command register 1 (C1) can select DC and pulse output. | BIT NAME | ТОМ | T2M | | |-------------------|---------------------|---------------------|--| | Corresponding pin | TC0·TC1 | TC2·TC3 | | | 0 | DC output | DC output | | | 1 | Pulse output (4kHz) | Pulse output (4kHz) | | #### Timing chart #### (6) Zero-cross detector circuit The voltage divided from full-wave rectified AC power is input to ACCLK. The circuit detects the rising edge of the ACIN and can generate a 1ms-zero-cross pulse at BACOUT. ### Block diagram # Timing chart # (7) Triac gate signal width selection (GW) During phase control, the pulse width of the gate signal for the triac connected to pins $TC0\sim TC3$ can be selected from two pulse widths in accordance with the triac sensitivity. Register $C_1$ is used for the gate signal width selection. | BIT STATE | GW | |-----------|-----| | 0 | 1ms | | 1 | 2ms | #### (8) TB0 and TB1 pin control The bits (TB1F and TB0F) to turn the output of pins TB0 and TB1 ON and OFF are assigned to register C<sub>1</sub>. Pin TB1 also has a bit (TB1P) to select DC output or the pulse output (2.7kHz) for driving a buzzer, for example. | BIT STATE | TB1F | TB0F | TB1P | |-----------|------|------|---------------| | 0 | OFF | OFF | 2.7kHz output | | 1 | ON | ON | DC output | #### (9) System clock selection (SCF) TB1031N includes an internal clock generator to generate several basic clocks and supply the clocks to the logic circuits. When the source clock is 8MHz, be sure to set the SCF bit of the C<sub>0</sub> register to "1". When the source clock is 4MHz, set SCF to "0". | BIT STATE | SCF | |-----------|-----------------------| | 0 | Using 4MHz oscillator | | 1 | Using 8MHz oscillator | # (10) Watchdog timer The watchdog timer is cleared each time one byte of serial data is sent from the microcontroller. If serial data are not sent for 15ms or 30ms, a 1ms-width reset signal can be output to the BRST pin to reset the microcontroller. The watchdog timer control bits (WDF and WDT) are assigned to register C<sub>0</sub>. | BIT STATE | WDF | WDT | |-----------|----------|---------------------| | 0 | Disabled | Detection time 15ms | | 1 | Enabled | Detection time 30ms | #### Timing chart #### (11) Pulse multiplication circuit This circuit can detect the rising or falling edge of the pulse input from the ROTIN pin, and output a $1 \times$ or $2 \times$ pulse to the ROTOUT pin. The ROTOUT output selection bit (RP) is assigned to register $C_0$ . When $2 \times$ , the pulse width is fixed at 1ms. | BIT STATE | RP | |-----------|----------------------------------| | 0 | ROTOUT : Outputs 1 x ROTIN pulse | | 1 | ROTOUT: Outputs 2×ROTIN pulse | #### Timing chart #### (12) LC oscillator circuit An LC oscillator circuit can be configured simply by attaching an external variable coil (L) and a fixed capacitor (C). The square wave signal (WLOUT) formed from the WL1 output is output to pin WL2. Bit WLF, located in the C<sub>0</sub> register, can be used to select either WLOUT output or ROTOUT output. | BIT STATE | WLF | |-----------|-------------------------| | 0 | WL2: WLOUT (WL1) output | | 1 | WL2 : ROTOUT output | ### Example circuit Example design : L=0.38mH $C=0.022\,\mu\text{F}$ #### (13) 8Bit D/A converter for constant-current control To make the load current constant, attach a load such as a sensor to the OPTIN pin, set the data in the D/A data register, and connect a resistor to the OPTRO pin. ### **Block Diagram** (Note) Because the AMP1 output is held low when the D/A data are 00H, Q1 is OFF. Therefore, the effective data length is seven bits (Y1 $\sim$ Y7). The 8bit D/A resolution is : V<sub>REF</sub> (2.1V)/256 = about 8.2mV (@V<sub>CC</sub> = 5V) # (14) Mains voltage monitoring circuit Implement full-wave rectification on the secondary side output of the transformer and step down the smoothed voltage. By monitoring the stepped-down voltage at the POW pin (pin 15), a reset can be performed on the internal registers and logic circuits. Also, by connecting the BRST pin to the reset pin of the microcontroller, the entire application system can be reset. As the following timing chart shows, the reset voltage has hysteresis, which guarantees operation during momentary outages, for example. #### Block diagram ### Timing chart The above chart shows the recommended design for the relationship between the mains power monitoring voltage (VPOW) and the system power supply (V<sub>CC</sub>). #### (15) High-current output port The high-current output port (pins TB0, TB1, TC0~TC7) are NPN open collector circuits and can directly drive devices such as a triac or buzzer. Select the most suitable triac or buzzer in accordance with the use conditions. ### Block diagram Resistors R<sub>1</sub> and R<sub>2</sub> are configured for each port as in the following table. | PIN | OUTPUT CURRENT<br>CAPACITY (min)<br>VOL = 1.0V | R <sub>1</sub><br>(Typ.) | R <sub>2</sub><br>(Typ.) | PIN | OUTPUT CURRENT<br>CAPACITY (min)<br>VOL = 1.0V | R <sub>1</sub><br>(Typ.) | R <sub>2</sub><br>(Typ.) | |-----|------------------------------------------------|--------------------------|--------------------------|-----|------------------------------------------------|--------------------------|--------------------------| | TB0 | 60mA | <b>340</b> Ω | <b>70k</b> Ω | TC4 | 30mA | <b>650</b> Ω | <b>70k</b> Ω | | TB1 | | | | TC5 | | | | | TC0 | 70mA | 290Ω | | TC6 | | | | | TC1 | | | | TC7 | | | | | TC2 | 50mA | 400Ω | | | | | | | TC3 | | | | | | | | (Note) Depending on the number of high-current output ports ON simultaneously, the power dissipation shown in the maximum ratings may be inadvertently exceeded. Take care not to exceed the rating. # (16) Oscillator circuit The oscillator circuit is configured as in the following diagram. Connecting 4MHz~8MHz oscillators creates a system clock. To supply a clock to the microcontroller, connect the XOUT2 pin to the microcontroller's XOUT pin. # Block diagram Recommended oscillators: 8MHz: Murata 8MHz Ceralock ceramic oscillator (CST8, 0MTW) 4MHz: Murata 4MHz Ceralock ceramic oscillator (CST4, 0MGW) # **APPLICATION CIRCUIT EXAMPLE** # **OUTLINE DRAWING** SDIP30-P-400-1.78 Unit: mm Weight: 1.99g (Typ.)