# CY7C68033/CY7C68034 # EZ-USB NX2LP-Flex™ Flexible USB NAND Flash Controller #### 1.0 Silicon Features ### Both CY7C68033/CY7C68034: - USB 2.0–USB-IF high-speed certification pending - Single-chip, integrated USB 2.0 transceiver and smart SIE - Ultra low power 43 mA typical current draw in any mode - Enhanced 8051 core - Firmware runs from internal RAM, which is downloaded from NAND flash at startup - No external EEPROM required - 15 KBytes of on-chip Code/Data RAM - Default NAND firmware ~8 kB - Default free space ~7 kB - Four programmable BULK/INTERRUPT/ISOCHRONOUS endpoints - Buffering options: double, triple, and quad - Additional programmable (BULK/INTERRUPT) 64-byte endpoint - SmartMedia<sup>™</sup> Standard Hardware ECC generation with 1bit correction and 2-bit detection - GPIF (General Programmable Interface) - Allows direct connection to most parallel interfaces - -Programmable waveform descriptors and configuration registers to define waveforms - Supports multiple Ready (RDY) inputs and Control (CTL) outputs - 12 fully-programmable GPIO pins - Integrated, industry-standard enhanced 8051 - 48-MHz, 24-MHz, or 12-MHz CPU operation - Four clocks per instruction cycle - Three counter/timers - Expanded interrupt system - Two data pointers - 3.3V operation with 5V tolerant inputs - Vectored USB interrupts and GPIF/FIFO interrupts - · Separate data buffers for the Set-up and Data portions of a CONTROL transfer - Four integrated FIFOs - Integrated glue logic and FIFOs lower system cost - Automatic conversion to and from 16-bit buses - Master or slave operation - Uses external clock or asynchronous strobes - Easy interface to ASIC and DSP ICs - Available in space saving, 56-pin QFN package ### CY7C68034: - Ideal for battery powered applications - Suspend current: 100 μA (typ.) ### CY7C68033: - Ideal for non-battery powered applications - Suspend current: 300 μA (typ.) Figure 1-1. Block Diagram ## PRELIMINARY DRAFT ### CY7C68033/CY7C68034 ### 1.1 Default NAND Firmware Features Because the NX2LP-Flex<sup>TM</sup> is intended for NAND Flash-based USB mass storage applications, a default firmware image is included in the development kit with the following features: - High (480-Mbps) or full (12-Mbps) speed USB support - Both common NAND page sizes supported - -512 bytes for up to 1 Gb capacity - 2K bytes for up to 8 Gb capacity - 12 configurable general-purpose I/O (GPIO) pins - -2 dedicated chip enable (CE#) pins - 6 configurable CE#/GPIO pins - Up to 8 NAND Flash single-device (single-die) chips are supported - Up to 4 NAND Flash dual-device (dual-die) chips are supported - Compile option allows unused CE# pins to be configured as GPIOs - -4 dedicated GPIO pins - Industry standard ECC NAND Flash correction - 1-bit per 256-bit correction - 2-bit error detection - Industry standard (SmartMedia) page management for wear leveling algorithm, bad block handling, and Physical to Logical management. - 8-bit NAND Flash interface support - Support for 30-ns, 50-ns, and 100-ns NAND Flash timing - Complies with the USB Mass Storage Class Specification revision 1.0 The default firmware image implements a USB 2.0 NAND Flash controller. This controller adheres to the *Mass Storage Class Bulk-Only Transport Specification*. The USB port of the NX2LP-Flex is connected to a host computer directly or via the downstream port of a USB hub. Host software issues commands and data to the NX2LP-Flex and receives status and data from the NX2LP-Flex using standard USB protocol. The default firmware image supports industry leading 8-bit NAND Flash interfaces and both common NAND page sizes of 512 and 2k bytes. Up to eight chip enable pins allow the NX2LP-Flex to be connected to up to eight single- or four dual-die NAND Flash chips. Complete source code and documentation for the default firmware image are included in the NX2LP-Flex development kit to enable customization for meeting design requirements. Additionally, compile options for the default firmware allow for quick configuration of some features to decrease design effort and increase time-to-market advantages. #### 2.0 Overview Cypress Semiconductor Corporation's (Cypress's) EZ-USB NX2LP-Flex (CY7C68033/CY7C68034) is a firmware-based, programmable version of the EZ-USB NX2LP™ (CY7C68023/CY7C68024), which is a fixed-function, low-power USB 2.0 NAND Flash controller. By integrating the USB 2.0 transceiver, serial interface engine (SIE), enhanced 8051 microcontroller, and a programmable peripheral interface in a single chip, Cypress has created a very cost-effective solution that enables feature-rich NAND Flash-based applications. The ingenious architecture of NX2LP-Flex results in USB data transfer rates of over 53 Mbytes per second, the maximum-allowable USB 2.0 bandwidth, while still using a low-cost 8051 microcontroller in a small 56-pin QFN package. Because it incorporates the USB 2.0 transceiver, the NX2LP-Flex is more economical, providing a smaller footprint solution than external USB 2.0 SIE or transceiver implementations. With EZ-USB NX2LP-Flex, the Cypress Smart SIE handles most of the USB 1.1 and 2.0 protocol, freeing the embedded microcontroller for application-specific functions and decreasing development time while ensuring USB compatibility. The General Programmable Interface (GPIF) and Master/Slave Endpoint FIFO (8- or 16-bit data bus) provide an easy and glueless interface to popular interfaces such as UTOPIA, EPP, I<sup>2</sup>C, PCMCIA, and most DSP processors. # 3.0 Applications The NX2LP-Flex allows designers to add extra functionality to basic NAND Flash mass storage designs, or to interface them with other peripheral devices. Applications may include: - NAND Flash-based GPS devices - NAND Flash-based DVB video capture devices - · Wireless pointer/presenter tools with NAND Flash storage - NAND Flash-based MPEG/TV conversion devices - · Legacy conversion devices with NAND Flash storage - NAND Flash-based cameras - NAND Flash mass storage device with biometric (e.g., fingerprint) security - · Home PNA devices with NAND Flash storage - Wireless LAN with NAND Flash storage - · NAND Flash-based MP3 players - · LAN networking with NAND Flash storage Figure 3-1. Example DVB Block Diagram Figure 3-2. Example DVB Block Diagram The "Reference Designs" section of the Cypress web site provides additional tools for typical USB 2.0 applications. Each reference design comes complete with firmware source and object code, schematics, and documentation. Please visit http://www.cypress.com for more information. ### 4.0 Functional Overview ### 4.1 USB Signaling Speed NX2LP-Flex operates at two of the three rates defined in the USB Specification Revision 2.0, dated April 27, 2000: - Full speed, with a signaling bit rate of 12 Mbps - High speed, with a signaling bit rate of 480 Mbps. NX2LP-Flex does not support the low-speed signaling mode of 1.5 Mbps. ### 4.2 8051 Microprocessor The 8051 microprocessor embedded in the NX2LP-Flex has 256 bytes of register RAM, an expanded interrupt system and three timer/counters. ### 4.2.1 8051 Clock Frequency NX2LP-Flex has an on-chip oscillator circuit that uses an external 24-MHz (±100-ppm) crystal with the following characteristics: - · Parallel resonant - Fundamental mode - 500-μW drive level - 12-pF (5% tolerance) load capacitors. An on-chip PLL multiplies the 24-MHz oscillator up to 480 MHz, as required by the transceiver/PHY, and internal counters divide it down for use as the 8051 clock. The default 8051 clock frequency is 12 MHz. The clock frequency of the 8051 can be changed by the 8051 through the CPUCS register, dynamically. 12-pF capacitor values assumes a trace capacitance of 3 pF per side on a four-layer FR4 PCA Figure 4-1. Crystal Configuration The CLKOUT pin, which can be three-stated and inverted using internal control bits, outputs the 50% duty cycle 8051 clock, at the selected 8051 clock frequency—48, 24, or 12 MHz. ### 4.2.2 Special Function Registers Certain 8051 SFR addresses are populated to provide fast access to critical NX2LP-Flex functions. These SFR additions are shown in *Table 4-1*. Bold type indicates non-standard, enhanced 8051 registers. The two SFR rows that end with "0" and "8" contain bit-addressable registers. The four I/O ports A–D use the SFR addresses used in the standard 8051 for ports 0–3, which are not implemented in NX2LP-Flex. Because of the faster and more efficient SFR addressing, the NX2LP-Flex I/O ports are not addressable in external RAM space (using the MOVX instruction). Table 4-1. Special Function Registers | Х | 8x | 9x | Ax | Вх | Сх | Dx | Ex | Fx | |---|-------|-----------|---------------|----------------|--------|-------|-----|-----| | 0 | IOA | IOB | IOC | IOD | SCON1 | PSW | ACC | В | | 1 | SP | EXIF | INT2CLR | IOE | SBUF1 | | | | | 2 | DPL0 | MPAGE | INT4CLR | OEA | | | | | | 3 | DPH0 | | | OEB | | | | | | 4 | DPL1 | | | OEC | | | | | | 5 | DPH1 | | | OED | | | | | | 6 | DPS | | | OEE | | | | | | 7 | PCON | | | | | | | | | 8 | TCON | SCON0 | IE | IP | T2CON | EICON | EIE | EIP | | 9 | TMOD | SBUF0 | | | | | | | | Α | TL0 | AUTOPTRH1 | EP2468STAT | EP01STAT | RCAP2L | | | | | В | TL1 | AUTOPTRL1 | EP24FIFOFLGS | GPIFTRIG | RCAP2H | | | | | С | TH0 | RESERVED | EP68FIFOFLGS | | TL2 | | | | | D | TH1 | AUTOPTRH2 | | GPIFSGLDATH | TH2 | | | | | Е | CKCON | AUTOPTRL2 | | GPIFSGLDATLX | | | | | | F | | RESERVED | AUTOPTRSET-UP | GPIFSGLDATLNOX | | | | | ### 4.3 Buses The NX2LP-Flex features an 8- or 16-bit "FIFO" bidirectional data bus, multiplexed on I/O ports B and D. The default firmware image implements an 8-bit data bus in GPIF Master mode. It is recommended that additional interfaces added to the default firmware image use this 8-bit data bus. ### 4.4 Enumeration During the start-up sequence, internal logic checks for the presence of NAND Flash with valid firmware. If valid firmware is found, the NX2LP-Flex loads it and operates according to the firmware. If no NAND Flash is detected, or if no valid firmware is found, the NX2LP-Flex uses the default values from internal ROM space for manufacturing mode operation. The two modes of operation are described in sections 4.4.1 and 4.4.2 below. Figure 4-2. NX2LP-Flex Enumeration Sequence ### 4.4.1 Normal Operation Mode In Normal Operation Mode, the NX2LP-Flex behaves as a USB 2.0 Mass Storage Class NAND Flash controller. This includes all typical USB device states (powered, configured, etc.). The USB descriptors are returned according to the data stored in the configuration data memory area. Normal read and write access to the NAND Flash is available in this mode. ### 4.4.2 Manufacturing Mode In Manufacturing Mode, the NX2LP-Flex enumerates using the default descriptors and configuration data that are stored in internal ROM space. This mode allows for first-time programming of the configuration data memory area, as well as board-level manufacturing tests. ### 4.5 Default Silicon ID Values To facilitate proper USB enumeration when no programmed NAND Flash is present, the NX2LP-Flex has default silicon ID values stored in ROM space. The default silicon ID values should only be used for development purposes. Cypress requires designers to use their own Vendor ID for final products. A Vendor ID is obtained through registration with the USB Implementor's Forum (USB-IF). Also, if the NX2LP-Flex is used as a mass storage class device, a unique USB serial number is required for each device in order to comply with the USB Mass Storage class specification. Cypress provides all the software tools and drivers necessary for properly programming and testing the NX2LP-Flex. Please refer to the documentation in the development kit for more information on these topics. Table 4-2. Default Silicon ID Values | | Default VID/PID/DID | | | | | | | |----------------|---------------------|---------------------------------------------------------------------------------|--|--|--|--|--| | Vendor ID | | Cypress Semiconductor | | | | | | | Product ID | 0x8613 | EZ-USB <sup>®</sup> Default | | | | | | | Device release | 0xAnnn | Depends on chip revision<br>(nnn = chip revision, where first<br>silicon = 001) | | | | | | ### 4.6 ReNumeration™ Cypress's ReNumeration™ feature is used in conjunction with the NX2LP-Flex manufacturing software tools to enable first-time NAND programming. It is only available when used in conjunction with the NX2LP-Flex Manufacturing tools, and is not enabled during normal operation. ### 4.7 Bus-powered Applications The NX2LP-Flex fully supports bus-powered designs by enumerating with less than 100 mA, as required by the USB 2.0 specification. ### 4.8 Interrupt System ## 4.8.1 INT2 Interrupt Request and Enable Registers NX2LP-Flex implements an autovector feature for INT2 and INT4. There are 27 INT2 (USB) vectors, and 14 INT4 (FIFO/GPIF) vectors. See the EZ-USB Technical Reference Manual (TRM) for more details. #### 4.8.2 USB-Interrupt Autovectors The main USB interrupt is shared by 27 interrupt sources. To save the code and processing time that normally would be required to identify the individual USB interrupt source, the NX2LP-Flex provides a second level of interrupt vectoring, called Autovectoring. When a USB interrupt is asserted, the NX2LP-Flex pushes the program counter onto its stack then jumps to address 0x0500, where it expects to find a "jump" instruction to the USB Interrupt service routine. Developers familiar with Cypress's programmable USB devices should note that these interrupt vector values differ from those used in other EZ-USB microcontrollers. This is due to the additional NAND boot logic that is present in the NX2LP-Flex ROM space. Also, these values are fixed and cannot be changed in the firmware. Table 4-3. INT2 USB Interrupts | | USB INTERRUPT TABLE FOR INT2 | | | | | | | | | |----------|------------------------------|-----------|--------------------------------------------|--|--|--|--|--|--| | Priority | INT2VEC Value | Source | Notes | | | | | | | | 1 | 0x500 | SUDAV | Set-up Data Available | | | | | | | | 2 | 0x504 | SOF | Start of Frame (or microframe) | | | | | | | | 3 | 0x508 | SUTOK | Set-up Token Received | | | | | | | | 4 | 0x50C | SUSPEND | USB Suspend request | | | | | | | | 5 | 0x510 | USB RESET | Bus reset | | | | | | | | 6 | 0x514 | HISPEED | Entered high speed operation | | | | | | | | 7 | 0x518 | EP0ACK | NX2LP ACK'd the CONTROL Handshake | | | | | | | | 8 | 0x51C | | Reserved | | | | | | | | 9 | 0x520 | EP0-IN | EP0-IN ready to be loaded with data | | | | | | | | 10 | 0x524 | EP0-OUT | EP0-OUT has USB data | | | | | | | | 11 | 0x528 | EP1-IN | EP1-IN ready to be loaded with data | | | | | | | | 12 | 0x52C | EP1-OUT | EP1-OUT has USB data | | | | | | | | 13 | 0x530 | EP2 | IN: buffer available. OUT: buffer has data | | | | | | | | 14 | 0x534 | EP4 | IN: buffer available. OUT: buffer has data | | | | | | | | 15 | 0x538 | EP6 | IN: buffer available. OUT: buffer has data | | | | | | | | 16 | 0x53C | EP8 | IN: buffer available. OUT: buffer has data | | | | | | | | 17 | 0x540 | IBN | IN-Bulk-NAK (any IN endpoint) | | | | | | | | 18 | 0x544 | | Reserved | | | | | | | | 19 | 0x548 | EP0PING | EP0 OUT was Pinged and it NAK'd | | | | | | | | 20 | 0x54C | EP1PING | EP1 OUT was Pinged and it NAK'd | | | | | | | | 21 | 0x550 | EP2PING | EP2 OUT was Pinged and it NAK'd | | | | | | | | 22 | 0x554 | EP4PING | EP4 OUT was Pinged and it NAK'd | | | | | | | | 23 | 0x558 | EP6PING | EP6 OUT was Pinged and it NAK'd | | | | | | | | 24 | 0x55C | EP8PING | EP8 OUT was Pinged and it NAK'd | | | | | | | | 25 | 0x560 | ERRLIMIT | Bus errors exceeded the programmed limit | | | | | | | | 26 | 0x564 | | Reserved | | | | | | | | 27 | 0x568 | | Reserved | | | | | | | | 28 | 0x56C | | Reserved | | | | | | | | 29 | 0x570 | EP2ISOERR | ISO EP2 OUT PID sequence error | | | | | | | | 30 | 0x574 | EP4ISOERR | ISO EP4 OUT PID sequence error | | | | | | | | 31 | 0x578 | EP6ISOERR | ISO EP6 OUT PID sequence error | | | | | | | | 32 | 0x57C | EP8ISOERR | ISO EP8 OUT PID sequence error | | | | | | | If Autovectoring is enabled (AV2EN = 1 in the INTSET-UP register), the NX2LP-Flex substitutes its INT2VEC byte. Therefore, if the high byte ("page") of a jump-table address is preloaded at location 0x544, the automatically-inserted INT2VEC byte at 0x545 will direct the jump to the correct address out of the 27 addresses within the page. ### 4.8.3 FIFO/GPIF Interrupt (INT4) Just as the USB Interrupt is shared among 27 individual USB-interrupt sources, the FIFO/GPIF interrupt is shared among 14 individual FIFO/GPIF sources. The FIFO/GPIF Interrupt, like the USB Interrupt, can employ autovectoring. *Table 4-4* shows the priority and INT4VEC values for the 14 FIFO/GPIF interrupt sources. Table 4-4. Individual FIFO/GPIF Interrupt Sources | Priority | INT4VEC Value | Source | Notes | |----------|---------------|----------|------------------------------| | 1 | 0x580 | EP2PF | Endpoint 2 Programmable Flag | | 2 | 0x584 | EP4PF | Endpoint 4 Programmable Flag | | 3 | 0x588 | EP6PF | Endpoint 6 Programmable Flag | | 4 | 0x58C | EP8PF | Endpoint 8 Programmable Flag | | 5 | 0x590 | EP2EF | Endpoint 2 Empty Flag | | 6 | 0x594 | EP4EF | Endpoint 4 Empty Flag | | 7 | 0x598 | EP6EF | Endpoint 6 Empty Flag | | 8 | 0x59C | EP8EF | Endpoint 8 Empty Flag | | 9 | 0x5A0 | EP2FF | Endpoint 2 Full Flag | | 10 | 0x5A4 | EP4FF | Endpoint 4 Full Flag | | 11 | 0x5A8 | EP6FF | Endpoint 6 Full Flag | | 12 | 0x5AC | EP8FF | Endpoint 8 Full Flag | | 13 | 0x5B0 | GPIFDONE | GPIF Operation Complete | | 14 | 0x5B4 | GPIFWF | GPIF Waveform | If Autovectoring is enabled (AV4EN = 1 in the INTSET-UP register), the NX2LP-Flex substitutes its INT4VEC byte. Therefore, if the high byte ("page") of a jump-table address is preloaded at location 0x554, the automatically-inserted INT4VEC byte at 0x555 will direct the jump to the correct address out of the 14 addresses within the page. When the ISR occurs, the NX2LP-Flex pushes the program counter onto its stack then jumps to address 0x553, where it expects to find a "jump" instruction to the ISR Interrupt service routine. ### 4.9 Reset and Wakeup #### 4.9.1 Reset Pin The input pin RESET#, will reset the NX2LP-Flex when asserted. This pin has hysteresis and is active LOW. When a crystal is used as the clock source for the NX2LP-Flex, the reset period must allow for the stabilization of the crystal and the PLL. This reset period should be approximately 5 ms after $V_{CC}$ has reached 3.0V. If the crystal input pin is driven by a clock signal, the internal PLL stabilizes in 200 $\mu s$ after $V_{CC}$ has reached 3.0V $^{[1]}$ . Figure 4-3 shows a power-on reset condition and a reset applied during operation. A power-on reset is defined as the time reset is asserted while power is being applied to the circuit. A powered reset is defined to be when the NX2LP-Flex has previously been powered on and operating and the RESET# pin is asserted. Cypress provides an application note which describes and recommends power on reset implementation and can be found on the Cypress web site. For more information on reset implementation for the EZ-USB family of products visit the http://www.cypress.com website. #### Note Document #: 001-04247 Rev. \*A <sup>1.</sup> If the external clock is powered at the same time as the CY7C68033/CY7C68034 and has a stabilization wait period, it must be added to the 200 $\mu s$ . Powered Reset Figure 4-3. Reset Timing Plots Table 4-5. Reset Timing Values | Condition | T <sub>RESET</sub> | |-------------------------------------------|-------------------------------| | Power-on Reset with crystal | 5 ms | | Power-on Reset with external clock source | 200 μs + Clock stability time | | Powered Reset | 200 μs | ### 4.9.2 Wakeup Pins The 8051 puts itself and the rest of the chip into a power-down mode by setting PCON.0 = 1. This stops the oscillator and PLL. When WAKEUP is asserted by external logic, the oscillator restarts, after the PLL stabilizes, and then the 8051 receives a wakeup interrupt. This applies whether or not NX2LP-Flex is connected to the USB. The NX2LP-Flex exits the power-down (USB suspend) state using one of the following methods: - USB bus activity (if D+/D- lines are left floating, noise on these lines may indicate activity to the NX2LP-Flex and initiate a wakeup). - External logic asserts the WAKEUP pin - External logic asserts the PA3/WU2 pin. The second wakeup pin, WU2, can also be configured as a general purpose I/O pin. This allows a simple external R-C network to be used as a periodic wakeup source. Note that WAKEUP is, by default, active LOW. ### 4.10 Program/Data RAM ### 4.10.1 Internal ROM/RAM Size The NX2LP-Flex has 1 kBytes ROM and 15 kBytes of internal program/data RAM, where PSEN#/RD# signals are internally ORed to allow the 8051 to access it as both program and data memory. No USB control registers appear in this space. ### 4.10.2 Internal Code Memory This mode implements the internal block of RAM (starting at 0x0500) as combined code and data memory, as shown in *Figure 4-4*, below. Only the internal and scratch pad RAM spaces have the following access: - USB download (only supported by the Cypress Manufacturing Tool) - · Set-up data pointer - · NAND boot access. \*SUDPTR, USB download, NAND boot access Figure 4-4. Internal Code Memory ### 4.11 Register Addresses | FFFF | 4 KBytes EP2-EP8<br>buffers<br>(8 x 512) | |--------------|------------------------------------------| | F000<br>EFFF | | | EFFF<br>E800 | 2 KBytes RESERVED | | E7FF<br>E7C0 | 64 Bytes EP1IN | | E7BF<br>E780 | 64 Bytes EP1OUT | | E77F<br>E740 | 64 Bytes EP0 IN/OUT | | E73F<br>E700 | 64 Bytes RESERVED | | E6FF<br>E500 | 8051 Addressable Registers (512) | | E4FF<br>E480 | Reserved (128) | | E47F<br>E400 | 128 bytes GPIF Waveforms | | E3FF<br>E200 | Reserved (512) | | E1FF | | | | 512 bytes | | E000 | 8051 xdata RAM | Figure 4-5. Internal Register Addresses ### 4.12 Endpoint RAM #### 4.12.1 Size - 3 × 64 bytes (Endpoints 0 and 1) - 8 x 512 bytes (Endpoints 2, 4, 6, 8) ### 4.12.2 Organization - EP0 - Bidirectional endpoint zero, 64-byte buffer - EP1IN, EP1OUT - -64-byte buffers, bulk or interrupt - EP2,4,6,8 - Eight 512-byte buffers, bulk, interrupt, or isochronous. - EP4 and EP8 can be double buffered, while EP2 and 6 can be either double, triple, or quad buffered. For high-speed endpoint configuration options, see Figure 4-6. ### 4.12.3 Set-up Data Buffer A separate 8-byte buffer at 0xE6B8-0xE6BF holds the Set-up data from a CONTROL transfer. ### 4.12.4 Endpoint Configurations (High-speed Mode) Endpoints 0 and 1 are the same for every configuration. Endpoint 0 is the only CONTROL endpoint, and endpoint 1 can be either BULK or INTERRUPT. The endpoint buffers can be configured in any 1 of the 12 configurations shown in the vertical columns. When operating in full-speed BULK mode, only the first 64 bytes of each buffer are used. For example, in high-speed the max packet size is 512 bytes, but in full-speed it is 64 bytes. Even though a buffer is configured to be a 512 byte buffer, in full-speed only the first 64 bytes are used. The unused endpoint buffer space is not available for other operations. An example endpoint configuration would be: EP2-1024 double buffered; EP6-512 quad buffered (column 8 in *Figure 4-6*). Figure 4-6. Endpoint Configuration ### 4.12.5 Default Full-Speed Alternate Settings Table 4-6. Default Full-Speed Alternate Settings<sup>[2, 3]</sup> | Alternate Setting | 0 | 1 | 2 | 3 | |-------------------|----|------------------|------------------|------------------| | ер0 | 64 | 64 | 64 | 64 | | ep1out | 0 | 64 bulk | 64 int | 64 int | | ep1in | 0 | 64 bulk | 64 int | 64 int | | ep2 | 0 | 64 bulk out (2x) | 64 int out (2x) | 64 iso out (2x) | | ep4 | 0 | 64 bulk out (2x) | 64 bulk out (2x) | 64 bulk out (2x) | | ер6 | 0 | 64 bulk in (2x) | 64 int in (2x) | 64 iso in (2×) | | ep8 | 0 | 64 bulk in (2x) | 64 bulk in (2x) | 64 bulk in (2x) | ### 4.12.6 Default High-Speed Alternate Settings Table 4-7. Default High-Speed Alternate Settings<sup>[2, 3]</sup> | Alternate Setting | 0 | 1 | 2 | 3 | | |-------------------|----|-------------------------|-------------------|-------------------|--| | ep0 | 64 | 64 | 64 | 64 | | | ep1out | 0 | 512 bulk <sup>[4]</sup> | 64 int | 64 int | | | ep1in | 0 | 512 bulk <sup>[4]</sup> | 64 int | 64 int | | | ep2 | 0 | 512 bulk out (2x) | 512 int out (2x) | 512 iso out (2x) | | | ep4 | 0 | 512 bulk out (2x) | 512 bulk out (2x) | 512 bulk out (2x) | | | ep6 | 0 | 512 bulk in (2x) | 512 int in (2x) | 512 iso in (2x) | | | ep8 | 0 | 512 bulk in (2x) | 512 bulk in (2x) | 512 bulk in (2x) | | ### 4.13 External FIFO Interface #### 4.13.1 Architecture The NX2LP-Flex slave FIFO architecture has eight 512-byte blocks in the endpoint RAM that directly serve as FIFO memories, and are controlled by FIFO control signals (such as IFCLK, SLCS#, SLRD, SLWR, SLOE, PKTEND, and flags). In operation, some of the eight RAM blocks fill or empty from the SIE, while the others are connected to the I/O transfer logic. The transfer logic takes two forms, the GPIF for internally generated control signals, or the slave FIFO interface for externally controlled transfers. ### 4.13.2 Master/Slave Control Signals The NX2LP-Flex endpoint FIFOS are implemented as eight physically distinct 256x16 RAM blocks. The 8051/SIE can switch any of the RAM blocks between two domains, the USB (SIE) domain and the 8051-I/O Unit domain. This switching is done virtually instantaneously, giving essentially zero transfer time between "USB FIFOS" and "Slave FIFOS." Since they are physically the same memory, no bytes are actually transferred between buffers. At any given time, some RAM blocks are filling/emptying with USB data under SIE control, while other RAM blocks are available to the 8051 and/or the I/O control unit. The RAM blocks operate as single-port in the USB domain, and dual-port in the 8051-I/O domain. The blocks can be configured as single, double, triple, or quad buffered as previously shown. The I/O control unit implements either an internal-master (M for master) or external-master (S for Slave) interface. In Master (M) mode, the GPIF internally controls FIFOADR[1:0] to select a FIFO. The two RDY pins can be used as flag inputs from an external FIFO or other logic if desired. The GPIF can be run from either an internally derived clock or externally supplied clock (IFCLK), at a rate that transfers data up to 96 Megabytes/s (48-MHz IFCLK with 16-bit interface). In Slave (S) mode, the NX2LP-Flex accepts either an internally derived clock or externally supplied clock (IFCLK, max. frequency 48 MHz) and SLCS#, SLRD, SLWR, SLOE, PKTEND signals from external logic. When using an external IFCLK, the external clock must be present before switching from the internal clock source with the IFCLKSRC bit. Each endpoint can individually be selected for byte or word operation by an internal configuration bit, and a Slave FIFO Output Enable signal SLOE enables data of the selected width. External logic must insure that the output enable signal is inactive when writing data to a slave FIFO. The slave interface can also operate asynchronously, where the SLRD and SLWR signals act directly as strobes, rather than a clock qualifier as in synchronous mode. The signals SLRD, SLWR, SLOE and PKTEND are gated by the signal SLCS#. ### 4.13.3 GPIF and FIFO Clock Rates An 8051 register bit selects one of two frequencies for the internally supplied interface clock: 30 MHz and 48 MHz. Alter- #### Notes: - 2. "0" means "not implemented." - "2x" means "double buffered." - 4. Even though these buffers are 64 bytes, they are reported as 512 for USB 2.0 compliance. The user must never transfer packets larger than 64 bytes to EP1. ## PRELIMINARY DRAFT ### CY7C68033/CY7C68034 natively, an externally supplied clock of 5 MHz–48 MHz feeding the IFCLK pin can be used as the interface clock. IFCLK can be configured to function as a clock output signal when the GPIF and FIFOs are internally clocked. An output enable bit in the IFCONFIG register turns this clock output off, if desired. Another bit within the IFCONFIG register will invert the IFCLK signal, whether internally or externally sourced. The default NAND firmware image implements a 48-MHz internally supplied interface clock and disables the IFCLK output. The NAND boot logic uses the same configuration to implement 100-ns timing on the NAND bus to support proper detection of all NAND Flash types. #### 4.14 **GPIF** The GPIF is a flexible 8- or 16-bit parallel interface driven by a user-programmable finite state machine. It allows the NX2LP-Flex to perform local bus mastering, and can implement a wide variety of protocols such as 8-bit NAND interface, printer parallel port, and Utopia. The default NAND firmware and boot logic utilizes GPIF functionality to interface with NAND Flash. The GPIF on the NX2LP-Flex features three programmable control outputs (CTL) and two general-purpose ready inputs (RDY). The GPIF data bus width can be 8 or 16 bits. Because the default NAND firmware image implements an 8-bit data bus and up to 8 chip enable pins on the GPIF ports, it is recommended that designs based upon the default firmware image use an 8-bit data bus as well. Each GPIF vector defines the state of the control outputs, and determines what state a ready input (or multiple inputs) must be before proceeding. The GPIF vector can be programmed to advance a FIFO to the next data value, advance an address, etc. A sequence of the GPIF vectors make up a single waveform that will be executed to perform the desired data move between the NX2LP-Flex and the external device. ### 4.14.1 Three Control OUT Signals The NX2LP-Flex exposes three control signals, CTL[2:0]. CTLx waveform edges can be programmed to make transitions as fast as once per clock (20.8 ns using a 48-MHz clock). ## 4.14.2 Two Ready IN Signals The 8051 programs the GPIF unit to test the RDY pins for GPIF branching. The 56-pin package brings out two signals, RDY[1:0]. #### 4.14.3 Long Transfer Mode In GPIF Master mode, the 8051 appropriately sets GPIF transaction count registers (GPIFTCB3, GPIFTCB2, GPIFTCB1, or GPIFTCB0) for unattended transfers of up to 2<sup>32</sup> transactions. The GPIF automatically throttles data flow to prevent under- or over-flow until the full number of requested transactions complete. The GPIF decrements the value in these registers to represent the current status of the transaction. ### 4.15 ECC Generation<sup>[5]</sup> The NX2LP-Flex can calculate ECCs (Error-Correcting Codes) on data that passes across its GPIF or Slave FIFO interfaces. There are two ECC configurations: - Two ECCs, each calculated over 256 bytes (SmartMedia Standard) - One ECC calculated over 512 bytes. The two ECC configurations described below are selected by the ECCM bit. The ECC can correct any one-bit error or detect any two-bit error. ### 4.15.1 ECCM = 0 Two 3-byte ECCs, each calculated over a 256-byte block of data. This configuration conforms to the SmartMedia Standard and is used by both the NAND boot logic and default NAND firmware image. When any value is written to ECCRESET and data is then passed across the GPIF or Slave FIFO interface, the ECC for the first 256 bytes of data will be calculated and stored in ECC1. The ECC for the next 256 bytes of data will be stored in ECC2. After the second ECC is calculated, the values in the ECCx registers will not change until ECCRESET is written again, even if more data is subsequently passed across the interface. ### 4.15.2 ECCM = 1 One 3-byte ECC calculated over a 512-byte block of data. When any value is written to ECCRESET and data is then passed across the GPIF or Slave FIFO interface, the ECC for the first 512 bytes of data will be calculated and stored in ECC1; ECC2 is unused. After the ECC is calculated, the value in ECC1 will not change until ECCRESET is written again, even if more data is subsequently passed across the interface ### 4.16 Autopointer Access NX2LP-Flex provides two identical autopointers. They are similar to the internal 8051 data pointers, but with an additional feature: they can optionally increment after every memory access. Also, the autopointers can point to any NX2LP-Flex register or endpoint buffer space. #### Notes: 5. To use the ECC logic, the GPIF or Slave FIFO interface must be configured for byte-wide operation. # 5.0 Pin Assignments Figure 5-1 and Figure 5-2 identify all signals for the 56-pin NX2LP-Flex package. Three modes of operation are available for the NX2LP-Flex: Port mode, GPIF Master mode, and Slave FIFO mode. These modes define the signals on the right edge of each column in *Figure 5-1*. The right-most column details the signal functionality from the default NAND firmware image, which actually utilizes GPIF Master mode. The signals on the left edge of the "Port" column are common to all modes of the NX2LP-Flex. The 8051 selects the interface mode using the IFCONFIG[1:0] register bits. Port mode is the power-on default configuration. Figure 5-2 details the pinout of the 56-pin package and lists pin names for all modes of operation. Pin names with an asterisk (\*) feature programmable polarity. Figure 5-1. Port and Signal Mapping Figure 5-2. CY7C68033/CY7C68034 56-pin QFN Pin Assignment # 5.1 Pin Descriptions Table 5-1. NX2LP-Flex Pin Descriptions [6] | 56 QFN | | _NAND | | | | |---------------|---------------------|----------------|----------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin<br>Number | Default Pin<br>Name | Firmware Usage | Pin Type | Default<br>State | Description | | 9 | DMINUS | N/A | I/O/Z | Z | USB D- Signal. Connect to the USB D- signal. | | 8 | DPLUS | N/A | I/O/Z | Z | USB D+ Signal. Connect to the USB D+ signal. | | 42 | RESET# | N/A | Input | N/A | <b>Active LOW Reset</b> . Resets the entire chip. See section 4.9 "Reset and Wakeup" on page 7 for more details. | | 5 | XTALIN | N/A | Input | N/A | Crystal Input. Connect this signal to a 24-MHz parallel-resonant, fundamental mode crystal and load capacitor to GND. It is also correct to drive XTALIN with an external 24-MHz square wave derived from another clock source. When driving from an external source, the driving signal should be a 3.3V square wave. | | 4 | XTALOUT | N/A | Output | N/A | <b>Crystal Output</b> . Connect this signal to a 24-MHz parallel-resonant, fundamental mode crystal and load capacitor to GND. If an external clock is used to drive XTALIN, leave this pin open. | | 54 | CLKOUT | GPIO9 | O/Z | 12 MHz | <b>CLKOUT:</b> 12-, 24- or 48-MHz clock, phase locked to the 24-MHz input clock. The 8051 defaults to 12-MHz operation. The 8051 may three-state this output by setting CPUCS[1] = 1. | | 1 | RDY0 or<br>SLRD | R_B1# | Input | N/A | Multiplexed pin whose function is selected by IFCONFIG[1:0]. RDY0 is a GPIF input signal. SLRD is the input-only read strobe with programmable polarity (FIFOPINPOLAR[3]) for the slave FIFOs connected to FD[7:0] or FD[15:0]. R_B1# is a NAND Ready/Busy input signal. | | 2 | RDY1 or<br>SLWR | R_B2# | Input | N/A | Multiplexed pin whose function is selected by IFCONFIG[1:0]. RDY1 is a GPIF input signal. SLWR is the input-only write strobe with programmable polarity (FIFOPINPOLAR[2]) for the slave FIFOs connected to FD[7:0] or FD[15:0]. R_B2# is a NAND Ready/Busy input signal. | | 29 | CTL0 or<br>FLAGA | WE# | O/Z | Н | Multiplexed pin whose function is selected by IFCONFIG[1:0]. CTL0 is a GPIF control output. FLAGA is a programmable slave-FIFO output status flag signal. Defaults to programmable for the FIFO selected by the FIFOADR[1:0] pins. WE# is the NAND write enable output signal. | | 30 | CTL1 or<br>FLAGB | RE0# | O/Z | Н | Multiplexed pin whose function is selected by IFCONFIG[1:0]. CTL1 is a GPIF control output. FLAGB is a programmable slave-FIFO output status flag signal. Defaults to FULL for the FIFO selected by the FIFOADR[1:0] pins. REO# is a NAND read enable output signal. | | 31 | CTL2 or<br>FLAGC | RE1# | O/Z | Н | Multiplexed pin whose function is selected by IFCONFIG[1:0]. CTL2 is a GPIF control output. FLAGC is a programmable slave-FIFO output status flag signal. Defaults to EMPTY for the FIFO selected by the FIFOADR[1:0] pins. RE1# is a NAND read enable output signal. | | 13 | IFCLK | GPIO8 | I/O/Z | ı | Interface Clock, used for synchronously clocking data into or out of the slave FIFOs. IFCLK also serves as a timing reference for all slave FIFO control signals and GPIF. When internal clocking is used (IFCONFIG[7] = 1) the IFCLK pin can be configured to output 30/48 MHz by bits IFCONFIG[5] and IFCONFIG[6]. IFCLK may be inverted, whether internally or externally sourced, by setting the bit IFCONFIG[4] =1. | # Note: <sup>6.</sup> Unused inputs should not be left floating. Tie either HIGH or LOW as appropriate. Outputs should only be pulled up or down to ensure signals at power-up and in standby. Note also that no pins should be driven while the device is powered down. Table 5-1. NX2LP-Flex Pin Descriptions $(continued)^{[6]}$ | 56 QFN<br>Pin<br>Number | Default Pin<br>Name | NAND<br>Firmware<br>Usage | Pin Type | Default<br>State | Description | |-------------------------|-----------------------------|---------------------------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | Reserved# | N/A | Input | N/A | Reserved. Connect to ground. | | 15<br>16 | Reserved | N/A | Input | N/A | Reserved. Connect to V <sub>CC</sub> . | | 44 | WAKEUP | Unused | Input | N/A | <b>USB Wakeup</b> . If the 8051 is in suspend, asserting this pin starts up the oscillator and interrupts the 8051 to allow it to exit the suspend mode. Holding WAKEUP asserted inhibits the EZ-USB <sup>®</sup> chip from suspending. This pin has programmable polarity, controlled by WAKEUP[4]. | | Port A | | | | | | | 33 | PA0 or<br>INT0# | CLE | I/O/Z | I<br>(PA0) | Multiplexed pin whose function is selected by PORTACFG[0] <b>PA0</b> is a bidirectional IO port pin. <b>INT0#</b> is the active-LOW 8051 INT0 interrupt input signal, which is either edge triggered (IT0 = 1) or level triggered (IT0 = 0). <b>CLE</b> is the NAND Command Latch Enable signal. | | 34 | PA1 or<br>INT1# | ALE | I/O/Z | I<br>(PA1) | Multiplexed pin whose function is selected by PORTACFG[1] PA1 is a bidirectional IO port pin. INT1# is the active-LOW 8051 INT1 interrupt input signal, which is either edge triggered (IT1 = 1) or level triggered (IT1 = 0). ALE is the NAND Address Latch Enable signal. | | 35 | PA2 or<br>SLOE or | LED1# | I/O/Z | I<br>(PA2) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. <b>PA2</b> is a bidirectional IO port pin. <b>SLOE</b> is an input-only output enable with programmable polarity (FIFOPINPOLAR[4]) for the slave FIFOs connected to FD[7:0] or FD[15:0]. <b>LED1#</b> is the data activity indicator LED sink pin. | | 36 | PA3 or<br>WU2 | LED2# | I/O/Z | l<br>(PA3) | Multiplexed pin whose function is selected by WAKEUP[7] and OEA[3] PA3 is a bidirectional I/O port pin. WU2 is an alternate source for USB Wakeup, enabled by WU2EN bit (WAKEUP[1]) and polarity set by WU2POL (WAKEUP[4]). If the 8051 is in suspend and WU2EN = 1, a transition on this pin starts up the oscillator and interrupts the 8051 to allow it to exit the suspend mode. Asserting this pin inhibits the chip from suspending, if WU2EN = 1. LED2# is the chip activity indicator LED sink pin. | | 37 | PA4 or<br>FIFOADR0 | WP_NF# | I/O/Z | I<br>(PA4) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. PA4 is a bidirectional I/O port pin. FIFOADR0 is an input-only address select for the slave FIFOs connected to FD[7:0] or FD[15:0]. WP_NF# is the NAND write-protect control output signal. | | 38 | PA5 or<br>FIFOADR1 | WP_SW# | I/O/Z | I<br>(PA5) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. PA5 is a bidirectional I/O port pin. FIFOADR1 is an input-only address select for the slave FIFOs connected to FD[7:0] or FD[15:0]. WP_SW# is the NAND write-protect switch input signal. | | 39 | PA6 or<br>PKTEND | GPIO0<br>(Input) | I/O/Z | I<br>(PA6) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] bits. <b>PA6</b> is a bidirectional I/O port pin. <b>PKTEND</b> is an input used to commit the FIFO packet data to the endpoint and whose polarity is programmable via FIFOPINPOLAR[5]. <b>GPIO1</b> is a general purpose I/O signal. | | 40 | PA7 or<br>FLAGD or<br>SLCS# | GPIO1<br>(Input) | I/O/Z | I<br>(PA7) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] and PORTACFG[7] bits. PA7 is a bidirectional I/O port pin. FLAGD is a programmable slave-FIFO output status flag signal. SLCS# gates all other slave FIFO enable/strobes GPIO0 is a general purpose I/O signal. | Table 5-1. NX2LP-Flex Pin Descriptions $(continued)^{[6]}$ | 56 QFN<br>Pin<br>Number | Default Pin<br>Name | NAND<br>Firmware<br>Usage | Pin Type | Default<br>State | Description | |-------------------------|---------------------|---------------------------|----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Port B | | | - | | | | 18 | PB0 or<br>FD[0] | DD0 | I/O/Z | I<br>(PB0) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. <b>PB0</b> is a bidirectional I/O port pin. <b>FD[0]</b> is the bidirectional FIFO/GPIF data bus. <b>DD0</b> is a bidirectional NAND data bus signal. | | 19 | PB1 or<br>FD[1] | DD1 | I/O/Z | I<br>(PB1) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. <b>PB1</b> is a bidirectional I/O port pin. <b>FD[1]</b> is the bidirectional FIFO/GPIF data bus. <b>DD1</b> is a bidirectional NAND data bus signal. | | 20 | PB2 or<br>FD[2] | DD2 | I/O/Z | l<br>(PB2) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. PB2 is a bidirectional I/O port pin. FD[2] is the bidirectional FIFO/GPIF data bus. DD2 is a bidirectional NAND data bus signal. | | 21 | PB3 or<br>FD[3] | DD3 | I/O/Z | (PB3) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. PB3 is a bidirectional I/O port pin. FD[3] is the bidirectional FIFO/GPIF data bus. DD3 is a bidirectional NAND data bus signal. | | 22 | PB4 or<br>FD[4] | DD4 | I/O/Z | I<br>(PB4) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. <b>PB4</b> is a bidirectional I/O port pin. <b>FD[4]</b> is the bidirectional FIFO/GPIF data bus. <b>DD4</b> is a bidirectional NAND data bus signal. | | 23 | PB5 or<br>FD[5] | DD5 | I/O/Z | I<br>(PB5) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. PB5 is a bidirectional I/O port pin. FD[5] is the bidirectional FIFO/GPIF data bus. DD5 is a bidirectional NAND data bus signal. | | 24 | PB6 or<br>FD[6] | DD6 | I/O/Z | I<br>(PB6) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. PB6 is a bidirectional I/O port pin. FD[6] is the bidirectional FIFO/GPIF data bus. DD6 is a bidirectional NAND data bus signal. | | 25 | PB7 or<br>FD[7] | DD7 | I/O/Z | I<br>(PB7) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. PB7 is a bidirectional I/O port pin. FD[7] is the bidirectional FIFO/GPIF data bus. DD7 is a bidirectional NAND data bus signal. | | PORT D | | - | | | | | 45 | PD0 or<br>FD[8] | CE0# | I/O/Z | l<br>(PD0) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] and EPxFIFOCFG.0 (wordwide) bits. FD[8] is the bidirectional FIFO/GPIF data bus. CE0# is a NAND chip enable output signal. | | 46 | PD1 or<br>FD[9] | CE1# | I/O/Z | I<br>(PD1) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] and EPxFIFOCFG.0 (wordwide) bits. FD[9] is the bidirectional FIFO/GPIF data bus. CE1# is a NAND chip enable output signal. | | 47 | PD2 or<br>FD[10] | CE2# or<br>GPIO2 | I/O/Z | l<br>(PD2) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] and EPxFIFOCFG.0 (wordwide) bits. FD[10] is the bidirectional FIFO/GPIF data bus. CE2# is a NAND chip enable output signal. GPIO2 is a general purpose I/O signal. | | 48 | PD3 or<br>FD[11] | CE3# or<br>GPIO3 | I/O/Z | l<br>(PD3) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] and EPxFIFOCFG.0 (wordwide) bits. FD[11] is the bidirectional FIFO/GPIF data bus. CE3# is a NAND chip enable output signal. GPIO3 is a general purpose I/O signal. | Table 5-1. NX2LP-Flex Pin Descriptions $(continued)^{[6]}$ | 56 QFN<br>Pin<br>Number | Default Pin<br>Name | NAND<br>Firmware<br>Usage | Pin Type | Default<br>State | Description | |-------------------------|---------------------|---------------------------|----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 49 | PD4 or<br>FD[12] | CE4# or<br>GPIO4 | I/O/Z | I<br>(PD4) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] and EPxFIFOCFG.0 (wordwide) bits. FD[12] is the bidirectional FIFO/GPIF data bus. CE4# is a NAND chip enable output signal. GPIO4 is a general purpose I/O signal. | | 50 | PD5 or<br>FD[13] | CE5# or<br>GPIO5 | I/O/Z | I<br>(PD5) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] and EPxFIFOCFG.0 (wordwide) bits. <b>FD[13]</b> is the bidirectional FIFO/GPIF data bus. <b>CE5#</b> is a NAND chip enable output signal. <b>GPIO5</b> is a general purpose I/O signal. | | 51 | PD6 or<br>FD[14] | CE6# or<br>GPIO6 | I/O/Z | I<br>(PD6) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] and EPxFIFOCFG.0 (wordwide) bits. FD[14] is the bidirectional FIFO/GPIF data bus. CE6# is a NAND chip enable output signal. GPIO6 is a general purpose I/O signal. | | 52 | PD7 or<br>FD[15] | CE7# or<br>GPIO7 | I/O/Z | I<br>(PD7) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] and EPxFIFOCFG.0 (wordwide) bits. FD[15] is the bidirectional FIFO/GPIF data bus. CE7# is a NAND chip enable output signal. GPIO7 is a general purpose I/O signal. | | Power and | d Ground | | | | | | 3<br>7 | AVCC | N/A | Power | N/A | Analog V <sub>CC</sub> . Connect this pin to 3.3V power source. This signal | | 3<br>7 | AVCC | N/A | Power | N/A | <b>Analog V<sub>CC</sub></b> . Connect this pin to 3.3V power source. This signal provides power to the analog section of the chip. | |----------------------------------|------|-----|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------| | 6<br>10 | AGND | N/A | Ground | N/A | Analog Ground. Connect to ground with as short a path as possible. | | 11<br>17<br>27<br>32<br>43<br>55 | VCC | N/A | Power | N/A | V <sub>CC</sub> . Connect to 3.3V power source. | | 12<br>26<br>28<br>41<br>53<br>56 | GND | N/A | Ground | N/A | Ground. | # 6.0 Register Summary NX2LP-Flex register bit definitions are described in the EZ-USB TRM in greater detail. Some registers that are listed here and in the TRM do not apply to the NX2LP-Flex. They are kept here for consistency reasons only. Registers that do not apply to the NX2LP-Flex should be left at their default power-up values. Table 6-1. NX2LP-Flex Register Summary | Hex | Size | | Description | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Default | Access | |-------|----------|------------------------------|----------------------------------------------------|----------|----------|----------|---------------------|----------|-----------|-----------|-----------|------------------|----------| | E 400 | 400 | GPIF Waveform Mem | | D.7 | Do | Dr | D.4 | Do | Do | D4 | Do | | DIM | | E400 | 128 | WAVEDATA | GPIF Waveform<br>Descriptor 0, 1, 2, 3 data | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | xxxxxxx | RW | | E480 | 128 | reserved | | | | | | | | | | | | | | | GENERAL CONFIGU | | | | | | | | | | | | | E50D | | GPCR2 | General Purpose Configu-<br>ration Register 2 | reserved | reserved | reserved | FULL_SPEE<br>D_ONLY | reserved | reserved | reserved | reserved | 00000000 | R | | E600 | 1 | CPUCS | CPU Control & Status | 0 | 0 | PORTCSTB | CLKSPD1 | CLKSPD0 | CLKINV | CLKOE | 8051RES | 00000010 | rrbbbbbr | | E601 | 1 | IFCONFIG | Interface Configuration (Ports, GPIF, slave FIFOs) | IFCLKSRC | 3048MHZ | IFCLKOE | IFCLKPOL | ASYNC | GSTATE | IFCFG1 | IFCFG0 | 10000000 | RW | | E602 | 1 | PINFLAGSAB <sup>[7]</sup> | Slave FIFO FLAGA and FLAGB Pin Configuration | FLAGB3 | FLAGB2 | FLAGB1 | FLAGB0 | FLAGA3 | FLAGA2 | FLAGA1 | FLAGA0 | 00000000 | RW | | E603 | 1 | PINFLAGSCD <sup>[7]</sup> | Slave FIFO FLAGC and FLAGD Pin Configuration | FLAGD3 | FLAGD2 | FLAGD1 | FLAGD0 | FLAGC3 | FLAGC2 | FLAGC1 | FLAGC0 | 00000000 | RW | | E604 | 1 | FIFORESET <sup>[7]</sup> | Restore FIFOS to default state | NAKALL | 0 | 0 | 0 | EP3 | EP2 | EP1 | EP0 | xxxxxxx | W | | E605 | 1 | BREAKPT | Breakpoint Control | 0 | 0 | 0 | 0 | BREAK | BPPULSE | BPEN | 0 | 00000000 | rrrrbbbr | | E606 | 1 | BPADDRH | Breakpoint Address H | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | XXXXXXX | RW | | E607 | 1 | BPADDRL | Breakpoint Address L | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | xxxxxxx | RW | | E608 | 1 | UART230 | 230 Kbaud internally generated ref. clock | 0 | 0 | 0 | 0 | 0 | 0 | 230UART1 | 230UART0 | 00000000 | rrrrrbb | | E609 | 1 | FIFOPINPOLAR <sup>[7]</sup> | Slave FIFO Interface pins polarity | 0 | 0 | PKTEND | SLOE | SLRD | SLWR | EF | FF | 00000000 | rrbbbbbb | | E60A | 1 | REVID | Chip Revision | rv7 | rv6 | rv5 | rv4 | rv3 | rv2 | rv1 | rv0 | RevA<br>00000001 | R | | E60B | 1 | REVCTL <sup>[7]</sup> | Chip Revision Control | 0 | 0 | 0 | 0 | 0 | 0 | dyn out | enh_pkt | 00000000 | rrrrrbb | | | | UDMA | • | | | | | | | , _ | _, | | | | E60C | 1 | GPIFHOLDAMOUNT | MSTB Hold Time<br>(for UDMA) | 0 | 0 | 0 | 0 | 0 | 0 | HOLDTIME1 | HOLDTIME0 | 00000000 | rrrrrbb | | | 3 | reserved | , | | | | | | | | | | | | | _ | ENDPOINT CONFIG | URATION | | | | | | | | | | | | E610 | 1 | EP10UTCFG | Endpoint 1-OUT | VALID | 0 | TYPE1 | TYPE0 | 0 | n | 0 | 0 | 10100000 | brbbrrrr | | | ľ | 200.0.0 | Configuration | | ľ | | 20 | Ŭ | ŭ | | ŭ . | 1010000 | 0.00 | | E611 | 1 | EP1INCFG | Endpoint 1-IN<br>Configuration | VALID | 0 | TYPE1 | TYPE0 | 0 | 0 | 0 | 0 | 10100000 | brbbrrrr | | E612 | 1 | EP2CFG | Endpoint 2 Configuration | VALID | DIR | TYPE1 | TYPE0 | SIZE | 0 | BUF1 | BUF0 | 10100010 | bbbbbrbb | | E613 | 1 | EP4CFG | Endpoint 4 Configuration | VALID | DIR | TYPE1 | TYPE0 | 0 | 0 | 0 | 0 | 10100000 | bbbbrrrr | | E614 | 1 | EP6CFG | Endpoint 6 Configuration | VALID | DIR | TYPE1 | TYPE0 | SIZE | 0 | BUF1 | BUF0 | 11100010 | bbbbbrbb | | E615 | 1 | EP8CFG | Endpoint 8 Configuration | VALID | DIR | TYPE1 | TYPE0 | 0 | 0 | 0 | 0 | 11100000 | bbbbrrrr | | | 2 | reserved | , | | | | | | | | | | | | E618 | 1 | EP2FIFOCFG <sup>[7]</sup> | Endpoint 2 / slave FIFO configuration | 0 | INFM1 | OEP1 | AUTOOUT | AUTOIN | ZEROLENIN | 0 | WORDWIDE | 00000101 | rbbbbbrb | | E619 | 1 | EP4FIFOCFG <sup>[7]</sup> | Endpoint 4 / slave FIFO configuration | 0 | INFM1 | OEP1 | AUTOOUT | AUTOIN | ZEROLENIN | 0 | WORDWIDE | 00000101 | rbbbbbrb | | E61A | 1 | EP6FIFOCFG <sup>[7]</sup> | Endpoint 6 / slave FIFO configuration | 0 | INFM1 | OEP1 | AUTOOUT | AUTOIN | ZEROLENIN | 0 | WORDWIDE | 00000101 | rbbbbbrb | | E61B | 1 | EP8FIFOCFG <sup>[7]</sup> | Endpoint 8 / slave FIFO configuration | 0 | INFM1 | OEP1 | AUTOOUT | AUTOIN | ZEROLENIN | 0 | WORDWIDE | 00000101 | rbbbbbrb | | E61C | 4 | reserved | - | | | | | | | | | | | | E620 | 1 | EP2AUTOINLENH <sup>[7</sup> | Endpoint 2 AUTOIN<br>Packet Length H | 0 | 0 | 0 | 0 | 0 | PL10 | PL9 | PL8 | 00000010 | rrrrbbb | | E621 | 1 | EP2AUTOINLENL <sup>[7]</sup> | Endpoint 2 AUTOIN<br>Packet Length L | PL7 | PL6 | PL5 | PL4 | PL3 | PL2 | PL1 | PL0 | 00000000 | RW | | E622 | 1 | EP4AUTOINLENH <sup>[7]</sup> | Packet Length H | 0 | 0 | 0 | 0 | 0 | 0 | PL9 | PL8 | 00000010 | rrrrrbb | | E623 | 1 | EP4AUTOINLENL <sup>[7]</sup> | Endpoint 4 AUTOIN<br>Packet Length L | PL7 | PL6 | PL5 | PL4 | PL3 | PL2 | PL1 | PL0 | 00000000 | RW | | E624 | 1 | EP6AUTOINLENH <sup>[7]</sup> | Endpoint 6 AUTOIN<br>Packet Length H | 0 | 0 | 0 | 0 | 0 | PL10 | PL9 | PL8 | 00000010 | rrrrbbb | | E625 | 1 | EP6AUTOINLENL <sup>[7]</sup> | Endpoint 6 AUTOIN<br>Packet Length L | PL7 | PL6 | PL5 | PL4 | PL3 | PL2 | PL1 | PL0 | 00000000 | RW | | E626 | 1 | EP8AUTOINLENH <sup>[7]</sup> | Endpoint 8 AUTOIN<br>Packet Length H | 0 | 0 | 0 | 0 | 0 | 0 | PL9 | PL8 | 00000010 | rrrrrbb | | E627 | 1 | EP8AUTOINLENL <sup>[7]</sup> | Endpoint 8 AUTOIN<br>Packet Length L | PL7 | PL6 | PL5 | PL4 | PL3 | PL2 | PL1 | PL0 | 00000000 | RW | | E628 | 1 | ECCCFG | ECC Configuration | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ECCM | 00000000 | rrrrrrb | | E629 | 1 | ECCRESET | ECC Reset | х | х | х | х | х | х | х | х | 00000000 | W | | E62A | 1 | ECC1B0 | ECC1 Byte 0 Address | LINE15 | LINE14 | LINE13 | LINE12 | LINE11 | LINE10 | LINE9 | LINE8 | 00000000 | R | | E62B | 1 | ECC1B1 | ECC1 Byte 1 Address | LINE7 | LINE6 | LINE5 | LINE4 | LINE3 | LINE2 | LINE1 | LINE0 | 00000000 | R | | | <u> </u> | | | 1 | | 1 | <u> </u> | 1 | 1 | | 1 | | L | #### Note: Document #: 001-04247 Rev. \*A <sup>7.</sup> Read and writes to these registers may require synchronization delay, see Technical Reference Manual for "Synchronization Delay." Table 6-1. NX2LP-Flex Register Summary (continued) | March Prop | Hex | Sizo | | Description | | b6 | b5 | b4 | h2 | b2 | b1 | b0 | Default | Access | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|---------------------------|-------------------------------------------------|-------------------------|-------------------------|-------------------------|--------------------------|-------------------------|-------|--------|------------------------|----------|----------| | EGOZIFI COCORD COCCEPTOR Address LINETS | | Size | | Description | | | | | b3 | | | | | | | EGREF COC298 | | 1 | | • | | | | | | | | | | | | EGCF CCC PECC P | | 1 | | • | | | | | | | | | | | | E-90 1 | | 1 | | • | | | | | | | | - | | | | Egg 1 | E630 | 1 | | Endpoint 2 / slave FIFO | | | IN:PKTS[2] | | | | - | PFC8 | | | | EAST EAPPFOPPE Endpoint 2 status PR OFC PFCS PFCS PFC1 PFC1 00000000 RV | E630 | 1 | EP2FIFOPFH <sup>[7]</sup> | Endpoint 2 / slave FIFO | DECIS | PKTSTAT | | | | | PFC9 | IN:PKTS[2] | 10001000 | bbbbbrbb | | E-931 E-74PFOPFUT Department Figu | E631 | 1 | EP2FIFOPFL <sup>[7]</sup> | Endpoint 2 / slave FIFO | PFC7 | PFC6 | PFC5 | PFC4 | PFC3 | PFC2 | PFC1 | | 00000000 | RW | | EGS2 1 PAPIFICPPH-17 Programmable Play 1- | E631 | 1 | EP2FIFOPFL <sup>[7]</sup> | Endpoint 2 / slave FIFO | IN:PKTS[1] | IN:PKTS[0] | PFC5 | PFC4 | PFC3 | PFC2 | PFC1 | PFC0 | 00000000 | RW | | EGS 1 PAPIFICPPHI England of state PFO DECIS PRISTAT 0 OUTPFC1 OUTPFC3 0 0 PPC8 10011000 Enbland Page H | E632 | 1 | EP4FIFOPFH <sup>[7]</sup> | Endpoint 4 / slave FIFO | | | 0 | IN: PKTS[1]<br>OUT:PFC10 | IN: PKTS[0]<br>OUT:PFC9 | 0 | 0 | PFC8 | 10001000 | bbrbbrrb | | EAST EPSEFOPFELT Engoint 4 / size PEC PPC3 PPC4 PPC3 PPC2 PPC1 PPC0 00000000 RW | E632 | 1 | EP4FIFOPFH <sup>[7]</sup> | Endpoint 4 / slave FIFO | DECIS | PKTSTAT | 0 | | | 0 | 0 | PFC8 | 10001000 | bbrbbrrb | | FS PepEFOPFIFF PepEFOPFIFF PepEFOPFIFF PepEFOPFIFF PepEFOPFIFF PepEFOPFIFF PepEFOFFIFF PepEFOFFI | E633 | 1 | EP4FIFOPFL <sup>[7]</sup> | | PFC7 | PFC6 | PFC5 | PFC4 | PFC3 | PFC2 | PFC1 | PFC0 | 00000000 | RW | | H.S. Programmable Flag H DUTPFCT PFC DOUDDOO DUTPFCT DUTPFCT PFC DUTPFCT PFC DOUDDOO RW PFC PF | E633 | 1 | EP4FIFOPFL <sup>[7]</sup> | Endpoint 4 / slave FIFO | IN: PKTS[1]<br>OUT:PFC7 | IN: PKTS[0]<br>OUT:PFC6 | PFC5 | PFC4 | PFC3 | PFC2 | PFC1 | PFC0 | 00000000 | RW | | Fig. | | 1 | EP6FIFOPFH <sup>[7]</sup> | Endpoint 6 / slave FIFO<br>Programmable Flag H | DECIS | PKTSTAT | IN:PKTS[2]<br>OUT:PFC12 | IN:PKTS[1]<br>OUT:PFC11 | IN:PKTS[0]<br>OUT:PFC10 | 0 | PFC9 | PFC8 | 00001000 | bbbbbrbb | | H.S. Programmable Flag L Programmable Flag L Programmable Flag L Programmable Flag L Programmable Flag L OUTPFCT | | 1 | EP6FIFOPFH <sup>[7]</sup> | | DECIS | PKTSTAT | OUT:PFC12 | OUT:PFC11 | OUT:PFC10 | 0 | PFC9 | IN:PKTS[2]<br>OUT:PFC8 | 00001000 | bbbbbrbb | | FS Programmable Flag L OUT-PFC6 OUT- | | 1 | EP6FIFOPFL <sup>[7]</sup> | | PFC7 | PFC6 | PFC5 | PFC4 | PFC3 | PFC2 | PFC1 | PFC0 | 00000000 | RW | | H.S. Programmable Flag H OUT.PPC's | | 1 | | Endpoint 6 / slave FIFO<br>Programmable Flag L | IN:PKTS[1]<br>OUT:PFC7 | IN:PKTS[0]<br>OUT:PFC6 | PFC5 | PFC4 | PFC3 | PFC2 | PFC1 | PFC0 | 00000000 | RW | | F.S. Programmable Flag H Programmable Flag H F.S. PFC5 PFC5 PFC4 PFC3 PFC2 PFC1 PFC0 D0000000 RW | H.S. | 1 | | Programmable Flag H | | | 0 | OUT:PFC10 | OUT:PFC9 | 0 | | | | | | H.S. Programmable Flag L | F.S | 1 | | | | | | | | 0 | | | | | | F.S. | | 1 | | Programmable Flag L | PFC7 | | | - | | - | PFC1 | | 00000000 | RW | | EP3 | | 1 | EP8FIFOPFL <sup>[7]</sup> | | IN: PKTS[1]<br>OUT:PFC7 | | PFC5 | PFC4 | PFC3 | PFC2 | PFC1 | PFC0 | 00000000 | RW | | Pet Agric (1-3) | | 8 | | | | | | | | | | | | | | | E640 | 1 | EP2ISOINPKTS | | AADJ | 0 | 0 | 0 | 0 | 0 | INPPF1 | INPPF0 | 00000001 | brrrrbb | | | E641 | 1 | EP4ISOINPKTS | per frame (1-3) | AADJ | 0 | 0 | 0 | 0 | 0 | INPPF1 | | 00000001 | brrrrrr | | E644 4 reserved | | 1 | EP6ISOINPKTS | per frame (1-3) | | 0 | 0 | 0 | 0 | 0 | | | 00000001 | brrrrrbb | | E648 1 INPKTENDI <sup>T/I</sup> Force IN Packet End Skip 0 | E643 | 1 | EP8ISOINPKTS | | AADJ | 0 | 0 | 0 | 0 | 0 | INPPF1 | INPPF0 | 00000001 | brrrrrr | | E649 7 OUTPKTENDI <sup>7</sup> Force OUT Packet End Skip 0 0 0 0 EP3 EP2 EP1 EP0 xxxxxxxx W INTERRUPTS | | 4 | | | | | | | | | | | | | | INTERRUPTS | | 1 | | | | - | | | | | | | | | | E650 1 EP2FIFOIE <sup>[7] </sup> | E649 | 7 | | Force OUT Packet End | Skip | 0 | 0 | 0 | EP3 | EP2 | EP1 | EP0 | XXXXXXX | W | | Flag Interrupt Enable | | | | | | | _ | _ | | | | | | | | Flag Interrupt Request | E650 | 1 | EP2FIFOIE <sup>(1)</sup> | Flag Interrupt Enable | 0 | 0 | 0 | 0 | EDGEPF | PF | FF | FF | 00000000 | RW | | Flag Interrupt Enable | E651 | 1 | | Endpoint 2 slave FIFO<br>Flag Interrupt Request | 0 | 0 | 0 | 0 | 0 | PF | EF | FF | 00000000 | rrrrrbbb | | Flag Interrupt Request | | 1 | | Flag Interrupt Enable | 0 | 0 | 0 | 0 | EDGEPF | | | | | | | Flag Interrupt Enable | | | | Flag Interrupt Request | | | - | - | | | | | | | | Flag Interrupt Request Requ | | | | Flag Interrupt Enable | | | | | | | | | | | | Flag Interrupt Enable | | | | Flag Interrupt Request | 0 | | - | | | | | | | | | Flag Interrupt Request Requ | | 1 | | Flag Interrupt Enable | 0 | | - | | | | | | | | | Enable | | 1 | | Flag Interrupt Request | | | | | | | | | | | | Request | | | | Enable | | | | - | | | | | | | | Interrupt Enable EP4 EP2 EP1 EP0 D IBN XXXXXXXX bbbbbbrb EP5 EP6 EP4 EP2 EP1 EP0 D IBN XXXXXXX bbbbbbrb EP5 | | | | Request | | | | - | | | | | | | | Interrupt Request | | | | Interrupt Enable | | | | | | | | | | | | E65D 1 USBIRQ <sup>[8]</sup> USB Interrupt Requests 0 EP0ACK HSGRANT URES SUSP SUTOK SOF SUDAV 0xxxxxxx rbbbbbbb E65E 1 EP1E Endpoint Interrupt EP8 EP6 EP4 EP2 EP1OUT EP1IN EP0OUT EP0IN 00000000 RW | | | | Interrupt Request | | | | | | - | | | | | | E65E 1 EPIE Endpoint Interrupt EP8 EP6 EP4 EP2 EP1OUT EP1IN EP0OUT EP0IN 00000000 RW | | 1 | | | | | | | | | | | | | | Enables EP8 EP4 EP2 EP1001 EP1IN EP0001 EP0IN 00000000 RW | | 1 | | | | | | | | | | | | | | | E65E | 1 | EPIE | Enables | EP8 | EP6 | EP4 | EP2 | EP10UI | EP1IN | EPOOUT | EPUIN | 00000000 | KW | #### Note: <sup>8.</sup> The register can only be reset, it cannot be set. Table 6-1. NX2LP-Flex Register Summary (continued) | Hex | Size | Name | Description | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Default | Access | |------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------|----------------------|-----------------|-----------------|----------|-------------|-------------------|-------------------|--------------------------------|----------------------------| | E65F | 1 | EPIRQ <sup>[8]</sup> | Endpoint Interrupt | EP8 | EP6 | EP4 | EP2 | EP1OUT | EP1IN | EP0OUT | EP0IN | 0 | RW | | | | 0.01-1-[7] | Requests | _ | | | | | | | | | | | E660 | 1 | GPIFIE <sup>[7]</sup> | GPIF Interrupt Enable | 0 | 0 | 0 | 0 | 0 | 0 | GPIFWF | GPIFDONE | | RW | | E661 | 1 | GPIFIRQ <sup>[7]</sup><br>USBERRIE | GPIF Interrupt Request | 0<br>ISOEP8 | 0<br>ISOEP6 | 0<br>ISOEP4 | 0<br>ISOEP2 | 0 | 0 | GPIFWF | GPIFDONE | 000000xx | RW | | E662 | 1 | USBERRIRQ <sup>[8]</sup> | USB Error Interrupt<br>Enables | ISOEP8 | ISOEP6 | ISOEP4 | ISOEP2 | | 0 | 0 | ERRLIMIT | | RW | | E663 | 1 | | USB Error Interrupt<br>Requests | | | | | 0 | 0 | | ERRLIMIT | | bbbbrrrb | | E664 | 1 | ERRCNTLIM | USB Error counter and limit | EC3 | EC2 | EC1 | EC0 | LIMIT3 | LIMIT2 | LIMIT1 | LIMIT0 | | rrrrbbbb | | E665<br>E666 | 1 | CLRERRCNT<br>INT2IVEC | Clear Error Counter EC3:0<br>Interrupt 2 (USB) | x<br>0 | x<br>I2V4 | x<br>I2V3 | I2V2 | I2V1 | x<br>I2V0 | x<br>0 | x<br>0 | 00000000 | W | | E667 | | INT4IVEC | Autovector Interrupt 4 (slave FIFO & | - | 0 | 14V3 | 14V2 | 14V1 | I4V0 | 0 | 0 | 10000000 | | | | ' | INTSET-UP | GPIF) Autovector | | | | | AV2EN | | | AV4EN | | | | E668<br>E669 | 7 | reserved | Interrupt 2&4 set-up | 0 | 0 | 0 | 0 | AVZEN | 0 | INT4SRC | AV4EN | 00000000 | KVV | | E009 | , | INPUT / OUTPUT | | | | | | | | | | | | | E670 | 1 | PORTACEG | I/O PORTA Alternate | FLAGD | SLCS | 0 | 0 | 0 | 0 | INT1 | INT0 | 00000000 | RW | | E671 | 1 | PORTCCFG | Configuration I/O PORTC Alternate | GPIFA7 | GPIFA6 | GPIFA5 | GPIFA4 | GPIFA3 | GPIFA2 | GPIFA1 | GPIFA0 | 00000000 | | | E672 | 1 | PORTECFG | Configuration I/O PORTE Alternate | GPIFA8 | T2EX | INT6 | RXD10UT | RXD0OUT | T2OUT | T1OUT | TOOUT | | RW | | | 1 | | Configuration | | | | | | | | | | | | E673<br>E677 | 4 | XTALINSRC<br>reserved | XTALIN Clock Source | 0 | 0 | 0 | 0 | 0 | 0 | 0 | EXTCLK | 00000000 | rrrrrrb | | E678 | 1 | I2CS | I <sup>2</sup> C Bus Control & Status | START | STOP | LASTRD | ID1 | ID0 | BERR | ACK | DONE | 000xx000 | bbbrrrrr | | E679 | 1 | I2DAT | I <sup>2</sup> C Bus Data | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | XXXXXXXX | RW | | E67A | 1 | I2CTL | I <sup>2</sup> C Bus Control | 0 | 0 | 0 | 0 | 0 | 0 | STOPIE | 400kHz | 00000000 | RW | | E67B | 1 | XAUTODAT1 | Autoptr1 MOVX access, | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXXXXXX | RW | | E67C | 1 | XAUTODAT2 | when APTREN=1 Autoptr2 MOVX access, | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | RW | | | | UDMA CRC | when APTREN=1 | · · | - | | <u> </u> | - | - | | | 7000000 | | | E67D | 1 | UDMACRCH <sup>[7]</sup> | UDMA CRC MSB | CRC15 | CRC14 | CRC13 | CRC12 | CRC11 | CRC10 | CRC9 | CRC8 | 01001010 | PW/ | | E67E | 1 | UDMACRCL <sup>[7]</sup> | UDMA CRC LSB | CRC7 | CRC6 | CRC5 | CRC4 | CRC3 | CRC2 | CRC1 | CRC0 | 10111010 | RW | | E67F | 1 | UDMACRC- | UDMA CRC Qualifier | QENABLE | 0 | 0 | 0 | QSTATE | QSIGNAL2 | QSIGNAL1 | QSIGNAL0 | | brrrbbbb | | | | QUALIFIER | OBMIN ON CO Qualifier | Q2.17.1522 | Ü | · · | | 40.7.1.2 | Q010111122 | Q010111121 | Q010111120 | 0000000 | 51110000 | | | | USB CONTROL | | | | | | | | | | | | | E680 | 1 | USBCS | USB Control & Status | HSM | 0 | 0 | 0 | DISCON | NOSYNSOF | RENUM | SIGRSUME | x0000000 | rrrrbbbb | | E681 | 1 | SUSPEND | Put chip into suspend | х | х | х | х | х | Х | х | Х | XXXXXXX | W | | E682 | 1 | WAKEUPCS | Wakeup Control & Status | | WU | WU2POL | WUPOL | 0 | DPEN | WU2EN | WUEN | | bbbbrbbb | | E683 | 1 | TOGCTL | Toggle Control | Q | S | R | 10 | EP3 | EP2 | EP1 | EP0 | x0000000 | rrrbbbbb | | E684 | 1 | USBFRAMEH<br>USBFRAMEL | USB Frame count H | 0<br>FC7 | 0 | 0 | 0<br>FC4 | 0 | FC10 | FC9 | FC8 | 00000xxx | R | | E685<br>E686 | 1 | MICROFRAME | USB Frame count L<br>Microframe count, 0-7 | 0 | FC6 | FC5 | 0 | FC3 | FC2<br>MF2 | FC1<br>MF1 | FC0<br>MF0 | xxxxxxxx<br>00000xxx | R<br>R | | E687 | 1 | FNADDR | USB Function address | 0 | FA6 | FA5 | FA4 | FA3 | FA2 | FA1 | FA0 | 0xxxxxxx | R | | E688 | 2 | reserved | COD I direttori address | 0 | 170 | 170 | 17.4 | I Ao | I AZ | IAI | 170 | UAAAAAA | 1 | | | | | | | | | | | | | | | | | | | ENDPOINTS | | | | | | | | | | | | | E68A | 1 | EP0BCH <sup>[7]</sup> | Endpoint 0 Byte Count H | (BC15) | (BC14) | (BC13) | (BC12) | (BC11) | (BC10) | (BC9) | (BC8) | XXXXXXX | RW | | E68B | | EP0BCL <sup>[7]</sup> | Endpoint 0 Byte Count L | (BC7) | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | xxxxxxx | RW | | E68D | 1 | reserved<br>EP1OUTBC | Endpoint 1 OUT Byte | 0 | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | 0xxxxxxx | RW | | E68E | 1 | reserved | Count | | | | | | | | | | | | E68F | 1 | EP1INBC | Endpoint 1 IN Byte Count | | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | 0xxxxxxx | RW | | E690 | 1 | EP2BCH <sup>[7]</sup> | Endpoint 2 Byte Count H | | 0 | 0 | 0 | 0 | BC10 | BC9 | BC8 | | RW | | E691 | 1 | EP2BCL <sup>[7]</sup> | Endpoint 2 Byte Count L | BC7/SKIP | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | xxxxxxx | RW | | E692 | 2 | reserved | Enderton A B A C 111 | 0 | | 0 | | 0 | 0 | DOC | D00 | 000000 | DW. | | Ecc.4 | | EP4BCH <sup>[7]</sup> | Endpoint 4 Byte Count H | | 0<br>BC6 | 0<br>BC5 | 0<br>BC4 | 0 | 0<br>BC2 | BC9 | BC8 | | RW | | E694 | 1 | EDADOL [7] | Endnoint / Puta Count! | | IDL D | BC5 | DU4 | BC3 | BC2 | BC1 | BC0 | xxxxxxx | RW | | E694<br>E695<br>E696 | 1 2 | EP4BCL <sup>[7]</sup><br>reserved | Endpoint 4 Byte Count L | BC7/SKIP | 200 | | | | | | | | | | E695 | 1 2 1 | - | Endpoint 4 Byte Count L Endpoint 6 Byte Count H | | 0 | 0 | 0 | 0 | BC10 | BC9 | BC8 | 00000xxx | RW | | E695<br>E696 | 1 2 1 | reserved | Endpoint 6 Byte Count H | | | 0<br>BC5 | 0<br>BC4 | 0<br>BC3 | BC10<br>BC2 | BC9<br>BC1 | BC8<br>BC0 | 00000xxx<br>xxxxxxxx | RW<br>RW | | E695<br>E696<br>E698<br>E699<br>E69A | 1<br>2<br>1<br>1<br>2 | reserved EP6BCL <sup>[7]</sup> EP6BCL <sup>[7]</sup> reserved | Endpoint 6 Byte Count H Endpoint 6 Byte Count L | 0<br>BC7/SKIP | 0<br>BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | xxxxxxx | RW | | E695<br>E696<br>E698<br>E699<br>E69A<br>E69C | 1 2 1 2 1 | reserved EP6BCH <sup>[7]</sup> EP6BCL <sup>[7]</sup> reserved EP8BCH <sup>[7]</sup> | Endpoint 6 Byte Count H Endpoint 6 Byte Count L Endpoint 8 Byte Count H | 0<br>BC7/SKIP<br>0 | 0<br>BC6 | BC5<br>0 | BC4<br>0 | BC3 | BC2<br>0 | BC1<br>BC9 | BC0<br>BC8 | xxxxxxx<br>000000xx | RW<br>RW | | E695<br>E696<br>E698<br>E699<br>E69A<br>E69C<br>E69D | 1<br>2<br>1<br>1<br>2<br>1<br>1 | reserved EP6BCH <sup>[7]</sup> EP6BCL <sup>[7]</sup> reserved EP8BCH <sup>[7]</sup> EP8BCL <sup>[7]</sup> | Endpoint 6 Byte Count H Endpoint 6 Byte Count L | 0<br>BC7/SKIP | 0<br>BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | xxxxxxx | RW | | E695<br>E696<br>E698<br>E699<br>E69A<br>E69C<br>E69D | 1<br>2<br>1<br>1<br>2<br>1<br>1<br>2 | reserved EP6BCH <sup>[7]</sup> EP6BCL <sup>[7]</sup> reserved EP8BCH <sup>[7]</sup> EP8BCL <sup>[7]</sup> reserved | Endpoint 6 Byte Count H Endpoint 6 Byte Count L Endpoint 8 Byte Count H Endpoint 8 Byte Count L | 0<br>BC7/SKIP<br>0<br>BC7/SKIP | 0<br>BC6<br>0<br>BC6 | BC5<br>0<br>BC5 | BC4<br>0<br>BC4 | 0<br>BC3 | 0<br>BC2 | BC1<br>BC9<br>BC1 | BC0<br>BC8<br>BC0 | xxxxxxx<br>000000xx<br>xxxxxxx | RW<br>RW<br>RW | | E695<br>E696<br>E698<br>E699<br>E69A<br>E69C<br>E69D | 1 2 1 1 2 1 1 2 1 | reserved EP6BCH <sup>[7]</sup> EP6BCL <sup>[7]</sup> reserved EP8BCH <sup>[7]</sup> EP8BCL <sup>[7]</sup> | Endpoint 6 Byte Count H Endpoint 6 Byte Count L Endpoint 8 Byte Count H | 0<br>BC7/SKIP<br>0 | 0<br>BC6 | BC5<br>0 | BC4<br>0 | BC3 | BC2<br>0 | BC1<br>BC9 | BC0<br>BC8 | xxxxxxx<br>000000xx | RW<br>RW<br>RW<br>bbbbbbrb | Table 6-1. NX2LP-Flex Register Summary (continued) | EAA2 I PIPINCS Selection IN Cornerol and 0 0 0 0 0 0 0 0 0 0 | нех | 0: | NI | D | l | 1-0 | lı. e | b. 4 | l- 0 | l. 0 | lı. a | I. o | Defect | Δ | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------|-------------------------|-------------------------------------------|-----------|-----------|-----------|-----------|---------|---------|---------|---------|----------|--------------------| | Sanie Perc Sanie | E6A2 | Size<br>1 | | | | | 0 | | | | | | | Access<br>bbbbbbrb | | Sanite S | | 1 | | Status | | | NDAK1 | NDAKO | | EMPTY | | | | | | Salus Salu | | ' | | Status | | | | | _ | | | | | | | Seable Per P | | 1 | | Status | | | | | | | | | | | | Statis | E6A5 | 1 | | Endpoint 6 Control and<br>Status | 0 | NPAK2 | NPAK1 | | | | 0 | | 00000100 | rrrrrrb | | Flagis | E6A6 | 1 | EP8CS | | 0 | 0 | NPAK1 | NPAK0 | FULL | EMPTY | 0 | STALL | 00000100 | rrrrrrb | | Flagis | E6A7 | 1 | EP2FIFOFLGS | Endpoint 2 slave FIFO Flags | 0 | 0 | 0 | 0 | 0 | PF | EF | FF | 00000010 | R | | Each | E6A8 | 1 | EP4FIFOFLGS | | 0 | 0 | 0 | 0 | 0 | PF | EF | FF | 00000010 | R | | Flags | E6A9 | 1 | EP6FIFOFLGS | Endpoint 6 slave FIFO Flags | 0 | 0 | 0 | 0 | 0 | PF | EF | FF | 00000110 | R | | EBAC | E6AA | 1 | EP8FIFOFLGS | Endpoint 8 slave FIFO Flags | 0 | 0 | 0 | 0 | 0 | PF | EF | FF | 00000110 | R | | EAD1 EP4FIFOBCH Endpoint distave FIFO 0 0 0 0 0 0 0 0 0 | E6AB | 1 | EP2FIFOBCH | Endpoint 2 slave FIFO total byte count H | 0 | 0 | 0 | BC12 | BC11 | BC10 | BC9 | BC8 | 00000000 | R | | EAST EPAFIFOBCH Indicate slaws FIFO | E6AC | 1 | EP2FIFOBCL | Endpoint 2 slave FIFO | BC7 | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | 00000000 | R | | EPAFIFOBCL Endpoirt a slave FIFO BC7 BC6 BC5 BC4 BC3 BC2 BC1 BC0 00000000 R. | E6AD | 1 | EP4FIFOBCH | Endpoint 4 slave FIFO | 0 | 0 | 0 | 0 | 0 | BC10 | BC9 | BC8 | 00000000 | R | | EPSFIFOBCH Endpoint of Salver FIFO Decided Dec | E6AE | 1 | EP4FIFOBCL | Endpoint 4 slave FIFO | BC7 | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | 00000000 | R | | ERBER ERBERFORCL Endpoint 6 slave FIFO BC7 BC6 BC5 BC4 BC3 BC2 BC1 BC0 00000000 R | E6AF | 1 | EP6FIFOBCH | Endpoint 6 slave FIFO | 0 | 0 | 0 | 0 | BC11 | BC10 | BC9 | BC8 | 00000000 | R | | E681 1 | E6B0 | 1 | EP6FIFOBCL | Endpoint 6 slave FIFO | BC7 | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | 00000000 | R | | E682 1 EP8FIFOBCL Endpoint 8 stave FIFO BC7 BC6 BC5 BC4 BC3 BC2 BC1 BC0 00000000 R | E6B1 | 1 | EP8FIFOBCH | Endpoint 8 slave FIFO | 0 | 0 | 0 | 0 | 0 | BC10 | BC9 | BC8 | 00000000 | R | | E6B3 1 SUDPTRH Set-up Data Pointer high address byte Set-up Data Pointer high address byte A7 A6 A5 A4 A3 A2 A1 D D D D D D D D D | E6B2 | 1 | EP8FIFOBCL | Endpoint 8 slave FIFO | BC7 | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | 00000000 | R | | E684 1 SUDPTRL | E6B3 | 1 | SUDPTRH | Set-up Data Pointer high | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | xxxxxxx | RW | | E6B5 1 SUDPTRCTL Set-up Data Pointer Auto 0 0 0 0 0 0 0 0 0 | E6B4 | 1 | SUDPTRL | Set-up Data Pointer low | A7 | A6 | A5 | A4 | A3 | A2 | A1 | 0 | xxxxxxx0 | bbbbbbb | | E688 8 SET-UPDAT 8 bytes of set-up data D7 D6 D5 D4 D3 D2 D1 D0 xxxxxxxx R | E6B5 | 1 | SUDPTRCTL | Set-up Data Pointer Auto | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SDPAUTO | 00000001 | RW | | E688 8 SET-UPDAT | | 2 | reserved | Mode | | | | | | | | | | | | SET-UPDAT[1] = | E6B8 | 8 | | 8 bytes of set-up data | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | xxxxxxx | R | | SET-UPDAT[1] = bnRequest SET-UPDAT[2:3] = wValue SET-UPDAT[2:3] = wValue SET-UPDAT[4:5] = windex SET-UPDAT[6:7] = wLength wLeng | | | | | | | | | | | | | | | | SET-UPDAT[4:5] = wValue SET-UPDAT[4:5] = wIndex SET-UPDAT[6:7] = wLength SET-UPDAT[6:7] = wLength SET-UPDAT[6:7] = wLength SET-UPDAT[6:7] = wLength SINGLEWR1 SINGLEWR2 SINGLERD1 SINGLERD2 FIFOWR2 FIFOWR2 FIFORD2 FIFORD | | | | SET-UPDAT[1] = | | | | | | | | | | | | SET-UPDAT[4:5] = wind-ex | | | | SET-UPDAT[2:3] = wVal- | | | | | | | | | | | | SET-UPDAT[6:7] = | | | | SET-UPDAT[4:5] = wInd- | | | | | | | | | | | | GPIF | | | | SET-UPDAT[6:7] = | | | | | | | | | | | | E6C1 GPIFIDLECS GPIF Done, GPIF IDLE DONE 0 0 0 0 0 0 0 0 0 | | | GPIF | wLength | | | | | | | | | | | | drive mode | E6C0 | 1 | GPIFWFSELECT | Waveform Selector | SINGLEWR1 | SINGLEWR0 | SINGLERD1 | SINGLERD0 | FIFOWR1 | FIFOWR0 | FIFORD1 | FIFORD0 | 11100100 | RW | | E6C3 GPIFCTLCFG | E6C1 | 1 | GPIFIDLECS | | DONE | 0 | 0 | 0 | 0 | 0 | 0 | IDLEDRV | 10000000 | RW | | E6C4 1 GPIFADRHI <sup>[7]</sup> GPIF Address H 0 0 0 0 0 0 0 0 0 0 GPIFA8 00000000 RW E6C5 1 GPIFADRL <sup>[7]</sup> GPIF Address L GPIFA7 GPIFA6 GPIFA5 GPIFA4 GPIFA3 GPIFA2 GPIFA1 GPIFA0 00000000 RW FLOWSTATE FLOWSTATE Flowstate Enable and Selector Selector LFUNC1 LFUNC0 TERMA2 TERMA1 TERMA0 TERMB2 TERMB1 TERMB0 00000000 RW E6C8 1 FLOWEQUETL CTL-Pin States in Flowstate (when Logic = 0) | E6C2 | 1 | GPIFIDLECTL | Inactive Bus, CTL states | 0 | 0 | CTL5 | CTL4 | CTL3 | CTL2 | CTL1 | CTL0 | 11111111 | RW | | E6C5 GPIFADRLI <sup>T/I</sup> GPIF Address L GPIFA7 GPIFA6 GPIFA5 GPIFA4 GPIFA3 GPIFA2 GPIFA1 GPIFA0 00000000 RW | | 1 | | | TRICTL | 0 | CTL5 | CTL4 | CTL3 | CTL2 | CTL1 | | | | | FLOWSTATE | | 1 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | E6C6 1 FLOWSTATE Flowstate Enable and Selector FSE 0 0 0 0 FS2 FS1 FS0 000000000 brrn E6C7 1 FLOWLOGIC Flowstate Logic LFUNC1 LFUNC0 TERMA2 TERMA1 TERMA0 TERMB1 TERMB0 000000000 RW E6C8 1 FLOWEQ0CTL CTL-Pin States in Flowstate (when Logic = 0) CTL0E2 CTL0E1/CTL5 CTL0E0/CTL4 CTL3 CTL2 CTL1 CTL0 000000000 RW | E6C5 | 1 | | GPIF Address L | GPIFA7 | GPIFA6 | GPIFA5 | GPIFA4 | GPIFA3 | GPIFA2 | GPIFA1 | GPIFA0 | 00000000 | RW | | E6C7 1 FLOWLOGIC Flowstate Logic LFUNC1 LFUNC0 TERMA2 TERMA1 TERMA0 TERMB2 TERMB1 TERMB0 000000000 RW E6C8 1 FLOWEQOCTL CTL-Pin States in Flowstate (when Logic = 0) CTL0E3 CTL0E2 CTL0E1/ CTL5 CTL4 CTL3 CTL2 CTL1 CTL0 00000000 RW | E6C6 | 1 | | Flowstate Enable and | FSE | 0 | 0 | 0 | 0 | FS2 | FS1 | FS0 | 00000000 | brrrrbbb | | E6C8 1 FLOWEQ0CTL | ECO7 | 1 | ELOWI OCIO | | I EUNO4 | LEUNICO | TEDMANO | TEDMAA4 | TEDMANO | TEDMADO | TEDMD4 | TEDMO | 00000000 | D\A/ | | (when Logic = 0) | | 1 | | CTL-Pin States in | | | CTL0E1/ | CTL0E0/ | | | | | | | | | F6C0 | 1 | FLOWEQ1CTL | (when Logic = 0) CTL-Pin States in Flow- | CTL0E3 | CTL0E2 | CTL0E1/ | | CTL3 | CTL2 | CTL1 | CTL0 | 0000000 | RW/ | | state (when Logic = 1) CTL5 CTL4 | | | | state (when Logic = 1) | | | CTL5 | CTL4 | | | | | | | | E6CA 1 FLOWHOLDOFF Holdoff Configuration HOPERIOD3 HOPERIOD2 HOPERIOD1 HOPERIOD HOSTATE HOCTL2 HOCTL1 HOCTL0 00010010 RW | | | | ů | | | | 0 | | | | | | | | E6CB 1 FLOWSTB Flowstate Strobe Configuration SLAVE RDYASYNC CTLTOGL SUSTAIN 0 MSTB2 MSTB1 MSTB0 00100000 RW | ь6CВ | | | Configuration | | | | | | | | | | | | E6CC 1 FLOWSTBEDGE Flowstate Rising/Falling 0 0 0 0 0 FALLING RISING 00000001 rrrrr | | 1 | | Edge Configuration | | | | | | | | | | | | E6CD 1 FLOWSTBPERIOD Master-Strobe Half-Period D7 D6 D5 D4 D3 D2 D1 D0 00000010 RW | | | | Maratan Otrack a Light Davis of | ID7 | D6 | D5 | Π4 | D3 | D2 | D1 | D0 | 00000010 | RW | | Byte 3 | E6CD | | | | | | | | | | | | | | | E6CF 1 GPIFTCB2 <sup>[7]</sup> GPIF Transaction Count TC23 TC22 TC21 TC20 TC19 TC18 TC17 TC16 00000000 RW | E6CD<br>E6CE | 1 | GPIFTCB3 <sup>[7]</sup> | GPIF Transaction Count<br>Byte 3 | TC31 | TC30 | TC29 | TC28 | TC27 | TC26 | TC25 | TC24 | 00000000 | RW | # Table 6-1. NX2LP-Flex Register Summary (continued) | Hex | Size | Name | Description | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Default | Access | |-----------------------------------------------------------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------|----------------|---------------------------------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------| | E6D0 | 1 | GPIFTCB1 <sup>[7]</sup> | GPIF Transaction Count | TC15 | TC14 | TC13 | TC12 | TC11 | TC10 | TC9 | TC8 | 00000000 | RW | | | | | Byte 1 | | | | | | | | | | | | E6D1 | 1 | GPIFTCB0 <sup>[7]</sup> | GPIF Transaction Count | TC7 | TC6 | TC5 | TC4 | TC3 | TC2 | TC1 | TC0 | 00000001 | RW | | | | | Byte 0 | | | | | | | | | | | | | 2 | reserved | | | | | | | | | | 00000000 | RW | | | | reserved | | | | | | | | | | | | | | | reserved | | | | | | | | | | | | | E6D2 | 1 | EP2GPIFFLGSEL <sup>[7]</sup> | Endpoint 2 GPIF Flag | 0 | 0 | 0 | 0 | 0 | 0 | FS1 | FS0 | 00000000 | D\\/ | | EODZ | ' | EFZGFIFFLGSEL 7 | select | U | U | U | U | U | U | F31 | F30 | 00000000 | KVV | | E6D3 | 1 | EP2GPIFPFSTOP | Endpoint 2 GPIF stop | 0 | 0 | 0 | 0 | 0 | 0 | 0 | FIFO2FLAG | 00000000 | RW | | LODO | | 20111110101 | transaction on prog. flag | o | Ö | ľ | · | Ü | · | Ö | 111 021 2710 | 0000000 | | | E6D4 | 1 | EP2GPIFTRIG <sup>[7]</sup> | Endpoint 2 GPIF Trigger | x | x | х | × | х | x | x | х | xxxxxxx | W | | | 3 | reserved | | ^ | ^ | ^ | ^ | | ^ | | | 70000000 | • | | | J | | | | | | | | | | | | | | | | reserved | | | | | | | | | | | | | | | reserved | | | | | | | | | | | | | E6DA | 1 | EP4GPIFFLGSEL <sup>[7]</sup> | Endpoint 4 GPIF Flag | 0 | 0 | 0 | 0 | 0 | 0 | FS1 | FS0 | 00000000 | RW | | | | | select | | | | | | | | | | | | E6DB | 1 | EP4GPIFPFSTOP | Endpoint 4 GPIF stop | 0 | 0 | 0 | 0 | 0 | 0 | 0 | FIFO4FLAG | 00000000 | RW | | | | | transaction on GPIF Flag | | | | | | | | | | | | E6DC | 1 | EP4GPIFTRIG <sup>[7]</sup> | Endpoint 4 GPIF Trigger | x | x | x | x | x | x | x | x | XXXXXXX | W | | | 3 | reserved | | | | | | | | | | | | | | | reserved | | | | ĺ | | | | | | | | | | | reserved | | | | | | | | | | | | | FCFC | 4 | | Endneint CODIE E | | 0 | | 0 | 0 | 0 | FC4 | FCO | 00000000 | DW. | | E6E2 | 1 | EP6GPIFFLGSEL <sup>[7]</sup> | Endpoint 6 GPIF Flag select | 0 | 0 | 0 | 0 | 0 | 0 | FS1 | FS0 | 00000000 | KW | | F0=5 | <u> </u> | EDOODIEDESTOE | | | 0 | l | 0 | | 0 | | FIFOST: AC | 0000000 | DW | | E6E3 | 1 | EP6GPIFPFSTOP | Endpoint 6 GPIF stop transaction on prog. flag | 0 | 0 | 0 | 0 | 0 | 0 | 0 | FIFO6FLAG | 00000000 | RW | | F0F 4 | | ED0001EED10[7] | | | | | | | | | | | | | E6E4 | 1 | EP6GPIFTRIG <sup>[7]</sup> | Endpoint 6 GPIF Trigger | Х | х | x | x | Х | x | х | х | XXXXXXX | W | | | 3 | reserved | | | | | | | | | | | | | | | reserved | | | | | | | | | | | | | | | reserved | | | | | | | | | | | | | E6EA | 1 | | Endpoint 8 GPIF Flag | 0 | 0 | 0 | 0 | 0 | 0 | FS1 | FS0 | 00000000 | D\M | | EGEA | ' | EF6GFIFFLGSEL 7 | select | U | U | U | U | U | U | F31 | F30 | 00000000 | KVV | | E6EB | 1 | EP8GPIFPFSTOP | Endpoint 8 GPIF stop | 0 | 0 | 0 | 0 | 0 | 0 | 0 | FIFO8FLAG | 00000000 | D\M | | LOLD | ' | LF6GFII FI 310F | transaction on prog. flag | U | U | ٥ | U | U | U | U | I II OOI LAG | 00000000 | IXVV | | E6EC | 1 | EP8GPIFTRIG <sup>[7]</sup> | Endpoint 8 GPIF Trigger | x | x | х | × | х | х | х | х | xxxxxxx | W | | LULC | - | | Litupoliti o Grii Triggei | ^ | ^ | ^ | ^ | ^ | ^ | ^ | ^ | ***** | vv | | | 3 | reserved | | | | | | | | | | | | | | | | | | | | | | | | | | | | E6F0 | 1 | XGPIFSGLDATH | GPIF Data H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | xxxxxxx | RW | | | 1 | XGPIFSGLDATH | (16-bit mode only) | | | | | | | | | | | | E6F0<br>E6F1 | 1 | | (16-bit mode only) Read/Write GPIF Data L & | | D14 | D13 | D12 | D11 | D10<br>D2 | D9 | D8 | xxxxxxx | RW<br>RW | | E6F1 | 1 | XGPIFSGLDATH<br>XGPIFSGLDATLX | (16-bit mode only) Read/Write GPIF Data L & trigger transaction | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | xxxxxxx | RW | | | 1 1 1 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no | | | | | | | | | xxxxxxx | | | E6F1<br>E6F2 | 1 1 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger | D7 | D6 | D5 | D4 | D3 | D2<br>D2 | D1 | D0 | xxxxxxx | RW<br>R | | E6F1 | 1 1 1 1 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | xxxxxxx | RW<br>R | | E6F1<br>E6F2 | 1 1 1 1 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger | D7 | D6 | D5 | D4 | D3 | D2<br>D2 | D1 | D0 | xxxxxxx | RW<br>R | | E6F1<br>E6F2<br>E6F3 | 1 1 1 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states | D7 D7 INTRDY | D6<br>D6<br>SAS | D5<br>D5<br>TCXRDY5 | D4<br>D4<br>0 | D3 D3 0 | D2<br>D2<br>0 | D1<br>D1<br>0 | D0<br>D0<br>0 | xxxxxxx<br>00000000 | RW<br>R<br>bbbrrrrr | | E6F1 E6F2 E6F3 E6F4 | 1 1 1 1 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status | D7 | D6 | D5 | D4 | D3 | D2<br>D2 | D1 | D0 | xxxxxxx<br>00000000 | RW<br>R<br>bbbrrrrr | | E6F1<br>E6F2<br>E6F3 | 1 1 1 1 1 1 1 1 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states | D7 D7 INTRDY | D6<br>D6<br>SAS | D5<br>D5<br>TCXRDY5 | D4<br>D4<br>0 | D3 D3 0 | D2<br>D2<br>0 | D1<br>D1<br>0 | D0<br>D0<br>0 | xxxxxxx<br>00000000 | RW<br>R<br>bbbrrrrr | | E6F1 E6F2 E6F3 E6F4 | 1 1 1 1 1 1 2 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status | D7 D7 INTRDY | D6 D6 SAS | D5 D5 TCXRDY5 | D4 D4 0 RDY4 | D3 D3 0 RDY3 | D2<br>D2<br>0 | D1 D1 0 RDY1 | D0 D0 0 RDY0 | xxxxxxx<br>xxxxxxx<br>000000000 | RW<br>R<br>bbbrrrrr | | E6F1 E6F2 E6F3 E6F4 E6F5 | 1 1 1 1 1 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms | D7 D7 INTRDY | D6 D6 SAS | D5 D5 TCXRDY5 | D4 D4 0 RDY4 | D3 D3 0 RDY3 | D2<br>D2<br>0 | D1 D1 0 RDY1 | D0 D0 0 RDY0 | xxxxxxx<br>xxxxxxx<br>000000000 | RW<br>R<br>bbbrrrrr | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 | 1 1 1 1 1 2 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT IESERVED ENDPOINT BUFFER | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S | D7 D7 INTRDY | D6 D6 SAS | D5 D5 TCXRDY5 RDY5 x | D4 | D3 D3 O | D2 D2 0 RDY2 x | D1 D1 0 RDY1 x | DO DO O RDYO X | xxxxxxx<br>xxxxxxx<br>00000000<br>00xxxxx<br>xxxxxxx | RW R bbbrrrrr R W | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 | 1 1 1 1 2 64 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EPOBUF | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer | D7 D7 INTRDY 0 x D7 | D6 D6 SAS 0 x D6 | D5 D5 TCXRDY5 RDY5 x D5 | D4 D4 0 RDY4 x D4 | D3 D3 0 RDY3 x D3 | D2 D2 0 RDY2 x D2 | D1 | DO DO O O O O O O O O O O O O O O O O O | XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX | RW R bbbrrrrr W R RW | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E780 | 1<br>1<br>1<br>1<br>1<br>2<br>64<br>64 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EPOBUF EP10UTBUF | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-OUT buffer | D7 D7 INTRDY 0 x D7 D7 D7 | D6 D6 SAS 0 x D6 D6 D6 | D5 D5 TCXRDY5 RDY5 x D5 D5 D5 | D4 | D3 D3 0 RDY3 x D3 D3 D3 | D2 | D1 | DO DO DO RDYO x DO DO DO DO | XXXXXXX<br>XXXXXXX<br>00000000<br>000xxxxx<br>XXXXXXX<br>XXXXXXXX<br>XXXXXXXX | RW Bbbrrrrr R W RW RW | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 | 1<br>1<br>1<br>1<br>1<br>2<br>64<br>64 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EPOBUF | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer | D7 D7 INTRDY 0 x D7 | D6 D6 SAS 0 x D6 | D5 D5 TCXRDY5 RDY5 x D5 | D4 D4 0 RDY4 x D4 | D3 D3 0 RDY3 x D3 | D2 D2 0 RDY2 x D2 | D1 | DO DO O O O O O O O O O O O O O O O O O | XXXXXXX<br>XXXXXXX<br>00000000<br>000xxxxx<br>XXXXXXX<br>XXXXXXXX<br>XXXXXXXX | RW R bbbrrrrr W R RW | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E780 | 1<br>1<br>1<br>1<br>1<br>2<br>64<br>64<br>64 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EPOBUF EP10UTBUF | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-OUT buffer | D7 D7 INTRDY 0 x D7 D7 D7 | D6 D6 SAS 0 x D6 D6 D6 | D5 D5 TCXRDY5 RDY5 x D5 D5 D5 | D4 | D3 D3 0 RDY3 x D3 D3 D3 | D2 | D1 | DO DO DO RDYO x DO DO DO DO | XXXXXXX<br>XXXXXXX<br>00000000<br>000xxxxx<br>XXXXXXX<br>XXXXXXXX<br>XXXXXXXX | RW Bbbrrrrr R W RW RW | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E780 E7C0 | 1<br>1<br>1<br>1<br>1<br>2<br>64<br>64<br>64<br>2048 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EPOBUF EP10UTBUF EP11NBUF reserved | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EPO-IN/-OUT buffer EP1-OUT buffer EP1-IN buffer 512/1024-byte EP 2 / | D7 D7 INTRDY 0 x D7 D7 D7 | D6 D6 SAS 0 x D6 D6 D6 | D5 D5 TCXRDY5 RDY5 x D5 D5 D5 | D4 | D3 D3 0 RDY3 x D3 D3 D3 | D2 | D1 | DO DO DO RDYO x DO DO DO DO | XXXXXXX<br>XXXXXXX<br>00000000<br>000xxxxx<br>XXXXXXX<br>XXXXXXXX<br>XXXXXXXX | RW R bbbrrrrr R W RW RW RW RW | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E780 | 1<br>1<br>1<br>1<br>1<br>2<br>64<br>64<br>64<br>2048 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EPOBUF EP10UTBUF EP11NBUF | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-IN buffer EP1-IN buffer 512/1024-byte EP 2 / slave FIFO buffer (IN or | D7 D7 INTRDY 0 x D7 D7 D7 D7 | D6 D6 SAS 0 x D6 D6 D6 D6 D6 | D5 D5 TCXRDY5 RDY5 x D5 D5 D5 D5 D5 | D4 D4 0 RDY4 x D4 D4 D4 D4 | D3 D3 0 RDY3 x D3 D3 D3 D3 | D2 D2 0 RDY2 x D2 D2 D2 D2 D2 D2 | D1 | DO DO DO DO DO DO DO DO | XXXXXXXXX<br>XXXXXXXXX<br>000000000<br>00xxxxxx<br>xxxxxxxxx<br>xxxxxxxx | RW R bbbrrrrr R W RW RW RW | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E780 E7C0 | 1<br>1<br>1<br>1<br>1<br>2<br>64<br>64<br>64<br>2048<br>1024 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP0BUF EP10UTBUF EP1INBUF reserved EP2FIFOBUF | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-OUT buffer EP1-IN buffer EP1-IN buffer EP1-IN buffer Internal RDY, Sync/Async, RDY pin states | D7 D7 INTRDY 0 x D7 D7 D7 D7 | D6 D6 SAS 0 x D6 D6 D6 D6 D6 | D5 D5 TCXRDY5 RDY5 x D5 D5 D5 D5 D5 | D4 D4 0 RDY4 x D4 D4 D4 D4 | D3 D3 0 RDY3 x D3 D3 D3 D3 | D2 D2 0 RDY2 x D2 D2 D2 D2 D2 D2 | D1 | DO DO DO DO DO DO DO DO | XXXXXXXXX<br>XXXXXXXXX<br>000000000<br>00xxxxxx<br>xxxxxxxxx<br>xxxxxxxx | RW R bbbrrrrr R W RW RW RW RW | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E780 E7C0 | 1<br>1<br>1<br>1<br>1<br>2<br>64<br>64<br>64<br>2048<br>1024 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EPOBUF EP10UTBUF EP11NBUF reserved | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EPO-IN/-OUT buffer EP1-OUT buffer EP1-IN buffer 512/1024-byte EP 2 / slave FIFO buffer (IN or OUT) 512 byte EP 4 / slave FIFO | D7 D7 INTRDY 0 x D7 D7 D7 D7 | D6 D6 SAS 0 x D6 D6 D6 D6 D6 | D5 D5 TCXRDY5 RDY5 x D5 D5 D5 D5 D5 | D4 D4 0 RDY4 x D4 D4 D4 D4 | D3 D3 0 RDY3 x D3 D3 D3 D3 | D2 D2 0 RDY2 x D2 D2 D2 D2 D2 D2 | D1 | DO DO DO DO DO DO DO DO | XXXXXXXXX<br>XXXXXXXXX<br>00000000<br>00xxxxxx<br>xxxxxxxxx<br>XXXXXXXXX<br>XXXXXXXXX<br>XXXXXXXX | RW R bbbrrrrr R W RW RW RW RW | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E780 E7C0 | 1<br>1<br>1<br>1<br>1<br>2<br>64<br>64<br>64<br>2048<br>1024 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP0BUF EP10UTBUF EP1INBUF reserved EP2FIFOBUF | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-OUT buffer EP1-IN buffer EP1-IN buffer EP1-IN buffer Internal RDY, Sync/Async, RDY pin states | D7 D7 INTRDY 0 x D7 D7 D7 D7 | D6 D6 SAS 0 x D6 D6 D6 D6 D6 D6 | D5 D5 TCXRDY5 RDY5 x D5 D5 D5 D5 D5 | D4 D4 0 RDY4 x D4 D4 D4 D4 D4 | D3 D3 0 RDY3 x D3 D3 D3 D3 D3 | D2 D2 0 RDY2 x D2 D2 D2 D2 D2 D2 | D1 | DO DO DO RDYO x DO DO DO DO DO DO | XXXXXXXXX<br>XXXXXXXXX<br>000000000<br>00xxxxxx<br>XXXXXXXXX<br>XXXXXXXXX<br>XXXXXXXXX<br>XXXXXX | RW R bbbrrrr R W RW RW RW RW RW | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E780 E7C0 | 1 1 1 1 1 1 2 64 64 64 2048 1024 512 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP0BUF EP10UTBUF EP1INBUF reserved EP2FIFOBUF | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EPO-IN/-OUT buffer EP1-OUT buffer EP1-IN buffer 512/1024-byte EP 2 / slave FIFO buffer (IN or OUT) 512 byte EP 4 / slave FIFO | D7 D7 INTRDY 0 x D7 D7 D7 D7 | D6 D6 SAS 0 x D6 D6 D6 D6 D6 D6 | D5 D5 TCXRDY5 RDY5 x D5 D5 D5 D5 D5 | D4 D4 0 RDY4 x D4 D4 D4 D4 D4 | D3 D3 0 RDY3 x D3 D3 D3 D3 D3 | D2 D2 0 RDY2 x D2 D2 D2 D2 D2 D2 | D1 | DO DO DO RDYO x DO DO DO DO DO DO | XXXXXXXXX<br>XXXXXXXXX<br>000000000<br>00xxxxxx<br>XXXXXXXXX<br>XXXXXXXXX<br>XXXXXXXXX<br>XXXXXX | RW R bbbrrrr R W RW RW RW RW RW | | E6F1 E6F2 E6F3 E6F4 E6F6 E740 E7600 F400 | 1 1 1 1 1 1 2 64 64 64 2048 1024 512 512 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EPOBUF EP10UTBUF EP11NBUF reserved EP2FIFOBUF EP4FIFOBUF | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EPO-IN/-OUT buffer EP1-OUT buffer EP1-IN buffer 512/1024-byte EP 2 / slave FIFO buffer (IN or OUT) 512 byte EP 4/slave FIFO buffer (IN or OUT) | D7 D7 INTRDY 0 x D7 D7 D7 D7 | D6 D6 SAS 0 x D6 D6 D6 D6 D6 D6 | D5 D5 TCXRDY5 RDY5 x D5 D5 D5 D5 D5 | D4 D4 0 RDY4 x D4 D4 D4 D4 D4 | D3 D3 0 RDY3 x D3 D3 D3 D3 D3 | D2 D2 0 RDY2 x D2 D2 D2 D2 D2 D2 | D1 | DO DO DO RDYO x DO DO DO DO DO DO | XXXXXXXXX<br>XXXXXXXXX<br>000000000<br>00xxxxxx<br>XXXXXXXXX<br>XXXXXXXXX<br>XXXXXXXXX<br>XXXXXX | RW R bbbrrrr R W RW RW RW RW RW | | E6F1 E6F2 E6F3 E6F4 E6F6 E740 E7600 F400 | 1 1 1 1 1 1 2 64 64 64 2048 1024 512 512 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP10UTBUF EP110UTBUF reserved EP2FIFOBUF EP4FIFOBUF | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EPO-IN/-OUT buffer EP1-OUT buffer EP1-IN buffer 512/1024-byte EP 2 / slave FIFO buffer (IN or OUT) 512 byte EP 4 / slave FIFO buffer (IN or OUT) 512/1024-byte EP 6 / slave FIFO buffer (IN or OUT) | D7 D7 INTRDY 0 x D7 D7 D7 D7 D7 | D6 D6 SAS 0 x D6 D6 D6 D6 D6 D6 | D5 D5 TCXRDY5 RDY5 x D5 D5 D5 D5 D5 | D4 D4 0 RDY4 x D4 D4 D4 D4 D4 D4 | D3 D3 D3 O RDY3 x D3 D3 D3 D3 D3 | D2 D2 0 RDY2 x D2 D2 D2 D2 D2 D2 | D1 | DO DO DO RDYO X DO DO DO DO DO DO | XXXXXXXXX<br>XXXXXXXXX<br>00000000<br>00xxxxxx<br>xxxxxxxxx<br>xxxxxxxx | RW R bbbrrrrr R W RW RW RW RW RW RW | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E700 F400 F400 F800 | 1<br>1<br>1<br>1<br>1<br>2<br>64<br>64<br>64<br>2048<br>1024<br>512<br>1024 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP0BUF EP10UTBUF EP11NBUF reserved EP2FIFOBUF EP4FIFOBUF reserved EP4FIFOBUF | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms EP0-IN/-OUT buffer EP1-OUT buffer EP1-IN buffer 512/1024-byte EP 2 / slave FIFO buffer (IN or OUT) 512/1024-byte EP 6 / slave FIFO buffer (IN or OUT) | D7 D7 INTRDY 0 x D7 D7 D7 D7 D7 D7 | D6 D6 SAS 0 x D6 D6 D6 D6 D6 D6 D6 | D5 D5 TCXRDY5 RDY5 x D5 D5 D5 D5 D5 | D4 D4 0 RDY4 x D4 D4 D4 D4 D4 D4 D4 | D3 D3 D3 O RDY3 x D3 D3 D3 D3 D3 D3 | D2 D2 0 RDY2 x D2 D2 D2 D2 D2 D2 | D1 | DO DO DO RDYO X DO DO DO DO DO DO DO | XXXXXXXXX<br>XXXXXXXXX<br>00000000<br>00xxxxxx<br>xxxxxxxxx<br>xxxxxxxx | RW R bbbrrrrr R W RW RW RW RW RW RW RW | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E700 F400 F400 F800 | 1<br>1<br>1<br>1<br>1<br>2<br>64<br>64<br>64<br>2048<br>1024<br>512<br>1024 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EPOBUF EP10UTBUF EP11NBUF reserved EP2FIFOBUF EP4FIFOBUF | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-IN buffer EP1-IN buffer EP1-IN buffer EP1-IN buffer EP1-IN buffer EP1-IN buffer Internal RDY, Sync/Async, RDY pin states | D7 D7 INTRDY 0 x D7 D7 D7 D7 D7 D7 | D6 D6 SAS 0 x D6 D6 D6 D6 D6 D6 | D5 D5 TCXRDY5 RDY5 x D5 D5 D5 D5 D5 | D4 D4 0 RDY4 x D4 D4 D4 D4 D4 D4 | D3 D3 D3 O RDY3 x D3 D3 D3 D3 D3 | D2 D2 0 RDY2 x D2 D2 D2 D2 D2 D2 | D1 | DO DO DO RDYO X DO DO DO DO DO DO | XXXXXXXXX<br>XXXXXXXXX<br>00000000<br>00xxxxxx<br>xxxxxxxxx<br>xxxxxxxx | RW R bbbrrrrr R W RW RW RW RW RW RW | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E700 F400 F600 F600 FC00 | 1<br>1<br>1<br>1<br>1<br>1<br>2<br>64<br>64<br>64<br>2048<br>1024<br>512<br>1024 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP10UTBUF EP10UTBUF EP2FIFOBUF EP2FIFOBUF EP4FIFOBUF EP6FIFOBUF EP6FIFOBUF | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms EP0-IN/-OUT buffer EP1-OUT buffer EP1-IN buffer 512/1024-byte EP 2 / slave FIFO buffer (IN or OUT) 512/1024-byte EP 6 / slave FIFO buffer (IN or OUT) | D7 D7 INTRDY 0 x D7 D7 D7 D7 D7 D7 | D6 D6 SAS 0 x D6 D6 D6 D6 D6 D6 D6 | D5 D5 TCXRDY5 RDY5 x D5 D5 D5 D5 D5 | D4 D4 0 RDY4 x D4 D4 D4 D4 D4 D4 D4 | D3 D3 D3 O RDY3 x D3 D3 D3 D3 D3 D3 | D2 D2 0 RDY2 x D2 D2 D2 D2 D2 D2 | D1 | DO DO DO RDYO X DO DO DO DO DO DO DO | XXXXXXXXX XXXXXXXXX 00000000 00xxxxxx xxxxxxxx | RW R bbbrrrrr R W RW RW RW RW RW RW RW | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E700 F400 F600 F600 FC00 | 1<br>1<br>1<br>1<br>1<br>1<br>2<br>64<br>64<br>64<br>2048<br>1024<br>512<br>1024 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP0BUF EP10UTBUF EP11NBUF reserved EP2FIFOBUF EP4FIFOBUF reserved EP4FIFOBUF | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-IN buffer EP1-IN buffer EP1-IN buffer EP1-IN buffer EP1-IN buffer EP1-IN buffer Internal RDY, Sync/Async, RDY pin states | D7 D7 INTRDY 0 x D7 D7 D7 D7 D7 D7 | D6 D6 SAS 0 x D6 D6 D6 D6 D6 D6 D6 | D5 D5 TCXRDY5 RDY5 x D5 D5 D5 D5 D5 | D4 D4 0 RDY4 x D4 D4 D4 D4 D4 D4 D4 | D3 D3 D3 O RDY3 x D3 D3 D3 D3 D3 D3 | D2 D2 0 RDY2 x D2 D2 D2 D2 D2 D2 | D1 | DO DO DO RDYO X DO DO DO DO DO DO DO | XXXXXXXXX XXXXXXXXX 00000000 00xxxxxx xxxxxxxx | RW R bbbrrrrr R W RW RW RW RW RW RW RW | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E700 F400 F600 F600 FC00 | 1<br>1<br>1<br>1<br>1<br>1<br>2<br>64<br>64<br>64<br>2048<br>1024<br>512<br>1024 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP10UTBUF EP11NBUF reserved EP2FIFOBUF EP4FIFOBUF EP6FIFOBUF EP8FIFOBUF reserved | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-IN buffer EP1-IN buffer EP1-IN buffer 512/1024-byte EP 2 / slave FIFO buffer (IN or OUT) 512 byte EP 4/slave FIFO buffer (IN or OUT) 512 byte EP 8/slave FIFO buffer (IN or OUT) 512 byte EP 8/slave FIFO buffer (IN or OUT) | D7 D7 INTRDY 0 x D7 D7 D7 D7 D7 D7 | D6 D6 SAS 0 x D6 D6 D6 D6 D6 D6 D6 D6 D6 | D5 D5 TCXRDY5 RDY5 x D5 D5 D5 D5 D5 | D4 D4 0 RDY4 x D4 D4 D4 D4 D4 D4 D4 | D3 D3 D3 O RDY3 x D3 D3 D3 D3 D3 D3 | D2 D2 0 RDY2 x D2 D2 D2 D2 D2 D2 | D1 | DO DO DO RDYO X DO DO DO DO DO DO DO | XXXXXXXXX XXXXXXXXX O0000000 O0xxxxxx XXXXXXXXX XXXXXXXXX XXXXXXXXX | RW R bbbrrrrr R W RW RW RW RW RW RW RW | | E6F1 E6F2 E6F3 E6F4 E6F6 E740 E780 E700 F600 F600 FC00 | 1<br>1<br>1<br>1<br>1<br>1<br>2<br>64<br>64<br>64<br>2048<br>1024<br>512<br>1024 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP10UTBUF EP10UTBUF EP2FIFOBUF EP2FIFOBUF EP4FIFOBUF EP6FIFOBUF EP6FIFOBUF | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-IN buffer EP1-IN buffer EP1-IN buffer 512/1024-byte EP 2 / slave FIFO buffer (IN or OUT) 512 byte EP 4/slave FIFO buffer (IN or OUT) 512 byte EP 8/slave FIFO buffer (IN or OUT) 512 byte EP 8/slave FIFO buffer (IN or OUT) | D7 D7 INTRDY 0 x D7 D7 D7 D7 D7 D7 D7 | D6 D6 SAS 0 x D6 D6 D6 D6 D6 D6 D6 | D5 D5 TCXRDY5 RDY5 x D5 D5 D5 D5 D5 D5 D5 | D4 D4 0 RDY4 x D4 D4 D4 D4 D4 D4 D4 D4 | D3 D3 O RDY3 X D3 D3 D3 D3 D3 D3 D3 | D2 D2 0 RDY2 x D2 D2 D2 D2 D2 D2 D2 D2 | D1 | DO D | XXXXXXXXX XXXXXXXXX 00000000 00xxxxxx xxxxxxxx | RW R bbbrrrrr R W RW RW RW RW RW RW RW | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E700 F400 F600 F600 FC00 | 1<br>1<br>1<br>1<br>1<br>1<br>2<br>64<br>64<br>64<br>2048<br>1024<br>512<br>1024 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP10UTBUF EP11NBUF reserved EP2FIFOBUF EP4FIFOBUF reserved EP6FIFOBUF | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-INI/OUT buffer EP1-OUT buffer EP1-OUT buffer EP1-IN buffer EP1-IN buffer EP1-IN buffer S12/1024-byte EP 2 / slave FIFO buffer (IN or OUT) 512 byte EP 4 / slave FIFO buffer (IN or OUT) 512/1024-byte EP 6 / slave FIFO buffer (IN or OUT) 512 byte EP 8 / slave FIFO buffer (IN or OUT) | D7 D7 INTRDY 0 x D7 D7 D7 D7 D7 D7 D7 | D6 D6 SAS 0 x D6 D6 D6 D6 D6 D6 D6 D6 D6 | D5 D5 TCXRDY5 RDY5 x D5 D5 D5 D5 D5 D5 D5 | D4 D4 0 RDY4 x D4 D4 D4 D4 D4 D4 D4 D4 | D3 D3 O RDY3 X D3 D3 D3 D3 D3 D3 D3 | D2 D2 0 RDY2 x D2 D2 D2 D2 D2 D2 D2 D2 | D1 | DO D | XXXXXXXXX XXXXXXXXX O0000000 O0xxxxxx XXXXXXXXX XXXXXXXXX XXXXXXXXX | RW R bbbrrrrr R W RW RW RW RW RW RW RW | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E700 F400 F800 FC00 XXXX | 1<br>1<br>1<br>1<br>1<br>1<br>2<br>64<br>64<br>64<br>2048<br>1024<br>512<br>1024 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP10UTBUF EP11NBUF reserved EP2FIFOBUF EP4FIFOBUF reserved EP6FIFOBUF reserved EP6FIFOBUF | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-OUT buffer EP1-IN buffer EP1-IN buffer EP1-IN buffer Internal RDY, Sync/Async, RDY pin states S EP0-IN/-OUT buffer EP1-OUT buffer EP1-OUT buffer EP1-OUT buffer Internal RDY, Sync/Async, RDY pin states S EP0-IN/-OUT buffer EP1-OUT buffer EP1-IN buffer EP1-IN buffer IN or OUT) S12/1024-byte EP 2 / slave FIFO buffer (IN or OUT) S12/1024-byte EP 6 / slave FIFO buffer (IN or OUT) S12/1024-byte EP 8 / slave FIFO buffer (IN or OUT) B12/1024-byte EP 8 / slave FIFO buffer (IN or OUT) | D7 D7 INTRDY 0 x D7 D7 D7 D7 D7 D7 D7 D7 | D6 D6 SAS 0 x D6 | D5 D5 TCXRDY5 RDY5 x D5 D5 D5 D5 D5 D5 D5 D5 D5 | D4 D4 D4 0 RDY4 x D4 D4 D4 D4 D4 D4 D4 D0 D0 D0 | D3 D3 O RDY3 x D3 D3 D3 D3 D3 D3 D3 D3 D3 | D2 D2 RDY2 x D2 D2 D2 D2 D2 D2 D2 D2 D0 | D1 | DO DO DO RDYO X DO DO DO DO DO DO A00KHZ | XXXXXXXX<br>XXXXXXXXX<br>Q00000000<br>Q0XXXXXX<br>XXXXXXXXX<br>XXXXXXXXX<br>XXXXXXXXX | RW R bbbrrrr R W RW RW RW RW RW RW RW RW | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E780 E700 F600 F600 FC00 FC00 XXXX | 1<br>1<br>1<br>1<br>1<br>1<br>2<br>64<br>64<br>64<br>2048<br>1024<br>512<br>1024 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP10UTBUF EP11NBUF reserved EP2FIFOBUF EP4FIFOBUF EP6FIFOBUF EP8FIFOBUF EP8FIFOBUF GEP6FIFOBUF EP8FIFOBUF ICA Configuration Byt Special Function Reg IOA <sup>[9]</sup> | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-INI/-OUT buffer EP1-IN buffer EP1-IN buffer EP1-IN buffer EP1-IN buffer (IN or OUT) 512/1024-byte EP 2 / slave FIFO buffer (IN or OUT) 512/1024-byte EP 6 / slave FIFO buffer (IN or OUT) 512/1024-byte EP 8 / slave FIFO buffer (IN or OUT) 612 byte EP 8 / slave FIFO buffer (IN or OUT) e e isters (SFRs) Port A (bit addressable) | D7 D7 INTRDY 0 x D7 | D6 D6 SAS 0 x D6 | D5 D5 TCXRDY5 RDY5 x D5 | D4 D4 D4 0 RDY4 x D4 D4 D4 D4 D4 D4 D4 D4 D4 | D3 D3 O RDY3 x D3 D3 D3 D3 D3 D3 D3 D3 D3 | D2 D2 RDY2 x D2 | D1 | DO D | XXXXXXXXX XXXXXXXXX 00000000 00xxxxxx xxxxxxxx | RW R bbbrrrrr R W RW | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E700 F600 F600 FC00 FC00 XXXXX | 1<br>1<br>1<br>1<br>1<br>1<br>2<br>64<br>64<br>64<br>2048<br>1024<br>512<br>1024 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP10UTBUF EP10UTBUF EP2FIFOBUF EP4FIFOBUF EP8FIFOBUF EP8FIFOBUF EP8FIFOBUF SPECIAL FUNCTION Reg | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-IN buffer EP1-IN buffer EP1-IN buffer S12/1024-byte EP 2 / slave FIFO buffer (IN or OUT) 512 byte EP 4/slave FIFO buffer (IN or OUT) 512byte EP 8/slave FIFO buffer (IN or OUT) 512byte EP 8/slave FIFO buffer (IN or OUT) 612byte | D7 D7 INTRDY 0 x D7 | D6 D6 SAS 0 x D6 | D5 D5 TCXRDY5 RDY5 x D5 | D4 D4 0 RDY4 x D4 D4 D4 D4 D4 D4 D4 D4 D4 | D3 D3 O RDY3 X D3 D3 D3 D3 D3 D3 D3 D3 D3 | D2 D2 RDY2 X D2 | D1 | DO D | XXXXXXXXX | RW R bbbrrrrr R W RW | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E780 E700 F600 F600 FC00 FC00 XXXX | 1<br>1<br>1<br>1<br>1<br>1<br>2<br>64<br>64<br>64<br>2048<br>1024<br>512<br>1024 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP10UTBUF EP11NBUF reserved EP2FIFOBUF EP4FIFOBUF EP8FIFOBUF EP8FIFOBUF Special Function Reg IOA <sup>[9]</sup> SP DPL0 | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-INI/-OUT buffer EP1-IN buffer EP1-IN buffer EP1-IN buffer EP1-IN buffer (IN or OUT) 512/1024-byte EP 2 / slave FIFO buffer (IN or OUT) 512/1024-byte EP 6 / slave FIFO buffer (IN or OUT) 512/1024-byte EP 8 / slave FIFO buffer (IN or OUT) 612 byte EP 8 / slave FIFO buffer (IN or OUT) e e isters (SFRs) Port A (bit addressable) | D7 D7 INTRDY 0 x D7 A7 | D6 D6 SAS 0 x D6 A6 | D5 D5 RDY5 x D5 D5 D5 D5 D5 D5 D5 D5 D5 A5 | D4 D4 0 RDY4 x D4 D4 D4 D4 D4 D4 D4 D4 D4 | D3 D3 O RDY3 X D3 D3 D3 D3 D3 D3 D3 D3 A3 | D2 D2 D2 X D2 | D1 | DO DO RDYO X DO DO DO DO DO DO DO DO DO AO | XXXXXXXXX | RW R bbbrrrrr R W RW | | E6F1 E6F2 E6F3 E6F4 E6F5 E6F6 E740 E700 F600 F600 FC00 FC00 XXXXX | 1<br>1<br>1<br>1<br>1<br>1<br>2<br>64<br>64<br>64<br>2048<br>1024<br>512<br>1024 | XGPIFSGLDATH XGPIFSGLDATLX XGPIFSGLDATLX XGPIFSGLDATL- NOX GPIFREADYCFG GPIFREADYSTAT GPIFABORT reserved ENDPOINT BUFFER EP10UTBUF EP10UTBUF EP2FIFOBUF EP4FIFOBUF EP8FIFOBUF EP8FIFOBUF EP8FIFOBUF SPECIAL FUNCTION Reg | (16-bit mode only) Read/Write GPIF Data L & trigger transaction Read GPIF Data L, no transaction trigger Internal RDY, Sync/Async, RDY pin states GPIF Ready Status Abort GPIF Waveforms S EP0-IN/-OUT buffer EP1-IN buffer EP1-IN buffer EP1-IN buffer S12/1024-byte EP 2 / slave FIFO buffer (IN or OUT) 512 byte EP 4/slave FIFO buffer (IN or OUT) 512byte EP 8/slave FIFO buffer (IN or OUT) 512byte EP 8/slave FIFO buffer (IN or OUT) 612byte | D7 D7 INTRDY 0 x D7 | D6 D6 SAS 0 x D6 | D5 D5 TCXRDY5 RDY5 x D5 | D4 D4 0 RDY4 x D4 D4 D4 D4 D4 D4 D4 D4 D4 | D3 D3 O RDY3 X D3 D3 D3 D3 D3 D3 D3 D3 D3 | D2 D2 RDY2 X D2 | D1 | DO D | XXXXXXXXX | RW R bbbrrrrr R W RW | # Notes: <sup>9.</sup> SFRs not part of the standard 8051 architecture.10. If no NAND is detected by the SIE then the default is 00000000. Table 6-1. NX2LP-Flex Register Summary (continued) | Iabi | C 0- | I. INAZEI IIC | x Register Sullin | ialy (cor | illi lucu) | | | | | | | | | |----------------|------|-----------------------------------|-------------------------------------------|-----------|------------|---------------------|---------|----------|----------|----------------|-----------|----------|-------------| | Hex | Size | Name | Description | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Default | Access | | 84 | 1 | DPL1 <sup>[9]</sup> | Data Pointer 1 L | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | | RW | | 85 | 1 | DPH1 <sup>[9]</sup> | Data Pointer 1 H | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | 00000000 | RW | | 86 | 1 | DPS <sup>[9]</sup> | Data Pointer 0/1 select | 0 | n | 0 | 0 | 0 | 0 | 0 | SEL | 00000000 | RW | | 87 | 1 | PCON | Power Control | SMOD0 | v | 1 | 1 | v | v | v | IDLE | 00110000 | RW | | 88 | 1 | TCON | Timer/Counter Control | TF1 | TR1 | TF0 | TR0 | r<br>IE1 | r<br>IT1 | r<br>IE0 | IT0 | | RW | | 00 | | 10014 | (bit addressable) | | 1101 | 11 0 | 110 | | l''' | ILO | 110 | 00000000 | IXVV | | 89 | 1 | TMOD | Timer/Counter Mode | GATE | CT | M1 | M0 | GATE | СТ | M1 | M0 | 00000000 | RW | | | | | Control | | | | | | | | | | | | 8A | 1 | TL0 | Timer 0 reload L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | 8B | 1 | TL1 | Timer 1 reload L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | 8C | 1 | TH0 | Timer 0 reload H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | 00000000 | RW | | 8D | 1 | TH1 | Timer 1 reload H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | 00000000 | RW | | 8E | 1 | CKCON <sup>[9]</sup> | Clock Control | x | x | T2M | T1M | TOM | MD2 | MD1 | MD0 | 00000001 | RW | | 8F | 1 | reserved | | | | | | | | | | | | | 90 | 1 | IOB <sup>[9]</sup> | Port B (bit addressable) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXXXXXX | RW | | 91 | 1 | EXIF <sup>[9]</sup> | External Interrupt Flag(s) | IE5 | IE4 | I <sup>2</sup> CINT | USBNT | 1 | 0 | 0 | 0 | 00001000 | RW | | 92 | 1 | MPAGE <sup>[9]</sup> | Upper Addr Byte of MOVX | | A14 | A13 | A12 | A11 | A10 | A9 | A8 | 00000000 | | | 32 | • | WIFAGL | using @R0 / @R1 | AIS | A14 | AIS | A12 | A11 | A10 | A3 | Ao | 00000000 | IXVV | | 93 | 5 | reserved | | | | | | | | | | | | | 98 | 1 | SCON0 | Serial Port 0 Control | SM0_0 | SM1_0 | SM2_0 | REN 0 | TB8_0 | RB8_0 | TI 0 | RI 0 | 00000000 | RW | | 00 | | 000110 | (bit addressable) | 00_0 | S0 | 00 | 1.2.1_0 | . 20_0 | 1.50_0 | 0 | 0 | 0000000 | | | 99 | 1 | SBUF0 | Serial Port 0 Data Buffer | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | 9A | 1 | AUTOPTRH1 <sup>[9]</sup> | Autopointer 1 Address H | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | 00000000 | RW | | 9B | 1 | AUTOPTRL1 <sup>[9]</sup> | Autopointer 1 Address L | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | | RW | | 9C | 1 | reserved | 4 | | | | | | | | - | | | | 9D | 1 | AUTOPTRH2 <sup>[9]</sup> | Autopointer 2 Address H | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | 00000000 | RW | | 9E | 1 | AUTOPTRL2 <sup>[9]</sup> | Autopointer 2 Address L | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | | RW | | 9F | 1 | | Autopolitiei 2 Audiess L | ^/ | Λ0 | A3 | A4 | 73 | 72 | ^1 | AU | 00000000 | IXVV | | | 1 | reserved<br>IOC <sup>[9]</sup> | Don't O (bit oddooooldo) | D.7 | Do | Dr | D.4 | Do | Do | D4 | Do | | DW | | A0 | 1 | | Port C (bit addressable) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXXXXX | RW | | A1 | 1 | INT2CLR <sup>[9]</sup> | Interrupt 2 clear | х | х | х | х | Х | x | х | х | XXXXXXX | W | | A2 | 1 | INT4CLR <sup>[9]</sup> | Interrupt 4 clear | х | х | х | х | х | х | х | х | XXXXXXX | W | | А3 | 5 | reserved | | | | | | | | | | | | | A8 | 1 | IE | Interrupt Enable | EA | ES1 | ET2 | ES0 | ET1 | EX1 | ET0 | EX0 | 00000000 | RW | | | | | (bit addressable) | | | | | | | | | | | | A9 | 1 | reserved | | | | | | | | | | | | | AA | 1 | EP2468STAT <sup>[9]</sup> | | EP8F | EP8E | EP6F | EP6E | EP4F | EP4E | EP2F | EP2E | 01011010 | R | | AB | 1 | EP24FIFOFLGS | flags<br>Endpoint 2,4 slave FIFO | 0 | EP4PF | EP4EF | EP4FF | 0 | EP2PF | EP2EF | EP2FF | 00100010 | D | | AB | 1 | [9] | status flags | U | EP4PF | EP4EF | EP4FF | U | EP2PF | EPZEF | EPZFF | 00100010 | ĸ | | AC | 1 | EP68FIFOFLGS | • | 0 | EP8PF | EP8EF | EP8FF | 0 | EP6PF | EP6EF | EP6FF | 01100110 | R | | , .0 | | [9] | status flags | | | | | Ĭ | | | | 01100110 | | | AD | 2 | reserved | | | | | | | | | | | | | AF | 1 | AUTOPTRSET-UP <sup>[9]</sup> | Autopointer 1&2 set-up | 0 | 0 | 0 | 0 | 0 | APTR2INC | APTR1INC | APTREN | 00000110 | RW | | B0 | 1 | IOD <sup>[9]</sup> | Port D (bit addressable) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | xxxxxxx | RW | | B1 | 1 | IOE <sup>[9]</sup> | Port E | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | xxxxxxx | RW | | | | | (NOT bit addressable) | | | | | | | | | | | | B2 | 1 | OEA <sup>[9]</sup> | Port A Output Enable | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | B3 | 1 | OEB <sup>[9]</sup> | Port B Output Enable | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | B4 | 1 | OEC <sup>[9]</sup> | Port C Output Enable | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | B5 | 1 | OED <sup>[9]</sup> | Port D Output Enable | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | B6 | | OEE <sup>[9]</sup> | Port E Output Enable | D7 | D6 | D5 | D4 | D3 | | D1 | D0 | 00000000 | | | B7 | 1 | reserved | | | | | | | | | | | | | B8 | 1 | IP | Interrupt Priority (bit ad- | 1 | PS1 | PT2 | PS0 | PT1 | PX1 | PT0 | PX0 | 10000000 | RW | | | ' | <del>"</del> | dressable) | • | | | | · · · | | | . , , , , | | l | | B9 | 1 | reserved | | | | | | | | | | | | | ВА | 1 | EP01STAT <sup>[9]</sup> | Endpoint 0&1 Status | 0 | 0 | 0 | 0 | 0 | EP1INBSY | EP10UTBS | EP0BSY | 00000000 | R | | | | | , | | | | | | | Υ | | | | | BB | 1 | GPIFTRIG <sup>[9, 7]</sup> | Endpoint 2,4,6,8 GPIF | DONE | 0 | 0 | 0 | 0 | RW | EP1 | EP0 | 10000xxx | brrrrbbb | | D.C. | | | slave FIFO Trigger | | | | | | | | | | | | BC | 1 | reserved | | | | | | | | | | | | | BD | 1 | GPIFSGLDATH <sup>[9]</sup> | GPIF Data H (16-bit mode | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | XXXXXXX | RW | | BE | 1 | GPIFSGLDATLX <sup>[9]</sup> | only)<br>GPIF Data L w/ Trigger | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | VVVVV | RW | | | 1 | | 00 | | D6 | | | | | | | XXXXXXXX | | | BF | 1 | GPIFSGLDAT<br>LNOX <sup>[9]</sup> | GPIF Data L w/ No Trigger | וטן | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXXXXX | R | | C0 | | SCON1 <sup>[9]</sup> | Serial Port 1 Control (bit | SM0_1 | SM1_1 | SM2_1 | REN_1 | TB8_1 | RB8_1 | TI_1 | RI_1 | 00000000 | RW | | | ' | 550111 | addressable) | C.VIO_1 | | J. 1112_1 | | . 50_1 | | l· <i>'</i> -' | ' | 2000000 | | | 50 | | | O D A D D | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | C1 | 1 | SBUF1 <sup>[9]</sup> | Serial Port 1 Data Buffer | | | | | | | | | | <del></del> | | | 1 | SBUF1 <sup>[9]</sup><br>reserved | Seriai Port 1 Data Buffer | | | | | | | | | | | | C1 | | reserved | | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | CT2 | CPRL2 | 00000000 | RW | | C1<br>C2 | | | Timer/Counter 2 Control (bit addressable) | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | CT2 | CPRL2 | 00000000 | RW | | C1<br>C2 | | reserved | Timer/Counter 2 Control | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | CT2 | CPRL2 | 00000000 | RW | | C1<br>C2<br>C8 | | reserved<br>T2CON | Timer/Counter 2 Control | | EXF2 | RCLK<br>D5 | TCLK | EXEN2 | TR2 | CT2 | CPRL2 | 00000000 | | # PRELIMINARY DRAFT # CY7C68033/CY7C68034 # Table 6-1. NX2LP-Flex Register Summary (continued) | Hex | Size | Name | Description | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Default | Access | |------------|------|----------------------|--------------------------------------------------|-------|-----|-------|------|------|-----|-------------------|------|----------|--------| | | | | • | | | | | | | | | | | | СВ | 1 | RCAP2H | Capture for Timer 2, auto-<br>reload, up-counter | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | CC | 1 | TL2 | Timer 2 reload L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | CD | 1 | TH2 | Timer 2 reload H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | 00000000 | RW | | CE | 2 | reserved | | | | | | | | | | | | | D0 | 1 | PSW | Program Status Word (bit addressable) | CY | AC | F0 | RS1 | RS0 | OV | F1 | Р | 00000000 | RW | | <b>D1</b> | 7 | reserved | | | | | | | | | | | | | D8 | 1 | EICON <sup>[9]</sup> | External Interrupt Control | SMOD1 | 1 | ERESI | RESI | INT6 | 0 | 0 | 0 | 01000000 | RW | | D9 | 7 | reserved | | | | | | | | | | | | | E0 | 1 | ACC | Accumulator (bit address-<br>able) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | Ξ1 | 7 | reserved | | | | | | | | | | | | | ≣8 | 1 | EIE[9] | External Interrupt En-<br>able(s) | 1 | 1 | 1 | EX6 | EX5 | EX4 | El <sup>2</sup> C | EUSB | 11100000 | RW | | <b>=</b> 9 | 7 | reserved | | | | | | | | | | | | | -0 | 1 | В | B (bit addressable) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | -1 | 7 | reserved | | | | | | | | | | | | | -8 | 1 | EIP <sup>[9]</sup> | External Interrupt Priority<br>Control | 1 | 1 | 1 | PX6 | PX5 | PX4 | PI <sup>2</sup> C | PUSB | 11100000 | RW | | -9 | 7 | reserved | | | | | | | | | i i | | | R = all bits read-only W = all bits write-only r = read-only bit w = write-only bit b = both read/write bit # 7.0 Absolute Maximum Ratings | Storage Temperature65°C to +150°C | |-----------------------------------------------------------------------------| | Ambient Temperature with Power Supplied0°C to +70°C | | Supply Voltage to Ground Potential0.5V to +4.0V | | DC Input Voltage to Any Input Pin +5.25V <sup>[11]</sup> | | DC Voltage Applied to Outputs in High Z State0.5V to V <sub>CC</sub> + 0.5V | | Power Dissipation300 mW | | Static Discharge Voltage>2000V | | Max Output Current, per I/O port10 mA | #### Note: 11. Applying power to I/O pins when the chip is not powered is not recommended. # 8.0 Operating Conditions | T <sub>A</sub> (Ambient Temperature Under Bias) | 0°C to +70°C | |--------------------------------------------------------------------------|------------------| | Supply Voltage | +3.15V to +3.45V | | Ground Voltage | 0V | | F <sub>OSC</sub> (Oscillator or Crystal Frequency) . (Parallel Resonant) | 24 MHz ± 100 ppm | # 9.0 DC Characteristics ### Table 9-1. DC Characteristics | Parameter | Description | Conditions | Min. | Тур. | Max. | Unit | |-------------------------|------------------------------|--------------------------------------|------|------|---------------------|------| | V <sub>CC</sub> | Supply Voltage | | 3.15 | 3.3 | 3.45 | V | | V <sub>CC</sub> Ramp Up | 0 to 3.3V | | 200 | | | μS | | V <sub>IH</sub> | Input HIGH Voltage | | 2 | | 5.25 | V | | $V_{IL}$ | Input LOW Voltage | | -0.5 | | 0.8 | V | | $V_{IH\_X}$ | Crystal Input HIGH Voltage | | 2 | | 5.25 | V | | $V_{IL\_X}$ | Crystal Input LOW Voltage | | -0.5 | | 0.8 | V | | I <sub>I</sub> | Input Leakage Current | 0< V <sub>IN</sub> < V <sub>CC</sub> | | | ±10 | μΑ | | V <sub>OH</sub> | Output Voltage HIGH | I <sub>OUT</sub> = 4 mA | 2.4 | | | V | | $V_{OL}$ | Output LOW Voltage | I <sub>OUT</sub> = -4 mA | | | 0.4 | V | | I <sub>OH</sub> | Output Current HIGH | | | | 4 | mA | | I <sub>OL</sub> | Output Current LOW | | | | 4 | mA | | C <sub>IN</sub> | Input Pin Capacitance | Except D+/D- | | | 10 | pF | | | | D+/D- | | | 15 | pF | | I <sub>SUSP</sub> | Suspend Current | Connected | | 300 | 380 <sup>[12]</sup> | μΑ | | | CY7C68034 | Disconnected | | 100 | 150 <sup>[12]</sup> | μΑ | | | Suspend Current | Connected | | 0.5 | 1.2 <sup>[12]</sup> | mA | | | CY7C68033 | Disconnected | | 0.3 | 1.0 <sup>[12]</sup> | mA | | I <sub>CC</sub> | Supply Current | 8051 running, connected to USB HS | | 43 | | mA | | | | 8051 running, connected to USB FS | | 35 | | mA | | I <sub>UNCONFIG</sub> | Unconfigured Current | Before bMaxPower granted by host | | 43 | | mA | | T <sub>RESET</sub> | Reset Time After Valid Power | V <sub>CC</sub> min = 3.0V | 5.0 | | | mS | | | Pin Reset After powered on | | 200 | | | μS | # 9.1 USB Transceiver USB 2.0-compliant in full- and high-speed modes. # 10.0 AC Electrical Characteristics # 10.1 USB Transceiver USB 2.0-compliant in full- and high-speed modes. #### Note 12. Measured at Max V<sub>CC</sub>, 25°C. #### 10.2 **GPIF Synchronous Signals** Figure 10-1. GPIF Synchronous Signals Timing Diagram<sup>[13]</sup> Table 10-1. GPIF Synchronous Signals Parameters with Internally Sourced IFCLK $^{[13,\ 14]}$ | Parameter | Description | Min. | Max. | Unit | |--------------------|----------------------------------------------------|-------|------|------| | t <sub>IFCLK</sub> | IFCLK Period | 20.83 | | ns | | t <sub>SRY</sub> | RDY <sub>X</sub> to Clock Set-up Time | 8.9 | | ns | | t <sub>RYH</sub> | Clock to RDY <sub>X</sub> | 0 | | ns | | t <sub>SGD</sub> | GPIF Data to Clock Set-up Time | 9.2 | | ns | | t <sub>DAH</sub> | GPIF Data Hold Time | 0 | | ns | | t <sub>SGA</sub> | Clock to GPIF Address Propagation Delay | | 7.5 | ns | | t <sub>XGD</sub> | Clock to GPIF Data Output Propagation Delay | | 11 | ns | | t <sub>XCTL</sub> | Clock to CTL <sub>X</sub> Output Propagation Delay | | 6.7 | ns | Table 10-2. GPIF Synchronous Signals Parameters with Externally Sourced $\mathsf{IFCLK}^{[14]}$ | Parameter | Description | Min. | Max. | Unit | |--------------------|----------------------------------------------------|-------|------|------| | t <sub>IFCLK</sub> | IFCLK Period <sup>[15]</sup> | 20.83 | 200 | ns | | t <sub>SRY</sub> | RDY <sub>X</sub> to Clock Set-up Time | 2.9 | | ns | | t <sub>RYH</sub> | Clock to RDY <sub>X</sub> | 3.7 | | ns | | t <sub>SGD</sub> | GPIF Data to Clock Set-up Time | 3.2 | | ns | | t <sub>DAH</sub> | GPIF Data Hold Time | 4.5 | | ns | | t <sub>SGA</sub> | Clock to GPIF Address Propagation Delay | | 11.5 | ns | | t <sub>XGD</sub> | Clock to GPIF Data Output Propagation Delay | | 15 | ns | | t <sub>XCTL</sub> | Clock to CTL <sub>X</sub> Output Propagation Delay | | 10.7 | ns | ### Notes: 13. Dashed lines denote signals with programmable polarity. 14. GPIF asynchronous RDY<sub>x</sub> signals have a minimum Set-up time of 50 ns when using internal 48-MHz IFCLK. 15. IFCLK must not exceed 48 MHz. # 10.3 Slave FIFO Synchronous Read Figure 10-2. Slave FIFO Synchronous Read Timing Diagram<sup>[13]</sup> Table 10-3. Slave FIFO Synchronous Read Parameters with Internally Sourced IFCLK $^{[14]}$ | Parameter | Description | Min. | Max. | Unit | |--------------------|---------------------------------------------|-------|------|------| | t <sub>IFCLK</sub> | IFCLK Period | 20.83 | | ns | | t <sub>SRD</sub> | SLRD to Clock Set-up Time | 18.7 | | ns | | t <sub>RDH</sub> | Clock to SLRD Hold Time | 0 | | ns | | t <sub>OEon</sub> | SLOE Turn-on to FIFO Data Valid | | 10.5 | ns | | t <sub>OEoff</sub> | SLOE Turn-off to FIFO Data Hold | | 10.5 | ns | | t <sub>XFLG</sub> | Clock to FLAGS Output Propagation Delay | | 9.5 | ns | | t <sub>XFD</sub> | Clock to FIFO Data Output Propagation Delay | | 11 | ns | Table 10-4. Slave FIFO Synchronous Read Parameters with Externally Sourced IFCLK<sup>[14]</sup> | Parameter | Description | Min. | Max. | Unit | |--------------------|---------------------------------------------|-------|------|------| | t <sub>IFCLK</sub> | IFCLK Period | 20.83 | 200 | ns | | t <sub>SRD</sub> | SLRD to Clock Set-up Time | 12.7 | | ns | | t <sub>RDH</sub> | Clock to SLRD Hold Time | 3.7 | | ns | | t <sub>OEon</sub> | SLOE Turn-on to FIFO Data Valid | | 10.5 | ns | | t <sub>OEoff</sub> | SLOE Turn-off to FIFO Data Hold | | 10.5 | ns | | t <sub>XFLG</sub> | Clock to FLAGS Output Propagation Delay | | 13.5 | ns | | t <sub>XFD</sub> | Clock to FIFO Data Output Propagation Delay | | 15 | ns | # 10.4 Slave FIFO Asynchronous Read Figure 10-3. Slave FIFO Asynchronous Read Timing ${\rm Diagram}^{[13]}$ Table 10-5. Slave FIFO Asynchronous Read Parameters<sup>[16]</sup> | Parameter | Description | Min. | Max. | Unit | |--------------------|--------------------------------------------|------|------|------| | t <sub>RDpwl</sub> | SLRD Pulse Width LOW | 50 | | ns | | t <sub>RDpwh</sub> | SLRD Pulse Width HIGH | 50 | | ns | | t <sub>XFLG</sub> | SLRD to FLAGS Output Propagation Delay | | 70 | ns | | t <sub>XFD</sub> | SLRD to FIFO Data Output Propagation Delay | | 15 | ns | | t <sub>OEon</sub> | SLOE Turn-on to FIFO Data Valid | | 10.5 | ns | | t <sub>OEoff</sub> | SLOE Turn-off to FIFO Data Hold | | 10.5 | ns | ### Note: <sup>16.</sup> Slave FIFO asynchronous parameter values use internal IFCLK setting at 48 MHz. # 10.5 Slave FIFO Synchronous Write Figure 10-4. Slave FIFO Synchronous Write Timing Diagram<sup>[13]</sup> Table 10-6. Slave FIFO Synchronous Write Parameters with Internally Sourced IFCLK $^{[14]}$ | Parameter | Description | Min. | Max. | Unit | |--------------------|----------------------------------------|-------|------|------| | t <sub>IFCLK</sub> | IFCLK Period | 20.83 | | ns | | t <sub>SWR</sub> | SLWR to Clock Set-up Time | 18.1 | | ns | | t <sub>WRH</sub> | Clock to SLWR Hold Time | 0 | | ns | | t <sub>SFD</sub> | FIFO Data to Clock Set-up Time | 9.2 | | ns | | t <sub>FDH</sub> | Clock to FIFO Data Hold Time | 0 | | ns | | t <sub>XFLG</sub> | Clock to FLAGS Output Propagation Time | | 9.5 | ns | Table 10-7. Slave FIFO Synchronous Write Parameters with Externally Sourced $\mathsf{IFCLK}^{[14]}$ | Parameter | Description | Min. | Max. | Unit | |--------------------|----------------------------------------|-------|------|------| | t <sub>IFCLK</sub> | IFCLK Period | 20.83 | 200 | ns | | t <sub>SWR</sub> | SLWR to Clock Set-up Time | 12.1 | | ns | | t <sub>WRH</sub> | Clock to SLWR Hold Time | 3.6 | | ns | | t <sub>SFD</sub> | FIFO Data to Clock Set-up Time | 3.2 | | ns | | t <sub>FDH</sub> | Clock to FIFO Data Hold Time | 4.5 | | ns | | t <sub>XFLG</sub> | Clock to FLAGS Output Propagation Time | | 13.5 | ns | # 10.6 Slave FIFO Asynchronous Write Figure 10-5. Slave FIFO Asynchronous Write Timing Diagram<sup>[13]</sup> Table 10-8. Slave FIFO Asynchronous Write Parameters with Internally Sourced IFCLK [16] | Parameter | Description | Min. | Max. | Unit | |--------------------|----------------------------------------|------|------|------| | t <sub>WRpwl</sub> | SLWR Pulse LOW | 50 | | ns | | t <sub>WRpwh</sub> | SLWR Pulse HIGH | 70 | | ns | | t <sub>SFD</sub> | SLWR to FIFO DATA Set-up Time | 10 | | ns | | t <sub>FDH</sub> | FIFO DATA to SLWR Hold Time | 10 | | ns | | t <sub>XFD</sub> | SLWR to FLAGS Output Propagation Delay | | 70 | ns | # 10.7 Slave FIFO Synchronous Packet End Strobe Figure 10-6. Slave FIFO Synchronous Packet End Strobe Timing Diagram<sup>[13]</sup> Table 10-9. Slave FIFO Synchronous Packet End Strobe Parameters with Internally Sourced IFCLK [14] | Parameter | Description | Min. | Max. | Unit | |--------------------|-----------------------------------------|-------|------|------| | t <sub>IFCLK</sub> | IFCLK Period | 20.83 | | ns | | t <sub>SPE</sub> | PKTEND to Clock Set-up Time | 14.6 | | ns | | t <sub>PEH</sub> | Clock to PKTEND Hold Time | 0 | | ns | | t <sub>XFLG</sub> | Clock to FLAGS Output Propagation Delay | | 9.5 | ns | Table 10-10. Slave FIFO Synchronous Packet End Strobe Parameters with Externally Sourced IFCLK [14] | Parameter | Description | Min. | Max. | Unit | |--------------------|-----------------------------------------|-------|------|------| | t <sub>IFCLK</sub> | IFCLK Period | 20.83 | 200 | ns | | t <sub>SPE</sub> | PKTEND to Clock Set-up Time | 8.6 | | ns | | t <sub>PEH</sub> | Clock to PKTEND Hold Time | 2.5 | | ns | | t <sub>XFLG</sub> | Clock to FLAGS Output Propagation Delay | | 13.5 | ns | There is no specific timing requirement that needs to be met for asserting PKTEND pin with regards to asserting SLWR. PKTEND can be asserted with the last data value clocked into the FIFOs or thereafter. The only consideration is the set-up time $t_{\rm SPE}$ and the hold time $t_{\rm PEH}$ must be met. Although there are no specific timing requirements for the PKTEND assertion, there is a specific corner case condition that needs attention while using the PKTEND to commit a one byte/word packet. There is an additional timing requirement that needs to be met when the FIFO is configured to operate in auto mode and it is desired to send two packets back to back: a full packet (full defined as the number of bytes in the FIFO meeting the level set in AUTOINLEN register) committed automatically followed by a short one byte/word packet committed manually using the PKTEND pin. In this particular scenario, user must make sure to assert PKTEND at least one clock cycle after the rising edge that caused the last byte/word to be clocked into the previous auto committed packet. Figure 10-7 below shows this scenario. X is the value the AUTOINLEN register is set to when the IN endpoint is configured to be in auto mode. Figure 10-7 shows a scenario where two packets are being committed. The first packet gets committed automatically when the number of bytes in the FIFO reaches X (value set in AUTOINLEN register) and the second one byte/word short packet being committed manually using PKTEND. Note that there is at least one IFCLK cycle timing between the assertion of PKTEND and clocking of the last byte of the previous packet (causing the packet to be committed automatically). Not adhering to this timing will result in the NX2LP-Flex failing to send the one byte/word short packet. Figure 10-7. Slave FIFO Synchronous Write Sequence and Timing Diagram<sup>[13]</sup> ### 10.8 Slave FIFO Asynchronous Packet End Strobe Figure 10-8. Slave FIFO Asynchronous Packet End Strobe Timing Diagram<sup>[13]</sup> Table 10-11. Slave FIFO Asynchronous Packet End Strobe Parameters<sup>[16]</sup> | Parameter | Description | Min. | Max. | Unit | |--------------------|------------------------------------------|------|------|------| | t <sub>PEpwl</sub> | PKTEND Pulse Width LOW | 50 | | ns | | t <sub>PWpwh</sub> | PKTEND Pulse Width HIGH | 50 | | ns | | t <sub>XFLG</sub> | PKTEND to FLAGS Output Propagation Delay | | 115 | ns | # 10.9 Slave FIFO Output Enable Figure 10-9. Slave FIFO Output Enable Timing Diagram<sup>[13]</sup> # Table 10-12. Slave FIFO Output Enable Parameters | Parameter | Description | Min. | Max. | Unit | |--------------------|---------------------------------|------|------|------| | t <sub>OEon</sub> | SLOE Assert to FIFO DATA Output | | 10.5 | ns | | t <sub>OEoff</sub> | SLOE Deassert to FIFO DATA Hold | | 10.5 | ns | # 10.10 Slave FIFO Address to Flags/Data Figure 10-10. Slave FIFO Address to Flags/Data Timing Diagram<sup>[13]</sup> # Table 10-13. Slave FIFO Address to Flags/Data Parameters | Parameter | Description | Min. | Max. | Unit | |-------------------|---------------------------------------------------|------|------|------| | t <sub>XFLG</sub> | FIFOADR[1:0] to FLAGS Output Propagation Delay | | 10.7 | ns | | t <sub>XFD</sub> | FIFOADR[1:0] to FIFODATA Output Propagation Delay | | 14.3 | ns | # 10.11 Slave FIFO Synchronous Address Figure 10-11. Slave FIFO Synchronous Address Timing Diagram<sup>[13]</sup> Table 10-14. Slave FIFO Synchronous Address Parameters<sup>[14]</sup> | Parameter | Description | Min. | Max. | Unit | |--------------------|-----------------------------------|-------|------|------| | t <sub>IFCLK</sub> | Interface Clock Period | 20.83 | 200 | ns | | t <sub>SFA</sub> | FIFOADR[1:0] to Clock Set-up Time | 25 | | ns | | t <sub>FAH</sub> | Clock to FIFOADR[1:0] Hold Time | 10 | | ns | # 10.12 Slave FIFO Asynchronous Address Figure 10-12. Slave FIFO Asynchronous Address Timing Diagram<sup>[13]</sup> # Slave FIFO Asynchronous Address Parameters<sup>[16]</sup> | Parameter | Description | Min. | Max. | Unit | |------------------|----------------------------------------------|------|------|------| | t <sub>SFA</sub> | FIFOADR[1:0] to SLRD/SLWR/PKTEND Set-up Time | 10 | | ns | | t <sub>FAH</sub> | RD/WR/PKTEND to FIFOADR[1:0] Hold Time | 10 | | ns | ### 10.13 Sequence Diagram ### 10.13.1 Single and Burst Synchronous Read Example Figure 10-13. Slave FIFO Synchronous Read Sequence and Timing Diagram<sup>[13]</sup> Figure 10-14. Slave FIFO Synchronous Sequence of Events Diagram Figure 10-13 shows the timing relationship of the SLAVE FIFO signals during a synchronous FIFO read using IFCLK as the synchronizing clock. The diagram illustrates a single read followed by a burst read. - At t = 0 the FIFO address is stable and the signal SLCS is asserted (SLCS may be tied low in some applications). Note: t<sub>SFA</sub> has a minimum of 25 ns. This means when IFCLK is running at 48 MHz, the FIFO address set-up time is more than one IFCLK cycle. - At t = 1, SLOE is asserted. SLOE is an output enable only, whose sole function is to drive the data bus. The data that is driven on the bus is the data that the internal FIFO pointer is currently pointing to. In this example it is the first data value in the FIFO. Note: the data is pre-fetched and is driven on the bus when SLOE is asserted. - At t = 2, SLRD is asserted. SLRD must meet the set-up time of t<sub>SRD</sub> (time from asserting the SLRD signal to the rising edge of the IFCLK) and maintain a minimum hold time of t<sub>RDH</sub> (time from the IFCLK edge to the deassertion of the SLRD signal). If the SLCS signal is used, it must be asserted - with SLRD, or before SLRD is asserted (i.e., the SLCS and SLRD signals must both be asserted to start a valid read condition). - The FIFO pointer is updated on the rising edge of the IFCLK, while SLRD is asserted. This starts the propagation of data from the newly addressed location to the data bus. After a propagation delay of t<sub>XFD</sub> (measured from the rising edge of IFCLK) the new data value is present. N is the first data value read from the FIFO. In order to have data on the FIFO data bus. SLOE MUST also be asserted. The same sequence of events are shown for a burst read and are marked with the time indicators of T=0 through 5. **Note:** For the burst mode, the SLRD and SLOE are left asserted during the entire duration of the read. In the burst read mode, when SLOE is asserted, data indexed by the FIFO pointer is on the data bus. During the first read cycle, on the rising edge of the clock the FIFO pointer is updated and increments to point to address N+1. For each subsequent rising edge of IFCLK, while the SLRD is asserted, the FIFO pointer is incremented and the next data value is placed on the data bus. ### 10.13.2 Single and Burst Synchronous Write Figure 10-15. Slave FIFO Synchronous Write Sequence and Timing Diagram<sup>[13]</sup> The Figure 10-15 shows the timing relationship of the SLAVE FIFO signals during a synchronous write using IFCLK as the synchronizing clock. The diagram illustrates a single write followed by burst write of 3 bytes and committing all 4 bytes as a short packet using the PKTEND pin. - At t = 0 the FIFO address is stable and the signal SLCS is asserted. (SLCS may be tied low in some applications.) Note: t<sub>SFA</sub> has a minimum of 25 ns. This means when IFCLK is running at 48 MHz, the FIFO address set-up time is more than one IFCLK cycle. - At t = 1, the external master/peripheral must output the data value onto the data bus with a minimum set up time of t<sub>SFD</sub> before the rising edge of IFCLK. - At t = 2, SLWR is asserted. The SLWR must meet the setup time of t<sub>SWR</sub> (time from asserting the SLWR signal to the rising edge of IFCLK) and maintain a minimum hold time of t<sub>WRH</sub> (time from the IFCLK edge to the deassertion of the SLWR signal). If SLCS signal is used, it must be asserted with SLWR or before SLWR is asserted (i.e., the SLCS and SLWR signals must both be asserted to start a valid write condition). - While the SLWR is asserted, data is written to the FIFO and on the rising edge of the IFCLK, the FIFO pointer is incremented. The FIFO flag will also be updated after a delay of t<sub>XFLG</sub> from the rising edge of the clock. The same sequence of events are also shown for a burst write and are marked with the time indicators of T = 0 through 5. **Note:** For the burst mode, SLWR and SLCS are left asserted for the entire duration of writing all the required data values. In this burst write mode, once the SLWR is asserted, the data on the FIFO data bus is written to the FIFO on every rising edge of IFCLK. The FIFO pointer is updated on each rising edge of IFCLK. In *Figure 10-15*, once the four bytes are written to the FIFO, SLWR is deasserted. The short 4-byte packet can be committed to the host by asserting the PKTEND signal. There is no specific timing requirement that needs to be met for asserting the PKTEND signal with regards to asserting the SLWR signal. PKTEND can be asserted with the last data value or thereafter. The only requirement is that the set-up time $t_{\mbox{\footnotesize SPE}}$ and the hold time $t_{\mbox{\footnotesize PEH}}$ must be met. In the scenario of Figure 10-15, the number of data values committed includes the last value written to the FIFO. In this example, both the data value and the PKTEND signal are clocked on the same rising edge of IFCLK. PKTEND can also be asserted in subsequent clock cycles. The FIFOADDR lines should be held constant during the PKTEND assertion. Although there are no specific timing requirement for the PKTEND assertion, there is a specific corner case condition that needs attention while using the PKTEND to commit a one byte/word packet. Additional timing requirements exists when the FIFO is configured to operate in auto mode and it is desired to send two packets: a full packet (full defined as the number of bytes in the FIFO meeting the level set in AUTOINLEN register) committed automatically followed by a short one byte/word packet committed manually using the PKTEND pin. In this case, the external master must make sure to assert the PKTEND pin at least one clock cycle after the rising edge that caused the last byte/word to be clocked into the previous auto committed packet (the packet with the number of bytes equal to what is set in the AUTOINLEN register). Refer to Figure 10-7 for further details on this timing. ### 10.13.3 Sequence Diagram of a Single and Burst Asynchronous Read Figure 10-16. Slave FIFO Asynchronous Read Sequence and Timing Diagram<sup>[13]</sup> Figure 10-17. Slave FIFO Asynchronous Read Sequence of Events Diagram Figure 10-16 diagrams the timing relationship of the SLAVE FIFO signals during an asynchronous FIFO read. It shows a single read followed by a burst read. - At t = 0 the FIFO address is stable and the SLCS signal is asserted. - At t = 1, SLOE is asserted. This results in the data bus being driven. The data that is driven on to the bus is previous data, it data that was in the FIFO from a prior read cycle. - At t = 2, SLRD is asserted. The SLRD must meet the minimum active pulse of t<sub>RDpwl</sub> and minimum de-active pulse width of t<sub>RDpwh</sub>. If SLCS is used then, SLCS must be in asserted with SLRD or before SLRD is asserted (i.e., the SLCS and SLRD signals must both be asserted to start a valid read condition). - The data that will be driven, after asserting SLRD, is the updated data from the FIFO. This data is valid after a propagation delay of t<sub>XFD</sub> from the activating edge of SLRD. In Figure 10-16, data N is the first valid data read from the FIFO. For data to appear on the data bus during the read cycle (i.e.,SLRD is asserted), SLOE MUST be in an asserted state. SLRD and SLOE can also be tied together. The same sequence of events is also shown for a burst read marked with T=0 through 5. **Note:** In burst read mode, during SLOE is assertion, the data bus is in a driven state and outputs the previous data. Once SLRD is asserted, the data from the FIFO is driven on the data bus (SLOE must also be asserted) and then the FIFO pointer is incremented. 10.13.4 Sequence Diagram of a Single and Burst Asynchronous Write Figure 10-18. Slave FIFO Asynchronous Write Sequence and Timing Diagram<sup>[13]</sup> Figure 10-18 diagrams the timing relationship of the SLAVE FIFO write in an asynchronous mode. The diagram shows a single write followed by a burst write of 3 bytes and committing the 4-byte-short packet using PKTEND. - At t = 0 the FIFO address is applied, insuring that it meets the set-up time of t<sub>SFA</sub>. If SLCS is used, it must also be asserted (SLCS may be tied low in some applications). - At t = 1 SLWR is asserted. SLWR must meet the minimum active pulse of t<sub>WRpwl</sub> and minimum de-active pulse width of t<sub>WRpwh</sub>. If the SLCS is used, it must be in asserted with SLWR or before SLWR is asserted. - At t = 2, data must be present on the bus t<sub>SFD</sub> before the deasserting edge of SLWR. - At t = 3, deasserting SLWR will cause the data to be written from the data bus to the FIFO and then increments the FIFO pointer. The FIFO flag is also updated after $t_{XFLG}$ from the deasserting edge of SLWR. The same sequence of events are shown for a burst write and is indicated by the timing marks of T=0 through 5. **Note:** In the burst write mode, once SLWR is deasserted, the data is written to the FIFO and then the FIFO pointer is incremented to the next byte in the FIFO. The FIFO pointer is post incremented. In Figure 10-18 once the four bytes are written to the FIFO and SLWR is deasserted, the short 4-byte packet can be committed to the host using the PKTEND. The external device should be designed to not assert SLWR and the PKTEND signal at the same time. It should be designed to assert the PKTEND after SLWR is deasserted and met the minimum deasserted pulse width. The FIFOADDR lines are to be held constant during the PKTEND assertion. # 11.0 Ordering Information ### Table 11-1. Ordering Information | Ordering Code | Description | | | |----------------------------------------------|-----------------------------------|--|--| | Silicon for battery-powered applications | | | | | CY7C68034-56LFXC | 8x8 mm, 56 QFN – Lead-free | | | | Silicon for non-battery-powered applications | | | | | CY7C68033-56LFXC | 8x8 mm, 56 QFN – Lead-free | | | | Development Kit | | | | | CY3686 | EZ-USB NX2LP-Flex Development Kit | | | # 12.0 Package Diagrams Figure 12-1. 56-Lead QFN 8 x 8 mm LF56A # 13.0 PCB Layout Recommendations<sup>[17]</sup> The following recommendations should be followed to ensure reliable high-performance operation: - At least a four-layer impedance controlled boards is recommended to maintain signal quality. - Specify impedance targets (ask your board vendor what they can achieve) to meet USB specifications. - To control impedance, maintain trace widths and trace spacing. - · Minimize any stubs to avoid reflected signals. - Connections between the USB connector shell and signal ground must be done near the USB connector. - Bypass/flyback caps on VBUS, near connector, are recommended. - DPLUS and DMINUS trace lengths should be kept to within 2 mm of each other in length, with preferred length of 20–30 mm. - Maintain a solid ground plane under the DPLUS and DMI-NUS traces. Do not allow the plane to be split under these traces. - No vias should be placed on the DPLUS or DMINUS trace routing unless absolutely necessary. - Isolate the DPLUS and DMINUS traces from all other signal traces as much as possible. #### Note: <sup>17.</sup> Source for recommendations: EZ-USB FX2<sup>TM</sup>PCB Design Recommendations, http://www.cypress.com/cfuploads/support/app\_notes/FX2\_PCB.pdf and High Speed USB Platform Design Guidelines, http://www.usb.org/developers/docs/hs\_usb\_pdg\_r1\_0.pdf. # 14.0 Quad Flat Package No Leads (QFN) Package Design Notes Electrical contact of the part to the Printed Circuit Board (PCB) is made by soldering the leads on the bottom surface of the package to the PCB. Hence, special attention is required to the heat transfer area below the package to provide a good thermal bond to the circuit board. A Copper (Cu) fill is to be designed into the PCB as a thermal pad under the package. Heat is transferred from the NX2LP-Flex to the PCB through the device's metal paddle on the bottom side of the package. It is then conducted from the PCB's thermal pad to the inner ground plane by a 5 x 5 array of vias. A via is a plated through hole in the PCB with a finished diameter of 13 mil. The QFN's metal die paddle must be soldered to the PCB's thermal pad. Solder mask is placed on the board top side over each via to resist solder flow into the via. The mask on the top side also minimizes outgassing during the solder reflow process. For further information on this package design please refer to the application note Surface Mount Assembly of AMKOR's MicroLeadFrame (MLF) Technology. This application note can be downloaded from AMKOR's website from the following URL: http://www.amkor.com/products/notes\_papers/ MLF AppNote 0902.pdf. The application note provides detailed information on board mounting guidelines, soldering flow, rework process, etc. Figure 14-1 below displays a cross-sectional area underneath the package. The cross section is of only one via. The solder paste template needs to be designed to allow at least 50% solder coverage. The thickness of the solder paste template should be 5 mil. It is recommended that "No Clean" type 3 solder paste is used for mounting the part. Nitrogen purge is recommended during reflow. Figure 14-2 is a plot of the solder mask pattern and Figure 14-3 displays an X-Ray image of the assembly (darker areas indicate solder). Figure 14-1. Cross-section of the Area Underneath the QFN Package Figure 14-2. Plot of the Solder Mask (White Area) Figure 14-3. X-ray Image of the Assembly SmartMedia is a trademark of ????? EZ-USB is a registered trademark and EZ-USB NX2LP, EZ-USB NX2LP-Flex, and ReNumeration are trademarks of Cypress Semiconductor Corporation. All products and company names mentioned in this document may be the trademarks of their respective holders. # PRELIMINARY DRAFT # CY7C68033/CY7C68034 # **Document History Page** | Document Title: CY7C68033/CY7C68034 EZ-USB NX2LP-Flex™ Flexible USB NAND Flash Controller Document #: 001-04247 Rev. *A | | | | | | | |-------------------------------------------------------------------------------------------------------------------------|---------|------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------|--|--| | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | | | | ** | 388499 | See ECN | GIR | Preliminary draft. | | | | *A | 394699 | See ECN | XUT | Minor Change: Upload datasheet to external website. Publicly announcing the parts. No physical changes to document were made. | | | Document #: 001-04247 Rev. \*A