# PWR-TOP200-4/14 TOPSwitch® Family Three-terminal Off-line PWM Switch # **Product Highlights** # **Low Cost Replacement for Discrete Switchers** - · 20 to 50 fewer components cuts cost, increases reliability - Source-connected tab and Controlled MOSFET turn-on reduce EMI and EMI filter costs - · Allows for a 50% smaller and lighter solution - Cost competitive with linears above 10 W # Up to 90% Efficiency in Flyback Topology - Built-in start-up and current limit reduce DC losses - Low capacitance 700 V MOSFET cuts AC losses - · CMOS controller/gate driver consumes only 6 mW - 70% maximum duty cycle minimizes conduction losses # Simplifies Design - Reduces Time to Market - Integrated PWM Controller and 700 V MOSFET in a industry standard three pin TO-220 package - Only one external capacitor needed for compensation, bypass and start-up/auto-restart functions - Supported by many reference design boards # **System Level Fault Protection Features** - Auto-restart and cycle by cycle current limiting functions handle both primary and secondary faults - On-chip latching thermal shutdown protects the entire system against overload # **Highly Versatile** - Implements Buck, Boost, Flyback or Forward topology - · Easily interfaces with both opto and primary feedback - Supports continuous or discontinuous mode of operation # Description The TOPSwitch family implements, with only three pins, all functions necessary for an off-line switched mode control system: high voltage N-channel power MOSFET with controlled turn-on gate driver, voltage mode PWM controller with integrated 100 kHz oscillator, high voltage start-up bias circuit, bandgap derived reference, bias shunt regulator/error amplifier for loop compensation and fault protection circuitry. Compared to discrete MOSFET and controller or self oscillating (RCC) switching converter solutions, a TOPSwitch integrated circuit can reduce total cost, component count, size, weight and at the same time increase efficiency and system reliability. These Figure 1. Typical Application. | TOPSwit | ch SELEC | TION GL | JIDE | |----------------|------------------------------------|---------------|----------------| | | OUTPU | T POWER | RANGE | | ORDER | FLYB | BACK | PFC/ | | PART<br>NUMBER | 110 VAC<br>w/Doubler<br>or 230 VAC | 85-265<br>VAC | 230/277<br>VAC | | PWR-TOP200YAI | 0-25 W | 0-12 W | 0-25 W | | PWR-TOP201YAI | 20-45 W | 10-22 W | 20-50 W | | PWR-TOP202YAI | 30-60 W | 15-30 W | 30-75 W | | PWR-TOP203YAI | 40-70 W | 20-35 W | 50-100 W | | PWR-TOP214YAI | 50-85 W | 25-42 W | 60-125 W | | PWR-TOP204YAI | 60-100 W | 30-50 W | 75-150 W | devices are intended for 100/110/230 VAC off-line Power Supply applications in the 0 to 100 W (0 to 50 W universal) range and 230/277 VAC off-line power factor correction (PFC) applications in the 0 to 150 W range. November 1994 Figure 2. Functional Block Diagram. # **Pin Functional Description** ## **DRAIN Pin:** Output MOSFET drain connection. Provides internal bias current during start-up operation via an internal switched high-voltage current source. Internal current sense point. ## **CONTROL Pin:** Error amplifier and feedback current input pin for duty cycle control. Internal shunt regulator connection to provide internal bias current during normal operation. Trigger input for latching shutdown. It is also used as the supply bypass and auto-restart/compensation capacitor connection point. #### **SOURCE Pin:** Output MOSFET source connection. Primary-side circuit common, power return, and reference point. Figure 3. Pin Configuration. # TOPSwitch Family Functional Description TOPSwitch is a self biased and protected linear control current-to-duty cycle converter with an open drain output. High efficiency is achieved through the use of CMOS and integration of the maximum number of functions possible. CMOS significantly reduces bias currents as compared to bipolar or discrete solutions. Integration eliminates external power resistors used for current sensing and/or supplying initial start-up bias current. During normal operation, the internal output MOSFET duty cycle linearly decreases with increasing CONTROL pin current as shown in Figure 4. To implement all the required control, bias, and protection functions, the DRAIN and CONTROL pins each perform several functions as described below. Refer to Figure 2 for a block diagram and Figure 6 for timing and voltage waveforms of the TOPSwitch integrated circuit. # **Control Voltage Supply** CONTROL pin voltage V<sub>C</sub> is the supply or bias voltage for the controller and driver circuitry. An external bypass capacitor closely connected between the CONTROL and SOURCE pins is required to supply the gate drive current. The total amount of capacitance connected to this pin (C<sub>T</sub>) also sets the auto-restart timing as well as control loop compensation. V<sub>c</sub> is regulated in either of two modes of operation. Hysteretic regulation is used for initial start-up and overload operation. Shunt regulation is used to separate the duty cycle error signal from the control circuit supply current. During start-up, V<sub>c</sub> current is supplied from a high-voltage switched current source connected internally between the DRAIN and CONTROL pins. The current source provides sufficient current to supply the control circuitry as well as charge the total external capacitance (C<sub>r</sub>). Figure 4. Relationship of Duty Cycle to CONTROL Pin Current. Figure 5. Start-up Waveforms for (a) Normal Operation and (b) Auto-restart. # **TOPSwitch** Family Functional Description (cont.) The first time V<sub>c</sub> reaches the upper threshold, the high-voltage current source is turned off and the PWM modulator and output transistor are activated, as shown in Figure 5(a). During normal operation (when the output voltage is regulated) feedback control current supplies the V<sub>c</sub> supply current. The shunt regulator keeps V<sub>c</sub> at typically 5.7 V by shunting CONTROL pin feedback current exceeding the required DC supply current through the PWM error signal sense resistor R<sub>F</sub>. The low dynamic impedance of this pin $(Z_c)$ sets the gain of the error amplifier when used in a primary feedback configuration. The dynamic impedance of the CONTROL pin together with the external resistance and capacitance determines the control compensation of the power system. If the CONTROL pin external capacitance $(C_T)$ should discharge to the lower threshold, then the output MOSFET is turned off and the control circuit is placed in a low-current standby mode. The high-voltage current source is turned on and charges the external capacitance again. Charging current is shown with a negative polarity and discharging current is shown with a positive polarity in Figure 6. The hysteretic auto-restart comparator keeps V<sub>c</sub> within a window of typically 4.7 to 5.7 V by turning the high-voltage current source on and off as shown in Figure 5(b). The auto-restart circuit has a divideby-8 counter which prevents the output MOSFET from turning on again until eight discharge-charge cycles have elapsed. The counter effectively limits TOPSwitch power dissipation by reducing the auto-restart duty cycle to typically 5%. Auto-restart continues to cycle until output voltage regulation is again achieved. ## **Bandgap Reference** All critical TOPS witch internal voltages are derived from a temperature-compensated bandgap reference. This reference is also used to generate a temperature-compensated current source which is trimmed to accurately set the oscillator frequency and MOSFET gate drive current. #### Oscillator The internal oscillator linearly charges and discharges the internal capacitance between two voltage levels to create a sawtooth waveform for the pulse width modulator. The oscillator sets the pulse width modulator/current limit latch at the beginning of each cycle. The nominal frequency of 100 kHz was chosen to minimize EMI and maximize efficiency in power supply applications. Trimming of the current reference improves oscillator frequency accuracy. #### Pulse Width Modulator The pulse width modulator implements a voltage-mode control loop by driving the output MOSFET with a duty cycle inversely proportional to the current flowing into the CONTROL pin. The error signal across R<sub>E</sub> is filtered by an RC network with a typical corner frequency of 7 kHz to reduce the effect of switching noise. The filtered error signal is compared with the internal oscillator sawtooth waveform to generate the duty cycle waveform. As the control current increases, the duty cycle decreases. A clock signal from the oscillator sets a latch which turns on the output MOSFET. The pulse width modulator resets the latch, turning off the output MOSFET. The maximum duty cycle is set by the symmetry of the internal oscillator. The modulator has a minimum ON-time to keep the current consumption of the TOPSwitch independent of the error signal. Note that a minimum current must be driven into the CONTROL pin before the duty cycle begins to change. #### **Gate Driver** The gate driver is designed to turn the output MOSFET on at a controlled rate to minimize common-mode EMI. The gate drive current is trimmed for improved accuracy. #### Error Amplifier The shunt regulator can also perform the function of an error amplifier in primary feedback applications. The shunt regulator voltage is accurately derived from the temperature compensated bandgap reference. The gain of the error amplifier is set by the CONTROL pin dynamic impedance. The CONTROL pin clamps external circuit signals to the $V_{\rm c}$ voltage level. The CONTROL pin current in excess of the supply current is separated by the shunt regulator and flows through $R_{\rm p}$ as the error signal. #### Cycle-By-Cycle Current Limit The cycle by cycle peak drain current limit circuit uses the output MOSFET ON-resistance as a sense resistor. A current limit comparator compares the output MOSFET ON-state drain-source voltage, V<sub>DS(ON)</sub>, with a threshold voltage. High drain current causes V<sub>DS(ON)</sub> to exceed the threshold voltage and turns the output MOSFET off until the start of the next clock cycle. The current limit comparator threshold voltage is temperature compensated to minimize variation of the effective peak current limit due to temperature related changes in output MOSFET R<sub>DS(ON)</sub>. The leading edge blanking circuit inhibits the current limit comparator for a short time after the output MOSFET is turned on. The leading edge blanking time has been set so that current spikes caused by primary-side capacitances and secondary-side rectifier reverse recovery time will not cause premature termination of the switching pulse. Figure 6. Typical Waveforms for (1) Normal Operation, (2) Auto-restart, (3) Latching Shutdown, and (4) Power Down Reset. #### Shutdown/Auto-restart To minimize TOPS witch power dissipation, the shutdown/auto-restart circuit turns the power supply on and off at a duty cycle of typically 5% if an out of regulation condition persists. Loss of regulation interrupts the external current into the CONTROL pin. V<sub>c</sub> regulation changes from shunt mode to the hysteretic auto-restart mode described above. When the fault condition is removed, the power supply output becomes regulated, V<sub>c</sub> regulation returns to shunt mode, and normal operation of the power supply resumes. ### **Latching Shutdown** The output overvoltage protection latch is activated by a high-current pulse into the CONTROL pin. When set, the latch turns off the TOPS witch output. Activating the power-up reset circuit by removing and restoring input power, or momentarily pulling the CONTROL pin below the power-up reset threshold resets the latch and allows TOPS witch to resume normal power supply operation. $V_c$ is regulated in hysteretic mode when the power supply is latched off. #### **Overtemperature Protection** Temperature protection is provided by a precision analog circuit that turns the output MOSFET off when the junction temperature exceeds the thermal shutdown temperature (typically 145°C). Activating the power-up reset circuit by removing and restoring input power or momentarily pulling the CONTROL pin below the power-up reset threshold resets the latch and allows TOPS witch to resume normal power supply operation. $V_c$ is regulated in hysteretic mode when the power supply is latched off. #### **High-voltage Bias Current Source** This current source biases TOPSwitch from the DRAIN pin and charges the CONTROL pin external capacitance ( $C_T$ ) during start-up or hysteretic operation. Hysteretic operation occurs during auto-restart and latched shutdown. The current source is switched on and off with an effective duty cycle of approximately 35%. This duty cycle is determined by the ratio of CONTROL pin charge ( $I_C$ ) and discharge currents ( $I_{CD1}$ and $I_{CD2}$ ). This current source is turned off during normal operation when the output MOSFET is switching. # **General Circuit Operation** # **Primary Feedback Regulation** The circuit shown in Figure 7 is a simple 5 V, 5 W bias supply using the PWR-TOP200. This universal input flyback power supply employs primary-side regulation from a transformer bias winding. This approach is best for low-cost applications requiring isolation and operation within a narrow range of load variation. Line and load regulation of ±5% or better can be achieved from 10% to 100% of rated load. Voltage feedback is obtained from the transformer (T1) bias winding, which eliminates the need for optocoupler and secondary-referenced error amplifier. High-voltage DC is applied to the primary winding of T1. The other side of the transformer primary is driven by the integrated high-voltage MOSFET transistor within the PWR-TOP200 (U1). The circuit operates at a switching frequency of 100 kHz, set by the internal oscillator of the PWR-TOP200. The clamp circuit implemented by VR1 and D1 limits the leading-edge voltage spike caused by transformer leakage inductance to a safe value. The 5 V power secondary winding is rectified and filtered by D3, C2, C3, and L1 to create the 5 V output voltage. The output of the T1 bias winding is rectified and filtered by D2, R1, and C5. The voltage across C5 is regulated by U1, and is determined by the 5.7 V internal shunt regulator at the CONTROL pin of U1. When the rectified bias voltage on C5 begins to exceed the shunt regulator voltage, current will flow into the control pin. Increasing control pin current decreases the duty cycle until a stable operating point is reached. The output voltage is proportional to the bias voltage by the turns ratio of the output to bias windings. C5 is used to bypass the CONTROL pin. C5 also provides loop compensation for the power supply by shunting AC currents around the CONTROL pin dynamic impedance, and also determines the auto-restart frequency during startup and auto-restart conditions. See DA-8 for more information regarding the use of the PWR-TOP200 in bias supplies. Figure 7. Schematic Diagram of a Minimum Parts Count 5 V, 5 W Bias Supply Utilizing the PWR-TOP200. Figure 8. Schematic Diagram of a 15 W Universal Input Power Supply Utilizing the PWR-TOP202 and Simple Optocoupler Feedback. #### Simple Optocoupler Feedback The circuit shown in Figure 8 is a 7.5 V. 15 W secondary regulated flyback power supply using the TOP202 that will operate from 85 to 265 VAC input voltage. Improved output voltage accuracy and regulation over the circuit of Figure 7 is achieved by using an optocoupler and secondary referenced zener diode. The general operation of the power stage of this circuit is the same as that described for Figure 7. The input voltage is rectified and filtered by BR1 and C1. L2, C6, C7, and C8 reduce conducted emission currents. The bias winding is rectified and filtered by D3 and C4 to create a typical 11 V bias voltage. Zener diode (VR2) voltage together with the forward voltage of the LED in the optocoupler U2 determine the output voltage. R1, the optocoupler current transfer ratio, and the TOPS witch control current to duty cycle transfer function set the DC control loop gain. C5 together with the control pin dynamic impedance and capacitor ESR establish a control loop pole-zero pair. C5 also determines the auto-restart frequency and filters internal gate drive switching currents. R2 and VR2 provide minimum current loading when output current is low. See DA-11 for more information regarding the use of the PWR-TOP202 in a low-cost, 15 W universal power supply. ## Accurate Optocoupler Feedback The circuit shown in Figure 9 is a highly accurate, 15 V, 30 W secondaryregulated flyback power supply that will operate from 85 to 265 VAC input voltage. A TL431 shunt regulator directly senses and accurately regulates the output voltage. The effective output voltage can be fine tuned by adjusting the resistor divider formed by R4 and R5. Other output voltages are possible by adjusting the transformer turns ratios as well as the divider ratio. The general operation of the input and power stages of this circuit are the same as that described for Figures 7 and 8. R3 and C5 tailor frequency response. The TL431 (U2) regulates the output voltage by controlling optocoupler LED current (and TOPS witch duty cycle) to maintain an average voltage of 2.5 V at the TL431 input pin. Divider R4 and R5 determine the actual output voltage. C9 rolls off the high frequency gain of the TL431 for stable operation. R1 limits optocoupler LED current and determines high frequency loop gain. For more information, refer to application note AN-14. Figure 9. Schematic Diagram of a 30 W Universal Input Power Supply Utilizing the PWR-TOP204 and Accurate Optocoupler Feedback. Figure 10. Schematic Diagram of a 70 W 230 VAC Input Boost Power Factor Correction Circuit Utilizing the PWR-TOP202. # **General Circuit Operation (cont.)** ## **Boost PFC Pre-regulator** TOPSwitch can also be used as a fixed frequency, discontinuous mode boost pre-regulator to improve Power Factor and reduce Total Harmonic Distortion (THD) for applications such as power supplies and electronic ballasts. The circuit shown in Figure 10 operates from 230 VAC and delivers 70 W at 430 VDC with typical Power Factor over 0.98 and THD of 7%. Bridge Rectifier BR1 full wave rectifies the AC input voltage. L1, D1, C4, and TOPSwitch make up the boost power stage. D2 prevents reverse current through the TOPS witch body diode due to ringing voltages generated by the boost inductance and parasitic capacitance. R1 generates a precompensation current proportional to the instantaneous rectified AC input voltage which directly varies the duty cycle. C2 filters high frequency switching currents while having no filtering effect on the line frequency precompensation current. R2 decouples the pre-compensation current from the large filter capacitor C3 to prevent an averaging effect which would increase total harmonic distortion. C1 filters high frequency noise currents which could cause errors in the precompensation current. When power is first applied, C3 charges to typically 5.7 volts before TOPSwitch starts. C3 then provides TOPSwitch bias current until the output voltage becomes regulated. When the output voltage becomes regulated, series connected zener diodes VR1 and VR2 begin to conduct, drive current into the TOPSwitch control pin, and directly control the duty cycle. C3 together with R3 perform low pass filtering on the feedback signal to prevent output line frequency ripple voltage from varying the duty cycle. For more information, refer to design aid DA-7, "Using the TOPSwitch Family in PFC Circuits". # **Key Application Issues** Keep the SOURCE pin length very short. Use a Kelvin connection to the SOURCE pin for the CONTROL pin bypass capacitor. Use single point grounding techniques at the SOURCE pin as shown in Figure 11. Minimize peak voltage and ringing on the DRAIN voltage at turn-off. Use a Zener or TVS Zener diode to clamp the DRAIN voltage. Do not plug the TOPSwitch device into a "hot" IC socket during test. External CONTROL pin capacitance may deliver a surge current sufficient to trigger the shutdown latch which turns the TOPSwitch off. Under some conditions, externally provided bias or supply current driven into the CONTROL pin can hold the TOPSwitch in one of the 8 auto-restart cycles indefinitely and prevent starting. Shorting the CONTROL pin to the SOURCE pin will reset the TOPSwitch. To avoid this problem when doing bench evaluations, it is recommended that the $V_c$ power supply be turned on before the DRAIN voltage is applied. CONTROL pin currents during autorestart operation are much lower at low input voltages (< 20 V) which increases the auto-restart cycle period (see the $I_c$ vs. Drain Voltage Characteristic curve). Short interruptions of AC power may cause TOPSwitch to enter the 8-count auto-restart cycle before starting again. This is because the input energy storage capacitors are not completely discharged and the CONTROL pin capacitance has not discharged below the pin internal power-up reset voltage. In some cases, minimum loading may be necessary to keep a lightly loaded or unloaded output voltage within the desired range due to the minimum ONtime. For additional applications information regarding the TOPS witch family, refer to AN-14. Figure 11. Recommended TOPSwitch Layout. | ļ | ABSOLUTE MAX | IMUM RATINGS(1) | |-----------------------------------------------|--------------|------------------------------------------| | DRAIN Voltage | 0.3 to 700 V | Thermal Impedance (θ | | CONTROL Voltage | 0.3 V to 9 V | Thermal Impedance (θ | | Storage Temperature | 65 to 125°C | | | Operating Junction Temperature <sup>(2)</sup> | 40 to 150°C | <ol> <li>Unless noted, all vo</li> </ol> | | Lead Temperature <sup>(3)</sup> | 260°C | $T_A = 25^{\circ}C$ . | | Thermal Impedance $(\theta_{IA})$ | 70°C/W | |-----------------------------------------|--------| | Thermal Impedance $(\theta_{jc})^{(4)}$ | 2 °C/W | - 1. Unless noted, all voltages referenced to SOURCE, $T_A = 25$ °C. 2. Normally limited by internal circuitry. - 3. 1/16" from case for 5 seconds. - 4. Measured at tab closest to plastic interface. | Specification | Symbol | <b>Unless Other</b><br>See F | onditions wise Spe igure 14 CE = 0 V | • | | Test<br>Limits | | Units | |----------------------------------------|-------------------|------------------------------|--------------------------------------|----------------------|------|----------------|------|---------| | | | Ţ. | to 125°C | | MIN | TYP | MAX | | | CONTROL FUNC | TIONS | | | | | | | | | Output<br>Frequency | f <sub>osc</sub> | l <sub>c</sub> = 4 m/ | A, T <sub>j</sub> = 25°0 | | 90 | 100 | 110 | kHz | | Maximum<br>Duty Cycle | DC <sub>MAX</sub> | I <sub>c</sub> = 2 mA, | See Figure | 12 | 64 | 67 | 70 | % | | Minimum | DC <sub>MIN</sub> | l <sub>c</sub> = 10 mA, | PWR-TO | OP200/1/2 | 1.0 | 1.8 | 3.0 | % | | Duty Cycle | MIN | See Figure 12 | PWR-TO | P203/4/14 | 1.0 | 2.0 | 3.5 | | | PWM<br>Gain | | _ | A, T <sub>j</sub> = 25°0<br>Figure 4 | )<br> | -11 | -16 | -21 | %/mA | | PWM Gain<br>Temperature Drift | | See | Note 1 | | | -0.05 | | %/mA/°C | | External<br>Bias Current | l <sub>B</sub> | See Figure 4 | | 1.5 | 2.5 | 4 | mA | | | Dynamic<br>Impedance | Z <sub>c</sub> | _ | A, T <sub>j</sub> = 25°0<br>ïgure 13 | | 10 | 15 | 22 | Ω | | Dynamic Impedance<br>Temperature Drift | ΔZ <sub>c</sub> | | | | | 0.18 | | %/°C | | SHUTDOWNAUT | O-RESTA | RT | | | | | | | | CONTROL Pin | ı | T <sub>i</sub> = 25°0 | <u> </u> | V <sub>c</sub> = 0 V | -2.4 | -1.9 | -1.2 | mA | | Charging Current | I <sub>c</sub> | · | | V <sub>c</sub> = 5 V | -2 | -1.5 | -0.8 | | | Charging Current<br>Temperature Drift | Δl <sub>c</sub> | See Note 1 | | | 0.4 | | %/*C | | | Auto-restart<br>Threshold Voltage | | S1 | open | | | 5.7 | | ٧ | | Specification | Symbol | Test Conditions, Unless Otherwise Specified: See Figure 14 SOURCE = 0 V | | Test<br>Limits | | Units | |-------------------------------------|-----------------------|-------------------------------------------------------------------------|-------|----------------|-------|-------| | | | T <sub>j</sub> = -40 to 125°C | MIN | TYP | MAX | | | SHUTDOWN/AUT | O-RESTA | RT (cont.) | | | | | | UV Lockout<br>Threshold Voltage | | S1 open | | 4.7 | | ν | | Auto-restart<br>Hysteresis Voltage | | S1 open | | 1.0 | | V | | Auto-restart<br>Duty Cycle | | S1 open | | 5 | 8 | % | | Auto-restart<br>Frequency | | S1 open | | 1.2 | | Hz | | CIRCUIT PROTEC | CTION | | | | | | | | | PWR-TOP200<br>di/dt = 80 mA/μs, T <sub>i</sub> = 25°C | 0.415 | | 0.585 | | | | | PWR-TOP201<br>di/dt = 170 mA/μs, T <sub>i</sub> = 25°C | 0.830 | | 1.17 | | | Self-protection | | PWR-TOP202<br>di/dt = 250 mA/μs, Τ <sub>i</sub> = 25°C | 1.25 | | 1.75 | • | | Current Limit | LIMIT | PWR-TOP203<br>di/dt = 330 mA/μs, T <sub>j</sub> = 25°C | 1.50 | | 2.10 | Α | | | | PWR-TOP214<br>di/dt = 420 mA/μs, T <sub>j</sub> = 25°C | 1.88 | | 2.63 | | | | | PWR-TOP204<br>di/dt = 500 mA/μs, T <sub>j</sub> = 25°C | 2.25 | | 3.15 | | | Leading Edge<br>Blanking Delay | | I <sub>c</sub> = 4 mA | | 150 | | ns | | Current Limit<br>Delay | | I <sub>c</sub> = 4 mA | | 100 | | ns | | Thermal Shutdown<br>Temperature | | I <sub>c</sub> = 4 mA | 125 | 145 | | °C | | Latched Shutdown<br>Trigger Current | l <sub>sp</sub> | See Figure 13 | 25 | 45 | 75 | mA | | Power-up Reset<br>Threshold Voltage | V <sub>C(reset)</sub> | S2 open | 2.3 | 3.3 | 4.2 | ν | | Specification | Symbol | Test Conditions, Unless Otherwise Specified: See Figure 14 SOURCE = 0 V | | Test<br>Limits | | | Units | | |--------------------------------------|---------------------|-----------------------------------------------------------------------------|-----------|------------------------|-----|-------------|-------|--------| | | | 1 | 0 to 125° | | MIN | TYP | MAX | | | OUTPUT | | | | | | | | | | | | PWR-TOP2 | 00 | T <sub>j</sub> = 25°C | | 15.6 | 18.0 | | | | | $I_D = 50 \text{ mA}$ | <b>L</b> | T <sub>j</sub> = 100°C | | 25.7 | 29.7 | | | | | PWR-TOP2 | 01 | T <sub>i</sub> = 25°C | | 7.8 | 9.0 | | | | | $I_{D} = 100 \text{ m/s}$ | 4 | T <sub>j</sub> = 100°C | | 12.9 | 14.9 | | | | | PWR-TOP20 | 02 | T <sub>j</sub> = 25°C | | 5.2 | 6.0 | | | ON-State | R | $I_{\rm D} = 150 {\rm m/s}$ | 4 | T <sub>j</sub> = 100°C | | 8.6 | 9.9 | Ω | | Resistance | R <sub>DS(ON)</sub> | PWR-TOP20 | 03 | T <sub>i</sub> = 25°C | | 3.9 | 4.5 | 32 | | | | $I_{\rm D} = 200 {\rm m}^2$ | 4 | $T_{j} = 100^{\circ}C$ | | 6.4 | 7.5 | | | | | PWR-TOP2 | 14 | T <sub>j</sub> = 25°C | | 3.1 | 3.6 | | | | | I <sub>D</sub> = 250 mA | ١ | $T_{j} = 100^{\circ}C$ | | 5.2 | 6.0 | | | | | PWR-TOP20 | )4 | T <sub>j</sub> = 25°C | | 2.6 | 3.0 | | | | | $I_{D} = 300 \text{ m/s}$ | ١ | T <sub>j</sub> = 100°C | | 4.3 | 5.0 | | | OFF-State | 1 | Device in La | tched Sh | utdown | | | 900 | μА | | Current | DSS | $I_c = 4 \text{ mA}, V_{DS} =$ | 560 V, 1 | <sub>A</sub> = 125°C | | | 300 | μ, | | Breakdown | BV <sub>DSS</sub> | Device in Latched Shutdown | | utdown | 700 | | | v | | Voltage | DV <sub>DSS</sub> | $I_{c} = 4 \text{ mA}, I_{D} = 500 \mu\text{A}, T_{A} = 25^{\circ}\text{C}$ | | | /00 | | | | | Rise | t, | Measured With | | | 100 | | ns | | | Time | <b>`</b> r | Figure 8 | Schema | tic | | 700 | | 1.0 | | Fall | t | Measured With | | | | 50 | | ns | | Time | τ <sub>i</sub> | Figure 8 | Schema | tic | | 30 | | 110 | | SUPPLY | | | | | | | | | | DRAIN Supply<br>Voltage | | See | Note 2 | | 36 | | | ٧ | | Shunt Regulator<br>Voltage | | I <sub>c</sub> = | : 4 mA | | 5.5 | 5.8 | 6.1 | V | | Shunt Regulator<br>Temperature Drift | | | | | | ±50 | | ppm/*C | | | • | Output | PWR-1 | TOP200/1/2 | 0.6 | 0.6 1.2 1.6 | | | | CONTROL Supply/ | I <sub>CD1</sub> | MOSFET enabled | PWR-T | OP203/4/14 | 0.7 | 1.4 | 1.8 | | | Discharge Current | I <sub>CD2</sub> | Output MOS | SFET Dis | abled | 0.5 | 0.8 | 1.1 | mA | #### NOTES: - For specifications with negative values, a negative temperature coefficient corresponds to an increase in magnitude with increasing temperature, and a positive temperature coefficient corresponds to a decrease in magnitude with increasing temperature. - 2. It is possible to start up and operate TOPSwitch at DRAIN voltages well below 36 V. However, the CONTROL pin charging current is reduced, which affects start-up time and auto-restart frequency and duty cycle. Refer to the characteristic graph on CONTROL pin charge current (I<sub>c</sub>) vs. DRAIN voltage for low voltage operation characteristics. Figure 12. TOPSwitch Duty Cycle Measurement. ## **CONTROL PIN I-V CHARACTERISTIC** Figure 13. TOPSwitch CONTROL Pin I-V Characteristic. Figure 14. TOPSwitch General Test Circuit. # BENCH TEST PRECAUTIONS FOR EVALUATION OF ELECTRICAL CHARACTERISTICS The following precautions should be followed when testing TOPS witch by itself outside of a power supply. The schematic shown in Figure 14 is suggested for laboratory testing of TOPS witch. When the DRAIN supply is turned on, the part will be in the auto-restart mode. The control pin voltage will be oscillating at a low frequency from 4.7 to 5.7 V and the DRAIN is turned on every eighth cycle of the CONTROL pin oscillation. If the CONTROL pin power supply is turned on while in this auto-restart mode, there is only a 12.5% chance that the control pin oscillation will be in the correct state (DRAIN active state) so that the continuous DRAIN voltage waveform may be observed. It is recommended that the V<sub>c</sub> power supply be turned on first and the DRAIN power supply second if continuous drain voltage waveforms are to be observed. The 12.5% chance of being in the correct state is due to the 8:1 counter. #### **BREAKDOWN vs. TEMPERATURE** # FREQUENCY vs. TEMPERATURE # **CURRENT LIMIT vs. TEMPERATURE** # IC vs. DRAIN VOLTAGE # **OUTPUT CHARACTERISTICS** # COSS vs. DRAIN VOLTAGE # **DRAIN CAPACITANCE POWER** | MIC | Inches | mm | TO-220 | |-----|---------|-------------|--------------------------------| | 1 | .313380 | 7.95-9.65 | ⊢J⊨ YA Suffix | | 3 | .380415 | 9.65-10.54 | B → K | | | .236260 | 5.99-6.60 | <del></del> | | ) | .220240 | 5.59-6.10 | <u>†</u> | | : | .500562 | 12.70-14.27 | $ rac{\mathbf{c}}{\mathbf{c}}$ | | F | .025038 | .0609 | <u> </u> | | | .045055 | 1.14-1.40 | | | ı | .092108 | 2.34-2.74 | | | | .160190 | 4.06-4.83 | | | | .045055 | 1.14-1.40 | | | -1 | .080115 | 2.03-2.92 | A A TITLE | | A | .013020 | .3351 | | | | | | G → H ← - | Power Integrations reserves the right to make changes to its products at any time to improve reliability or manufacturability. Power Integrations does not assume any liability arising from the use of any device or circuit described herein, nor does it convey any license under its patent rights or the rights of others. PI Logo and **TOPSwitch** are registered trademarks of Power Integrations, Inc. ©Copyright 1994, Power Integrations, Inc. 411 Clyde Avenue, Mountain View, CA, 94043