## **MPC89E58A** ## 8-bit micro-controller | Features | 2 | |-----------------------------|----| | General Description | 3 | | Pin Description | 4 | | Pin Definition | 4 | | Pin Configuration | 6 | | Block Diagram | 7 | | Special Function Register | 8 | | Memory | 9 | | Organization | 9 | | Nonvolatile Registers: | 10 | | RAM | 11 | | Embedded Flash | 12 | | Functional Description | 13 | | TIMERS/COUNTERS | 13 | | TIMER0 (T0) AND TIMER1 (T2) | 15 | | TIMER2 | 16 | | Interrupt | 20 | | Watchdog Timer | 22 | | Serial IO Port (UART) | 23 | | Reset | 26 | | Power Saving Mode and POF | 26 | | In System Programming (ISP) | 27 | | In-Application Program | 31 | | Note for Other SFR | 32 | | Absolute Maximum Rating | 33 | | DC Characteristics | 33 | | Package Dimension | 34 | This document contains information on a new product under development by Megawin. Megawin reserves the right to change or discontinue this product without notice. © Megawin Technology Co., Ltd. 2004 All right reserved. 2005/06 version A8 ## **Features** - 80C51 Central Processing Unit - Operation voltage range: 4.5V ~ 5.5V - Optional 12T or 6T mode - Max operation frequency up to 48MHz@12T or 24MHz@6T - 32KB on-chip program memory - ISP capability; optional 1KB/2KB/4KB ISP memory shared with data flash memory. - IAP capability; up to 31K byte programmable data flash available shared with ISP memory. - On-chip 256 byte scratch-pad RAM and 1024 byte auxiliary RAM; Be capable of addressing up to 64K bytes external memory - MOVC-disabling, encrypting, and locking flash memory realize security mechanism. - Three 16-bit timer/counter, Timer2 is an up/down counter with programmable clock output on P1.0 - Eight sources, four-level-priority interrupt capability - Enhanced UART, provides frame-error detection and hardware address-recognition - Dual DPTR for fast-accessing of data memory - 15 bits Watch-Dog-Timer with 8-bit pre-scalar, one-time enabled - Power control: idle mode and power-down mode; Power-down can be woken-up by P3.2/P3.3/P4.2/P4.3 - Low EMI: inhibit ALE emission - Four 8-bit bi-directional ports; extra four-bit additional P4 are available for PLCC-44 and PQPF-44 - Three package types: - PDIP 40: MPC89E58AE - PLCC 44: MPC89E58AP - PQFP 44: MPC89E58AF ## **General Description** MPC89E58A is a single-chip 8-bit microcontroller with the instruction sets. It is fully compatible with industrial-standard 80C51 series microcontroller. There is 32K bytes flash memory embedded for application program. A 31K bytes *data flash* is shared by both In-System Programming code and In-Application-Programming code. In-System-Programming and In-Application-Programming allows the users to download new code or data while the microcontroller sits in the running state. There are 1280 bytes on-chip RAM embedded that provides requirement from wide field application. The user can configure the device to run in 12 clocks per machine cycle, and to get the same performance just as he uses another standard 80C51 device that is provided by other vendor, or 6 clocks per machine cycle to achieve twice performance. MPC89E58A has four 8-bit I/O ports, one 4-bit I/O ports, three 16-bit timer/counters, an eight-source, four-priority-level interrupt structure, an enhanced UART, and on-chip crystal oscillator. It was fabricated in advanced embedded flash CMOS technology. Excellent flash-endurance, flash-retention, and code-protecting security make it as a most excellent microcontroller. # **Pin Description** ## **Pin Definition** | Pin Name | P | in Numbe | er | Туре | Description | |-------------|--------|----------|---------|------|---------------------------------------------------------------------------------| | riii Naiile | DIP-40 | PLCC-44 | PQFP-44 | | | | P0.0 (AD0) | 39 | 43 | 37 | В | Port0 is an open-drain, bi-directional IO | | P0.1 (AD1) | 38 | 42 | 36 | | port. When 1s are written to Port0, they | | P0.2 (AD2) | 37 | 41 | 35 | | become high-impedance inputs. Port0 is | | P0.3 (AD3) | 36 | 40 | 34 | | also multiplexed with low-order address or data bus during accesses to external | | P0.4 (AD4) | 35 | 39 | 33 | | program and data memory. | | P0.5 (AD5) | 34 | 38 | 32 | | , | | P0.6 (AD6) | 33 | 37 | 31 | | | | P0.7 (AD7) | 32 | 36 | 30 | | | | P1.0 (T2) | 1 | 2 | 40 | BU | General-purposed I/O with weak pull-up | | P1.1 (T2EX) | 2 | 3 | 41 | | resistance inside. When 1s are written | | P1.2 | 3 | 4 | 42 | | into Port1, the strong output driving | | P1.3 | 4 | 5 | 43 | | PMOS only turn-on two clock periods and then the weak pull-up resistance | | P1.4 | 5 | 6 | 44 | | keep the port high. | | P1.5 | 6 | 7 | 1 | | P1.0 is also used as one of event | | P1.6 | 7 | 8 | 2 | | sources for timer2, or output carrier of | | P1.7 | 8 | 9 | 3 | | timer2, alias T2. | | | | | | | P1.1 is also used as one of | | | | | | | interrupt-controlling sources for time2, alias T2EX. | | P2.0 (A8) | 21 | 24 | 18 | BU | Port2 is an 8-bit bi-directional I/O port | | P2.1 (A9) | 22 | 25 | 19 | | with pull-up resistance. Except being as | | P2.2 (A10) | 23 | 26 | 20 | | GPIO, Port2 emits the high-order | | P2.3 (A11) | 24 | 27 | 21 | | address byte during accessing to external program and data memory. | | P2.4 (A12) | 25 | 28 | 22 | | external program and data memory. | | P2.5 (A13) | 26 | 29 | 23 | | | | P2.6 (A14) | 27 | 30 | 24 | | | | P2.7 (A15) | 28 | 31 | 25 | | | | P3.0 (RXD) | 10 | 11 | 5 | BU | General-purposed I/O with weak pull-up | | P3.1 (TXD) | 11 | 13 | 7 | | resistance inside. When 1s are written | | P3.2 (INT0) | 12 | 14 | 8 | | into Port1, the strong output driving | | P3.3 (INT1) | 13 | 15 | 9 | | PMOS only turn-on two clock periods and then the weak pull-up resistance | | P3.4 (T0) | 14 | 16 | 10 | | keen the nort high Port3 also serves | | P3.6 (WR) P3.6 (WR) P3.7 (/RD) P3.7 (/RD) P3.7 (/RD) P3.7 (/RD) P3.7 (/RD) P3.8 13 P3.8 12 P3.9 14 P3.9 15 P3.9 16 P3.9 16 P3.9 17 P3.0 and P3.1 act as receiver and transceiver of the data for UART function block, Alias RXD and TXD. P3.2 and P3.3 also act as external interrupt sources, alias INT0 and INT1. P3.4 and P3.5 also act as event sources for timer0 and timer1 individually, alias T0 and T1. P3.6 also acts as write signal while access to external memory, alias /RD. P4.0 P4.1 P4.1 P4.1 P4.2 (/INT3) P4.3 (/INT2) P4.3 (/INT2) P4.3 (/INT2) P5.8 P5.9 P6.9 P7.9 P6.9 P6.9 P7.9 P6.9 P6.9 P6.9 P6.9 P6.9 P6.9 P6.9 P6 | | 1 | ı | 1 | | _ | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----|----|----|----|-----------------------------------------------------------------------------------------------| | P3.7 (/RD) 17 19 13 P3.0 and P3.1 act as receiver and transceiver of the data for UART function block, Alias RXD and TXD. P3.2 and P3.3 also act as external interrupt sources, alias INT0 and INT1. P3.4 and P3.5 also act as event sources for timer0 and timer1 individually, alias T0 and T1. P3.6 also acts as write signal while access to external memory, alias /WR. P3.7 also acts as read signal while access to external memory, alias /RD. P4.0 P4.1 P4.1 P4.2 (/INT3) P4.3 (/INT2) P4.3 (/INT2) P4.3 (/INT2) P5.2 P6.3 P7.3 P7.4 P7.5 | P3.5 (T1) | 15 | 17 | 11 | | keep the port high. Port3 also serves | | transceiver of the data for UART function block, Alias RXD and TXD. P3.2 and P3.3 also act as external interrupt sources, alias INTO and INT1. P3.4 and P3.5 also act as event sources for timer0 and timer1 individually, alias T0 and T1. P3.6 also acts as write signal while access to external memory, alias /RD. P4.0 P4.1 P4.1 P4.1 P4.1 P4.1 P4.2 (/INT3) P4.3 (/INT2) P4.3 (/INT2) P4.3 (/INT2) P5.6 P6.7 P6.8 P6.8 P7.7 P6.8 P7.7 P7.7 P7.8 P7.8 | P3.6 (/WR) | 16 | 18 | 12 | | • | | P3.2 and P3.3 also act as external interrupt sources, alias INTO and INT1. P3.4 and P3.5 also act as event sources for timer0 and timer1 individually, alias T0 and T1. P3.6 also acts as write signal while access to external memory, alias /RD. P4.0 P4.1 P4.1 P4.1 P4.2 (/INT3) P4.3 (/INT2) P4.3 (/INT2) P5.4 P5.5 also acts as verite signal while access to external memory, alias /RD. P6.7 P6.8 P6.9 P7.7 also acts as read signal while access to external memory, alias /RD. P7.7 also acts as read signal while access to external memory, alias /RD. P6.1 P6.1 P7.1 P7.1 P7.2 P7.1 P7.2 P7.2 P7.2 P7.3 P7.3 P7.3 P7.4 P7.4 P7.4 P7.4 P7.5 P7.4 P7.5 P7.5 P7.5 P7.5 P7.6 P7.6 P7.6 P7.6 P7.6 P7.6 P7.6 P7.6 | P3.7 (/RD) | 17 | 19 | 13 | | transceiver of the data for UART function block, | | interrupt sources, alias INT0 and INT1. P3.4 and P3.5 also act as event sources for timer0 and timer1 individually, alias T0 and T1. P3.6 also acts as write signal while access to external memory, alias /RD. P4.0 P4.1 P4.1 P4.2 P4.3 (/INT3) P4.3 (/INT2) P4.3 (/INT2) P5.4 A high on this pin for at least two machine cycles will reset the device. ALE P6.5 P7.6 P6.7 P7.7 P7.7 P8.7 P9.7 P9.7 P9.7 P9.7 P9.7 P9.8 Port4 is extended I/O ports such like Port1. It can be available only on 44L-PLCC and 44L-PQFP package. P9.7 P1.0 P1.0 P1.1 | | | | | | | | for timer0 and timer1 individually, alias T0 and T1. P3.6 also acts as write signal while access to external memory, alias /WR. P3.7 also acts as read signal while access to external memory, alias /RD. P4.0 P4.1 P4.1 P4.2 (/INT3) P4.3 //INT2) P4.3 //INT2) P5.4 IS A high on this pin for at least two machine cycles will reset the device. ALE P5.6 IS A high on this pin for at least two machine cycles will reset the device. ALE P5.6 IS A high on this pin for at least two machine cycles will reset the device. ALE P5.6 IS A high on this pin for at least two machine cycles will reset the device. ALE P5.7 IS A high on this pin for at least two machine cycles will reset the device. ALE P6.7 IS A high on this pin for at least two machine cycles will reset the device. ALE P6.7 IS A high on this pin for at least two machine cycles will reset the device. ALE P6.8 IS A high on this pin for at least two machine cycles will reset the device. ALE P6.8 IS A high on this pin for at least two machine cycles will reset the device. ALE P6.8 IS A high on this pin for at least two machine cycles will reset the device. ALE P6.8 IS A high on this pin for at least two machine cycles will reset the device. ALE P7.8 IS A high on this pin for at least two machine cycles will reset the device. ALE P7.8 IS A high on this pin for at least two machine cycles will reset the device. ALE P7.8 IS A high on this pin for at least two machine cycles will reset the device. ALE P7.8 IS A high on this pin for at least two machine cycles will reset the device. ALE P7.8 IS A high on this pin for at least two machine cycles will reset the device. ALE P7.8 IS A high on this pin for at least two machine cycles will reset the device. ALE P7.8 IS A high on this pin for at least two machine cycles will reset the device. ALE P7.8 IS A high on this pin for at least two machine cycles will reset the device. ALE P7.8 IS A high on this pin for at least two machine cycles will reset the device. ALE P6.8 IS A high on this | | | | | | | | ALE 30 33 27 O Output pulse for latching the low byte of address during accesses to external memory. PSEN 29 32 26 O The read strobe to external program memory, low active. /EA 31 35 29 I EA must be kept at low to enable the device to fetch program code from external glash memory. ATAL1 19 21 15 I Input to the inverting amplifier. ALE 23 17 BU Port4 is extended I/O ports such like Port1. It can be available only on 44L-PLCC and 44L-PQFP package. Port1. It can be available only on 44L-PLCC and 44L-PQFP package. Port1. It can be available only on 44L-PLCC and 44L-PQFP package. Port1. It can be available only on 44L-PLCC and 44L-PQFP package. Port1. It can be available only on 44L-PLCC and 44L-PQFP package. Port1. It can be available only on 44L-PLCC and 44L-PQFP package. Port1. It can be available only on 44L-PLCC and 44L-PQFP package. Port1. It can be available only on 44L-PLCC and 44L-PQFP package. Port2. It can be available only on 44L-PLCC and 44L-PQFP package. Port3. It can be available only on 44L-PLCC and 44L-PQFP package. Port3. It can be available only on 44L-PLCC and 44L-PQFP package. Port3. It can be available only on 44L-PLCC and 44L-PQFP package. Port3. It can be available only on 44L-PLCC and 44L-PQFP package. Port3. It can be available only on 44L-PLCC and 44L-PQFP package. Port3. It can be available only on 44L-PLCC and 44L-PQFP package. Port3. It can be available only on 44L-PLCC and 44L-PQFP package. Port3. It can be available only on 44L-PLCC and 44L-PQFP package. Port3. It can be available only on 44L-PLCC and 44L-PQFP package. Port3. It can be available only on 44L-PLCC and 44L-PQFP package. Port3. It can be available only on 44L-PLCC and 44L-PQFP package. Port3. It can be available only on 44L-PLCC and 44L-PQFP package. Port3. It can be available only on 44L-PLCC and 44L-PQFP package. Port3. It can be available only on 44L-PLCC and 44L-PQFP package. Port3. It can be available only on 44L-PQFP package. Port4. It can be available only on 44L-PQFP package. Port3. It | | | | | | P3.4 and P3.5 also act as event sources for timer0 and timer1 individually, alias T0 and T1. | | P4.0 P4.0 P4.1 P4.1 P4.2 (/INT3) P4.3 (/INT2) P4.3 (/INT2) P4.3 (/INT2) P5. Part | | | | | | P3.6 also acts as write signal while access to external memory, alias /WR. | | P4.1 | | | | | | P3.7 also acts as read signal while access to external memory, alias /RD. | | P4.2 (/INT3) P4.3 (/INT2) 12 6 RESET 9 10 4 IS A high on this pin for at least two machine cycles will reset the device. ALE 30 33 27 O Output pulse for latching the low byte of address during accesses to external memory. /PSEN 29 32 26 O The read strobe to external program memory, low active. /EA 31 35 29 I EA must be kept at low to enable the device to fetch program code from external flash memory. An internal pull-up resistance has been embedded in this pin. XTAL1 19 21 15 I Input to the inverting oscillator amplifier. VDD 40 44 38 P Power Supply | P4.0 | | 23 | 17 | BU | Port4 is extended I/O ports such like | | P4.3 (/INT2) RESET 9 10 4 IS A high on this pin for at least two machine cycles will reset the device. ALE 30 33 27 O Output pulse for latching the low byte of address during accesses to external memory. /PSEN 29 32 26 O The read strobe to external program memory, low active. /EA 31 35 29 I EA must be kept at low to enable the device to fetch program code from external flash memory. An internal pull-up resistance has been embedded in this pin. XTAL1 19 21 15 I Input to the inverting oscillator amplifier. XTAL2 18 20 14 O Output from the inverting amplifier. | P4.1 | | 34 | 28 | | Port1. It can be available only on | | RESET 9 10 4 IS A high on this pin for at least two machine cycles will reset the device. ALE 30 33 27 O Output pulse for latching the low byte of address during accesses to external memory. /PSEN 29 32 26 O The read strobe to external program memory, low active. /EA 31 35 29 I EA must be kept at low to enable the device to fetch program code from external flash memory. An internal pull-up resistance has been embedded in this pin. XTAL1 19 21 15 I Input to the inverting oscillator amplifier. XTAL2 18 20 14 O Output from the inverting amplifier. VDD 40 44 38 P Power Supply | P4.2 (/INT3) | | 1 | 39 | | 44L-PLCC and 44L-PQFP package. | | ALE 30 33 27 O Output pulse for latching the low byte of address during accesses to external memory. /PSEN 29 32 26 O The read strobe to external program memory, low active. /EA 31 35 29 I EA must be kept at low to enable the device to fetch program code from external flash memory. An internal pull-up resistance has been embedded in this pin. XTAL1 19 21 15 I Input to the inverting oscillator amplifier. XTAL2 18 20 14 O Output from the inverting amplifier. VDD 40 44 38 P Power Supply | P4.3 (/INT2) | | 12 | 6 | | | | Address during accesses to external memory. /PSEN 29 32 26 O The read strobe to external program memory, low active. /EA 31 35 29 I EA must be kept at low to enable the device to fetch program code from external flash memory. An internal pull-up resistance has been embedded in this pin. XTAL1 19 21 15 I Input to the inverting oscillator amplifier. XTAL2 18 20 14 O Output from the inverting amplifier. VDD 40 44 38 P Power Supply | RESET | 9 | 10 | 4 | IS | A high on this pin for at least two machine cycles will reset the device. | | memory, low active. /EA 31 35 29 I EA must be kept at low to enable the device to fetch program code from external flash memory. An internal pull-up resistance has been embedded in this pin. XTAL1 19 21 15 I Input to the inverting oscillator amplifier. XTAL2 18 20 14 O Output from the inverting amplifier. VDD 40 44 38 P Power Supply | ALE | 30 | 33 | 27 | 0 | Output pulse for latching the low byte of address during accesses to external memory. | | device to fetch program code from external flash memory. An internal pull-up resistance has been embedded in this pin. XTAL1 19 21 15 I Input to the inverting oscillator amplifier. XTAL2 18 20 14 O Output from the inverting amplifier. VDD 40 44 38 P Power Supply | /PSEN | 29 | 32 | 26 | 0 | The read strobe to external program memory, low active. | | xTAL1 19 21 15 I Input to the inverting oscillator amplifier. XTAL2 18 20 14 O Output from the inverting amplifier. VDD 40 44 38 P Power Supply | /EA | 31 | 35 | 29 | I | EA must be kept at low to enable the device to fetch program code from external flash memory. | | XTAL2 18 20 14 O Output from the inverting amplifier. VDD 40 44 38 P Power Supply | | | | | | An internal pull-up resistance has been embedded in this pin. | | VDD 40 44 38 P Power Supply | XTAL1 | 19 | 21 | 15 | I | Input to the inverting oscillator amplifier. | | | XTAL2 | 18 | 20 | 14 | 0 | Output from the inverting amplifier. | | VSS 20 22 16 G Ground | VDD | 40 | 44 | 38 | Р | Power Supply | | | VSS | 20 | 22 | 16 | G | Ground | ## **Pin Configuration** # **Block Diagram** # **Special Function Register** | F8 | | | | | | | | | |----|-------|-------|--------|----------|--------|------|------|-------| | F0 | В | | | | | | | | | E8 | P4 | | | | | | | | | E0 | ACC | WDTCR | IFD | IFADRH | IFADRL | IFMT | SCMD | ISPCR | | D8 | | | | | | | | | | D0 | PSW | | | | | | | | | C8 | T2CON | T2MOD | RCAP2L | RCAP2H | TL2 | TH2 | | | | C0 | XICON | | | | | | | | | В8 | IP | SADEN | | | | | | | | B0 | P3 | | | | | | | IPH | | Α8 | IE | SADDR | | | | | | | | A0 | P2 | | AUXR1 | | | | | | | 98 | SCON | SBUF | | | | | | | | 90 | P1 | | | Reserved | | | | | | 88 | TCON | TMOD | TL0 | TL1 | TH0 | TH1 | AUXR | | | 80 | P0 | SP | DPL | DPH | | | | PCON | | SYMBOL | DESCRIPTION | | - | | | | | | - | INITIAL VALUE | |--------|----------------------------------|---------|-------|------|------|-------|------|------|-------|---------------| | P0 | Port 0 | | | | | | | | | 11111111B | | SP | Stack Pointer | | | | | | | | | 00000111B | | DPL | Data Pointer Low | | | | | | | | | 0000000B | | DPH | Data Pointer High | | | | | | | | | 00000000B | | PCON | Power Control | SMOD | SMOD0 | - | POF | GF1 | GF0 | PD | IDL | 01110000B | | TCON | Timer Control | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | 00000000B | | TMOD | Timer Mode | GATE | C//T | M1 | MO | GATE | C//T | M1 | M0 | 00000000B | | TL0 | Timer Low 0 | | | | | | | | | 0000000B | | TL1 | Timer Low 1 | | | | | | | | | 00000000B | | TH0 | Timer High 0 | | | | | | | | | 00000000B | | TH1 | Timer High 1 | | | | | | | | | 00000000B | | AUXR | Auxiliary | | | | | | | ERAM | AO | xxxxx00B | | P1 | Port 1 | | | | | | | T2EX | T2 | 11111111B | | SCON | Serial Control | SM0 /FE | M1 | SM2 | REN | TB8 | RB8 | TI | RI | 00000000B | | SBUF | Serial Buffer | | | | | | | | | xxxxxxxxB | | P2 | Port 2 | | | | | | | | | 11111111B | | AUXR1 | Auxiliary 1 | | | | | GF2 | | | DPS | xxxx0xx0B | | IE | Interrupt Enable | EA | | ET2 | ES | ET1 | EX1 | ET0 | EX0 | 0000000B | | SADDR | Slave Address | | | | | | | | | 0000000B | | P3 | Port 3 | RD | WR | T1 | T0 | INT1 | INT0 | TXD | RXD | 11111111B | | IPH | Interrupt Priority High | PX3H | PX2H | PT2H | PSH | PT1H | PX1H | PT0H | PX0H | x0000000B | | IP | Interrupt Priority Low | | | PT2 | PS | PT1 | PX1 | PT0 | PX0 | x0000000B | | SADEN | Slave Address Mask | | | | | | | | | 0000000B | | XICON | External Interrupt Control | PX3 | EX3 | IE3 | IT3 | PX2 | EX2 | IE2 | IT2 | | | T2CON | Timer 2 Control | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/T2 | CP/RL | 0000000B | | T2MOD | Timer2 mode | | | | | | | T2OE | DCEN | xxxxxx00B | | RCAP2L | Timer2 Capture Low | | | | | | | | | 0000000B | | RCAP2H | Timer2 Capture High | | | | | | | | | 00000000B | | TL2 | Timer Low 2 | | | | | | | | | 0000000B | | TH2 | Timer High 2 | | | | | | | | | 0000000B | | PSW | Program Status Word | CY | AC | F0 | RS1 | RS0 | OV | - | Р | 0000000B | | ACC | Accumulator | | | | | | | | | 0000000B | | WDTCR | Watch-dog-timer Control register | - | - | ENW | CLW | WIDL | PS2 | PS1 | PS0 | xx000000B | | IFD | ISP Flash data | | | | | | | | | 11111111B | | IFADRH | ISP Flash Address High | | | | | | | | | 0000000B | | IFADRL | ISP Flash Address Low | | | | | | | | | 0000000B | | IFMT | ISP Mode Table | - | - | - | - | - | MS2 | MS1 | MS0 | xxxxx000B | | SCMD | ISP Serial Command | | | | | | | | | xxxxxxxxB | | ISPCR | ISP Control Register | ISPEN | BS | SRST | - | - | ICK2 | ICK1 | ICK0 | 000xx000B | | P4 | Port 4 | - | - | - | - | EBH | EAH | E9H | E8H | xxxx1111B | | В | B Register | | | | | | | | | 00000000B | ## **Memory** ## **Organization** Address Space for MPC89E58A RAM Address Space for MPC89E58A embedded Flash memory | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 | |-------|-------|--------|-----------------|--------|-------|-------|-------| | | | ISPAS1 | ISPAS0 | - | MOVCL | SB | LOCK | | | | Non- | volatile regist | er OR0 | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|---|-------|---|---|------|------| | FZWDTCR | | | OSCDN | | | HWBS | EN6T | Non-volatile register OR1 ## **Nonvolatile Registers:** There are two Nonvolatile Registers named **OR0** and **OR1** individually. They are designed to configure the MPC89E58A options. Generally these two nonvolatile registers will be written via a popular NVM writer, say Hi-Lo System All-11, Leaper-48 and Megawin-Provided MCU writer. Furthermore, the user can change the NVM register **OR1** by his ISP program in a manner as same as he does in writing the *data flash*, but **OR0** can be written only via an off-line popular NVM writer. #### NVM register: OR0 (Option Register 0): | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 | |-------|-------|--------|--------|-------|-------|-------|-------| | - | - | ISPAS1 | ISPAS0 | - | MOVCL | SB | LOCK | {ISPAS1, ISPAS0}: Used to identify the start address for ISP program $\{0, 0\}$ : = The ISP space is from 0xEC00 to 0xFBFF (4K size). $\{0, 1\}$ : = The ISP space is from 0xF400 to 0xFBFF (2K size). $\{1, 0\}$ : = The ISP space is from 0xF800 to 0xFBFF (1K size) $\{1, 1\}$ : = No ISP space. These two bits decide where the ISP program locates, and how the ISP program and the *data flash* shares the 31K embedded flash. MOVCL: Used to decide if MOVC instruction will be disabled. 0 := MOVC is conditionally disabled. 1 := MOVC is always available. SB: Used to decide if the program code will be scrambled while it is dumped. 0 := Code dump from Writer is scrambled. 1 := Code dump from Writer is transparent. LOCK: Used to decide if the program code will be locked against the popular writer. 0 := lock code. 1 := does not lock code If the code is locked, all the data dumped from a popular will always show FFh. The default value of the **OR0** is *FF*h. #### NVM register: OR1 (Option Register 1): | FZWDTCR | | | OSCDN | | | HWBS | EN6T | | |---------|-------|-------|-------|-------|-------|-------|-------|--| | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 | | **FZWDTCR**: Used to freeze the WDT-controlling register. - 0 := Configure the SFR **WDTCR** to be reset only via power-up action, while not software style reset or reset from the Watch Dog Timer. - 1 := (default) Permit all the reset events from power-up, software style and the Watch Dog Timer could reset the SFR WDTCR. **OSCDN**: Used to adjust the behavior of crystal oscillator. - 0 := The DC gain of crystal oscillator amplifier is doubled but bandwidth is reduced. It will bring help to EMI reducing and improve the power consumption. Dealing with application does not need high frequency clock (under 20MHz). It is recommended to do so. - 1 := The gain of crystal oscillator is enough for oscillator to start oscillating up to 48MHz. **HWBS**: Used to configure the MPC89E58A boot from ISP program or normal application program after the power-on sequence. 0 := The MPC89E58A will boot from ISP start address after power-on. 1 := No operation. The MPC89E58A will boot from normal application program. **EN6T**: Used to configure the MPC89E58A run in 6T 12T mode or 6T mode. 0 := The MPC89E58A will run in 6T mode 1 := The MPC89E58A will run in 12T mode The default value of the **OR1** is *FF*h. #### RAM There are 1280 bytes RAM built in MPC89E58A. The user can visit the leading 128-byte RAM via direct addressing instructions, we name those RAM as *direct RAM* that occupies address space 00h to 7Fh. Followed 128-byte RAM can be visited via indirect addressing instructions, we name those RAM as *indirect RAM* that occupied address space 80h to *FP*h. The other 1024-byte RAM is named expanded RAM that still occupied address space 0000h to 03FFh. An user can access it via general register **R***i*, or via data pointers **DPTR** associated with *MOVX* instructions, say <u>MOVX</u> A, <u>@R1</u> or <u>MOVX</u> A, <u>@DPTR</u>. To reserve the natural character of instruction *MOVX* that is designed to access external memory, the user can set the bit **ERAM** in SFR **AUXR** as 1, so to hide the *expanded RAM* and visit the external memory. #### **Embedded Flash** There is totally 63K byte flash embedded in the MPC89E58A. The leading 32K byte flash memory is designed for storage of the user program, followed 31K byte flash memory is shared with nonvolatile *data flash* and ISP program. While the program counter of MPC89E58A is spanning over 7FFFh, the device will fetch its program code from the external memory at once ignoring the **/EA** pin status. In that case, it will never fetch the program code from the following embedded flash. The user can develop his ISP program and put it into the embedded flash that addressed from EC00h, F400h, or F800h by configuring **OR0** [5:4]. Excluding the ISP program, the remained flash can be taken as *data flash* which can be read, even written by the application program or the ISP program from the user. # Functional Description TIMERS/COUNTERS MPC89E58A has three 16-bit timers, and they are named **T0**, **T1** and **T2**. Each of them can also be used as a general event counter, which counts the transition from 1 to 0. While **T0/T1/T2** is used as "timer" function, the time unit that used to trig the timer is *machine cycle*. A machine cycle equals 12 or 6 oscillator periods, and it depends on 12T mode or 6T mode that the user configured this device. While **T0/T1/T2** is used as "1-0 event counter" function, the counting event is the "high-to-low transition" of primitive pin **T0/T1/T2**. In this mode, the device periodically samples the status of pin **T0/T1/T2** once for each machine cycle. Whenever the sampled result turns from 1 to 0, the device will count once the counter. Be carefully, the kind of implementation for the counter requires that the high-duty or low-duty from pin **T0/T1/T2** must be not too short compared to a machine cycle. There are two SFR designed to configure timers **T0** and **T1**. They are **TMOD**, **TCON**. There are extra two SFR designed to configure timer **T2**. They are **T2MOD**, **T2CON**. SFR: TMOD | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 | | |-------|-----------|----------|-------------------|------------------|-------|-------|-------|--| | | (for time | er1 use) | | (for timer0 use) | | | | | | GATE | C//T | М1 | 1 M0 GATE C//T M1 | | | | | | **GATE**: Gating control when set. If GATE=1, Timer/Counter *x* is enabled only while "/INT*x*" pin is high and "TR*x*" control bit is set. When cleared Timer *x* is enabled whenever "TR*x*" control bit is set. **C//T**: Timer or Counter function selector. *0*: =timer, *1*: =counter {M1, M0}: mode select {0, 0}: = 13-bit timer/counter for Timer0 and Timer1 {0, 1}: = 16-bit timer/counter for Timer0 and Timer1 {1, 0}: = 8-bit timer/counter with automatic reload for Timer0 and Timer1 {1, 1}: = for Timer0: = TL0 is 8-bit timer/counter, TH0 is locked into 8-bit timer : = for Timer1 := Timer/Counter1 Stopped #### SFR: TCON | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 | |-------|-------|-------|-------|-------|-------|-------|-------| | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | - **TF1**: = Timer1 overflow flag. Set by hardware on Timer/Counter overflow. Cleared by hardware when the processor vectors to the interrupt routine, or clearing the bit in software. - TR1: = Timer1 run control bit. Set/Cleared by software. - **TF0**: = Timer0 overflow flag. Set by hardware on Timer/Counter overflow. Cleared by hardware when the processor vectors to the interrupt routine, or clearing the bit in software. - TR0: = Timer1 run control bit. Set/Cleared by software. - **IE1**: = Interrupt 1 Edge flag. Set by hardware when external interrupt edge detected. Cleared when interrupt processed. - IT1: = Interrupt 1 type control bit. Set/Cleared by software to specified falling edge/low level triggered interrupt. - **IEO**: = Interrupt 0 Edge flag. Set by hardware when external interrupt edge detected. Cleared when interrupt processed. - IT0: = Interrupt 0 type control bit. Set/Cleared by software to specified falling edge/low level triggered interrupt. #### SFR: T2MOD | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 | |-------|-------|-------|-------|-------|-------|-------|-------| | | | | | | | T2OE | DCEN | **T20E**: Timer 2 Output Enable bit. It enables Timer2 overflow rate to toggle P1.0. DCEN: Down Count Enable bit. When set, this allows Timer2 to be configured as a down counter. #### SFR: T2CON | Е | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 | |---|-------|-------|-------|-------|-------|-------|-------|--------| | | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C//T2 | CP/RL2 | - **TF2**: Timer2 overflow flag. It will be set by a Timer2 overflow and must be cleared by software. TF2 will not be set when either **TCLK** or **RCLK** =1. - **EXF2**: Timer2 external flag. It will be set when either a capture or reload is caused by a negative transition on pin **T2EX** and **EXEN2**=1. When Timer2 interrupt is enabled, **EXF2**=1 will cause the CPU to vector to he timer2 interrupt routine. **EXF2** must be cleared by software. **EXF2** does not cause an interrupt in Auto-Reload Up-Down mode (**ARUD**). - **RCLK**: When set causes the serial port to use Timer2 overflow pulse for its receive clock in mode and mode 3. RCLK=0 causes Timer1 overflow pulse to be used. - TCLK: When set causes the serial port to use Timer2 overflow pulse for its transmit clock in mode 1 and mode 3. RCLK=0 causes Timer1 overflow pulse to be used. - **EXEN2**: Timer-2 external enable flag. When set, allows a capture or reload to occur. As a result of a negative transition on **T2EX** if Timer2 is not being used to clock the serial port. **EXEN2**=0 causes Timer2 to ignore events at **T2EX**. - TR2: Start/Stop control for Timer2. **C/T2**: Timer or counter select. 0 is for timer and 1 is for external event counter. CP/RL2: Capture/Reload flag. When set, captures will occurs on a negative transition at T2EX if EXEN2=1. When cleared, auto-reloads will occur either with Timer2 overflows or a negative transition at T2EX when EXEN2=1. When wither TCLK or RCLK is 1, this bit is ignored and the timer is forced to auto-reload on Timer2 overflow. #### TIMER0 (T0) AND TIMER1 (T2) #### Mode 0 The timer register is configured as a 13-bit register. As the count rolls over from all 1s to all 0s, it sets the timer interrupt flag **TFx**. The counted input is enabled to the timer when **TRx** = 1 and either GATE=0 or INTx = 1. Mode 0 operation is the same for Timer0 and Timer1. #### Mode 1 Mode1 is the same as Mode0, except that the timer register is being run with all 16 bits. #### Mode 2 Mode 2 configures the timer register as an 8-bit counter (TLx) with automatic reload. Overflow from TLx does not only set TFx, but also reloads TLx with the content of THx, which is determined by user's program. The reload leaves THx unchanged. Mode 2 operation is the same for Timer0 and Timer1. #### Mode 3 Timer1 in Mode3 simply holds its count, the effect is the same as setting TR1 = 1. Timer0 in Mode 3 enables TL0 and TH0 as two separate 8-bit counters. TL0 uses the Timer0 control bits such like C/T, GATE, TR0, INT0 and TF0. TH0 is locked into a timer function (can not be external event counter) and take over the use of TR1, TF1 from Timer1. TH0 now controls the Timer1 interrupt. #### TIMER2 Timer2 is a 16-bit timer/counter which can operate as either an event timer or an event counter as selected by **C//T2** in the special function register **T2CON**. Timer2 has four operation modes: Capture Mode (CP), Auto-Reload Up/Down Mode (ARUD), Auto-Reload Up-Only mode (ARUO) and Baud-Rate Generator Mode (BRG). | LogicalOR<br>(RCLK, TCLK) | CP/RL2 | TR2 | DCEN | Mode | |---------------------------|--------|-----|------|----------------------| | Х | Х | 0 | х | OFF | | 1 | Х | 1 | 0 | Baud-Rate Generation | | 0 | 1 | 1 | 0 | Capture | | 0 | 0 | 1 | 0 | Auto-Reload Up-only | | 0 | 0 | 1 | 1 | Auto-Reload Up/Down | Timer2 Mode Table Timer2 is also can be configured as a periodical signal generator. The MPC89E58A is able to generate a programmable clock output on P1.0. When T2OE bit is set and C//T2 bit is cleared, Timer2 overflow pulse will generate a 50% duty clock and output that to P1.0. The frequency of clock-out is calculated according to the following formula. In the clock-out mode, Timer2 rollovers will not generate an interrupt. ### Capture Mode (CP) In the Capture mode, Timer2 is incremented by either OSC/12 or external pin (T2) 1-to-0 transition. TR2 controls the event to timer2 and a 1-to-0 transition on T2EX pin will trigger RCAP2H and RCAP2L registers to capture the Timer2 contents onto them if EXEN2 is set. An overflow in Timer2 set TF2 flag and a 1-to-0 transition in T2EX pin sets EXF2 flag if EXEN2=1. TF2 and EXF2 is ORed to request the interrupt service. #### Auto-Reload Up-Only Mode (ARUO) In ARUO mode, Timer2 can be configured to count up with a software-defined value to be reloaded. When reset is applied to the DCEN =0 and CP/RL2=0, Timer2 is at ARUO mode. An overflow on Timer2 or 1-to-0 transition on T2EX pin will load RCAP2H and RCAP2L contents onto Timer2, also set TF2 and EXF2, respectively. #### Auto-Reload Up-Down Mode (ARUD) In ARUD mode, Timer2 can be configured to count up or down. When DCEN =1 and CP/RL2=0, Timer2 is at ARUD mode. The counting direction is determined by T2EX pin. If T2EX=1, counting up, otherwise counting down. An overflow on Timer2 will set TF2 and toggle EXF2. EXF2 cannot generate interrupt request in this mode. If the counting direction is DOWN, the overflow loads 0xFFFF onto Timer2 and loads RCAP2H, RCAP2L contents onto Timer2 if counting direction is UP. #### **Baud-Rate Generator Mode (BRG)** Timer2 can be configured to generate various baud-rate. Bit TCLK and/or RCLK in T2CON allow the serial port transmit and receive baud rates to be derived from either Timer1 or Timer2. When TCLK=0, Timer1 is used as the serial port transmit baud rate generator. When TCLK=1, Timer2 is used as the serial port transmit baud rate generator. RCLK has the same effect for the serial port baud rate. With these two bits, the serial port can have different receive and transmit baud rates – one generated from Timer1 and the other from Timer2. In BRG mode, Timers is operated very like auto-reload up-only mode except that the T2EX pin cannot control reload. An overflow on Timer2 will load RCAP2H, RCAP2L contents onto Timer2, but TF2 will not be set. A 1-to-0 transition on P2EX pin can set EXF2 to request interrupt service if EXEN2=1. The baud rate in UART Mode1 and Mode3 are determined by Timer2's overflow rate given below: [32 x [65536 – (RCAP2H, RCAP2L)]] ## Interrupt There are eight interrupt sources available in MPC89E58A. Each interrupt source can be individually enabled or disabled by setting or clearing a bit in the SFR named **IE**. This register also contains a global disable bit (**EA**), which can be cleared to disable all interrupts at once. Each interrupt source has two corresponding bits to represent its priority. One is located in SFR named **IPH** and the other in **IP/XICON** register. Higher-priority interrupt will be not interrupted by lower-priority interrupt request. If two interrupt requests of different priority levels are received simultaneously, the request of higher priority is serviced. If interrupt requests of the same priority level are received simultaneously, an internal polling sequence determine which request is serviced. The following table shows the internal polling sequence in the same priority level and the interrupt vector address. | Source | Vector address | Priority within level | |----------------------|----------------|-----------------------| | External interrupt 0 | 03H | 1 (highest) | | Timer 0 | 0BH | 2 | | External interrupt 1 | 13H | 3 | | Timer1 | 1BH | 4 | | Serial Port | 23H | 5 | | Timer2 | 2BH | 6 | | External interrupt 2 | 33H | 7 | | External interrupt 3 | 3ВН | 8 | The external interrupt /INT0, /INT1, /INT2 and /INT3 can each be either level-activated or transition-activated, depending on bits **IT0** and **IT1** in SFR **TCON**, **IT2** and **IT3** and **XICON**. The flags that actually generate these interrupts are bits **IE0** and **IE1** in **TCON**, **IE2** and **IE3** in **XICON**. When an external interrupt is generated, the flag that generated it is cleared by the hardware when the service routine is vectored to *only if the interrupt was transition –activated*, then the external requesting source is what controls the request flag, rather than the on-chip hardware. The Timer0 and Timer1 interrupts are generated by **TF0** and **TF1**, which are set by a rollover in their respective Timer/Counter registers in most cases. When a timer interrupt is generated, the flag that generated it is cleared by the on-chip hardware when the service routine is vectored to. The serial port interrupt is generated by the logical *OR* of **RI** and **TI**. Neither of these flags is cleared by hardware when the service routine is vectored to. The service routine should poll **RI** and **TI** to determine which one to request service and it will be cleared by software. The timer2 interrupt is generated by the logical *OR* of **TF2** and **EXF2**. Just the same as serial port, neither of these flags is cleared by hardware when the service routine is vectored to. All of the bits that generate interrupts can be set or cleared by software, with the same result as though it had been set or cleared by hardware. In other words, interrupts can be generated or pending interrupts can be canceled in software. The following content describes several SFR related to interrupt mechanism. #### SFR: IE (Interrupt Enabling): | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 | |-------|-------|-------|-------|-------|-------|-------|-------| | EA | | ET2 | ES | ET1 | EX1 | ET0 | EX0 | **EA**: Global disables all interrupts when cleared. ET2: When set, enables Timer2 interrupt. **ES**: When set, enables the serial port interrupt. ET1: When set, enables Timer1 interrupt. **EX1**: When set, enables external interrupt 1. **ET0**: When set, enables Timer 0 interrupt. **EX0**: When set, enables external interrupt 0. #### SFR: IP (Interrupt Priority Low): | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 | |-------|-------|-------|-------|-------|-------|-------|-------| | - | - | PT2 | PS | PT1 | PX1 | PT0 | PX0 | PT2: If set, Set priority for timer2 interrupt higher PS: If set, Set priority for serial port interrupt higher PT1: If set, Set priority for timer1 interrupt higher **PX1**: If set, Set priority for external interrupt 1 higher PT0: If set, Set priority for timer0 interrupt higher PX0: If set, Set priority for external interrupt 0 higher #### SFR: IPH (Interrupt Priority High): | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 | |-------|-------|-------|-------|-------|-------|-------|-------| | РХЗН | PX2H | PT2H | PSH | PT1H | PX1H | РТ0Н | РХ0Н | PX3H: If set, Set priority for external interrupt 3 highest **PX2H**: If set, Set priority for external interrupt 2 highest PT2H: If set, Set priority for timer2 interrupt highest PSH: If set, Set priority for serial port interrupt highest PT1H: If set, Set priority for timer1 interrupt highest PX1H: If set, Set priority for external interrupt 1 highest PT0H: If set, Set priority for timer0 interrupt highest **PX0H**: If set, Set priority for external interrupt 0 highest IP (or XICON) and IPH are combined to form 4-level priority interrupt as the following table. | {IPH.x , IP.x} | Priority<br>Level | |----------------|-------------------| | 11 | 1 (highest) | | 10 | 2 | | 01 | 3 | | 00 | 4 | #### SFR: XICON (External Interrupt Control): | I | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 | |---|-------|-------|-------|-------|-------|-------|-------|-------| | | PX3 | EX3 | IE3 | IT3 | PX2 | EX2 | IE2 | IT2 | PX3: If set, Set priority for external interrupt 3 higher EX3: If set, Enables external interrupt 3. **IE3**: Interrupt 3 Edge flag. Sets by hardware when external interrupt edge detected. Cleared when interrupt processed. IT3: Interrupt 3 type control bit. Set/Cleared by software to specified falling edge/low level triggered interrupt. PX2: If set, Set priority for external interrupt 3 higher **EX2**: If set, enables external interrupt 2. **IE2**: Interrupt 2 Edge flag. Sets by hardware when external interrupt edge detected. Cleared when interrupt processed. IT2: Interrupt 2 types control bit. Set/Cleared by software to specify falling edge/low level triggered interrupt. ## **Watchdog Timer** SFR: WDTCR (Watchdog Timer Control): | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 | |-------|-------|-------|-------|-------|-------|-------|-------| | - | - | ENW | CLRW | WIDL | PS2 | PS1 | PS0 | **ENW**: Enable WDT while it is set. ENW cannot be cleared by firmware. 1: = enable watchdog timer, 0: = does not use watchdog timer CLRW: Clear WDT to recount while it is set. Hardware will automatically clear this bit. **WIDL**: Set this bit to disable WDT generating reset even though the $\mu$ C is in idle mode. **{PS2, PS1, PS0}**: select the pre-scalar output. $\{0, 0, 0\}$ : = set the pre-scaling value 2 $\{0, 0, 1\}$ : = set the pre-scaling value 4 $\{0, 1, 0\}$ : = set the pre-scaling value 8 $\{0, 1, 1\}$ : = set the pre-scaling value 16 $\{1, 0, 0\}$ : = set the pre-scaling value 32 $\{1, 0, 1\}$ : = set the pre-scaling value 64 $\{1, 1, 0\}$ : = set the pre-scaling value 128 $\{1, 1, 1\}$ : = set the pre-scaling value 256 ## **Serial IO Port (UART)** The serial port of MPC89E58A is duplex. It can transmit and receive simultaneously. The receiving and transmitting of the serial port share the same SFR **SBUF**, but actually there are two SBUF registers implemented in the chip, one is for transmitting and the other is for receiving. The serial port can be operated in 4 different modes. #### Mode 0 Generally, this mode purely is used to extend the I/O features of this device. Operating under this mode, the device receives the serial data or transmits the serial data via pin RXD, while there is a clock stream shifted via pin TXD which makes convenient for external synchronization. An 8-bit data is serially transmitted/received with LSB first. The baud rate is fixed at 1/12 the oscillator frequency. #### Mode1 A 10-bits data is serially transmitted through TXD or received through RXD. The frame data includes a start bit (0), 8 data bits and a stop bit (1). After finishing a receiving, the device will keep the stop bit in **RB8** which from SRF **SCON**. Baud Rate (for Mode 1) $$\frac{2 \text{ SMOD}}{32} \quad X \quad \text{(Timer-1 overflow rate)}$$ or = $$\frac{\text{(Timer-2 overflow rate)}}{16}$$ #### Mode2 An 11-bit data is serially transmitted through **TXD** or received through **RXD**. The frame data includes a start bit (0), 8 data bits, a programmable 9th bit and a stop bit (1). On transmit, the 9th data bit comes from **TB8** in SFR **SCON**. On receive, the 9th data bit goes into **RB8** in **SCON**. The baud rate is programmable, and permitted to be set either 1/32 or 1/64 the oscillator frequency. Baud Rate (for Mode 2) = $$\frac{2^{\text{SMOD}}}{64}$$ X Fosc #### Mode3 Mode 3 is the same as mode 2 except the baud rate is variable. Baud Rate (for Mode 3) $$\frac{2^{\text{SMOD}}}{32} \quad X \quad \text{(Timer-1 overflow rate)}$$ or = $$\frac{\text{(Timer-2 overflow rate)}}{16}$$ In all four modes, transmission is initiated by any instruction that uses SBUF as a destination register. Reception is initiated in mode 0 by the condition $\mathbf{RI} = 0$ and $\mathbf{REN} = 1$ . Reception is initiated in the other modes by the incoming start bit with 1-to-0 transition if $\mathbf{REN} = 1$ . There are several SFR related to serial port configuration described as following. SFR: SCON (Serial Port Control): | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 | |-------|-------|-------|-------|-------|-------|-------|-------| | SM0/F | E SM1 | SM2 | REN | TB8 | RB8 | TI | RI | **FE**: Frame Error bit. This bit is set by the receiver when an invalid stop bit is detected. The FE bit is not cleared by valid frames, but should be cleared by software. The **SMOD0 (PCON.6)** bit must be set to enable access to the FE bit. { SM0, SM1 }: Used to set operating mode of the serial port. It is enabled to access by clearing SMOD0. - $\{0,0\}$ := set the serial port operate under Mode 0 - { 0, 1 } := set the serial port operate under Mode 1 - $\{1, 0\}$ := set the serial port operate under Mode 2 - $\{1, 1\}$ := set the serial port operate under Mode 3 SM2: Enable the automatic address recognition feature in mode 2 and 3. If SM2=1, RI will not be set unless the received 9th data bit is 1, indicating an address, and the received byte is a Given or Broadcast address. In mode1, if SM2=1 then RI will not be set unless a valid stop Bit was received, and the received byte is a Given or Broadcast address. **REN**: Enable the serial port reception. 1 := enable 0 := disable TB8: The 9th data bit, which will be transmitted in Mode 2 and Mode 3. RB8: In mode 2 and 3, the received 9th data bit will go into this bit. TI: Transmit interrupt flag. After a transmit has been finished, the hardware will set this bit. RI: Receive interrupt flag. After reception has been finished, the hardware will set this bit. #### SFR: SBUF (Serial port Buffer register): | Bit-7 Bit-6 Bit-5 Bit-4 Bit-3 Bit-2 Bit-1 Bit-0 | | | | | | | | | | |-------------------------------------------------|--|------------|-------------|--------------|-----------|--|--|--|--| | | | (data to k | e transmitt | ed or receiv | ved data) | | | | | #### **Automatic Address Recognition** There is an extra feature makes the device convenient to act as a master, which communicates to multiple slaves simultaneously. It is really *Automatic Address Recognition*. There are two SFR **SADDR** and **SADEN** implemented in the device. The user can read or write both of them. Finally, the hardware will make use of these two SFR to "generate" a "compared byte". The formula specifies as following. Bit[ i ] of Compared Byte = (SADEN[ i ] == 1 )? SADDR[ i ] : $$x$$ For example: Set **SADDR** = 11000000b Set **SADEN** = 11111101b ⇒ The achieved "Compared Byte" will be "110000x0" (x means don't care) For another example: Set **SADDR** = 11100000b Set **SADEN** = 11111010b ⇒ The achieved "Compared Byte" will be "11100x0x" After the generic "Compared Byte" has been worked out, the MPC89E58A will make use of this byte to determine how to set the bit **RI** in SFR **SCON**. Normally, an UART will set bit **RI** whenever it has done a byte reception; but for the UART in the MPC89E58A, if the bit **SM2** is set, it will set **RI** according to the following formula. In other words, not all data reception will respond to RI, while specific data does. By setting the SADDR and the SADEN, the user can filter out those data byte that he doesn't like to care. This feature brings great help to reduce software overhead. The above feature adapts to the serial port when operated in Mode1, Mode2, and Mode3. Dealing with Mode 0, the user can ignore it. #### Frame Error Detection A missing bit in stop bit will set the FE bit in the SCON register. The FE bit shares the SCON bit 7 with SMO and its actual function for SCON.7 is determined by SMOD0 (PCON.6). If SMOD0 is set, SCON.7 functions as FE, otherwise functions as SMO. When used as FE bit, it can only be cleared by software. #### Reset The RESET pin is used to reset this device. It is connected into the device to a Schmitt Trigger buffer, so to get excellent noise immunity. Any positive pulse from RESET pin must be kept at least two-machine cycle, or the device cannot be reset. ## **Power Saving Mode and POF** There are two power saving modes, which are selectable to drive the MPC89E58A enter power-saving mode. #### 1. IDLE mode The user can set the bit **PCON.0**, so to drive this chip enter IDLE mode. In the IDLE mode, the internal clock is gated off to the CPU, but not to the interrupt, timer and serial port functions. There are two ways to terminate the idle. Activation of any enabled interrupt will cause **PCON.0** to be cleared by hardware, terminating the idle mode. The interrupt will be serviced, and following RETI, the next instruction to be executed will be the one following the instruction that put the device into idle. Another way to wake-up from idle is to pull **RESET** pin high to generate internal hardware reset. #### 2. POWER-DOWN mode The user can set the bit **PCON.1**, so to drive this chip enter *POWER-DOWN* mode. In the *POWER-DOWN* mode, the on-chip oscillator is stopped. The contents of on-chip RAM and SFRs are maintained. The only way to wake-up from power-down mode is hardware reset. Be carefully to keep **RESET** pin active for at least 10ms in order for a stable clock while to wakeup this chip from *POWER-DOWN* mode. The power-down mode can be woken-up by either hardware reset or /INT0, /INT1, /INT2 and /INT3 external interrupts. When it is woken-up by RESET pin, the program will execute from the address 0x0000, and be carefully to keep RESET pin active for at least 10ms in order to get a stable clock while to wakeup this chip from POWER-DOWN mode. If it is woken-up from I/O, the program will jump to related interrupt service routine. To use I/O wake-up, interrupt-related registers have to be programmed accurately before power-down is entered. Pay attention to add at least one "NOP" instruction subsequent to the power-down instruction if I/O waken-up is used. | Mode | Program Memory | ALE | PSEN | Port0 | Port1 | Port2 | Port3 | |------------|----------------|-----|------|-------|-------|---------|-------| | Idle | Internal | 1 | 1 | Data | Data | Data | Data | | Idle | External | 1 | 1 | Float | Data | Address | Data | | Power-Down | Internal | 0 | 0 | Data | Data | Data | Data | | Power-Down | External | 0 | 0 | Float | Data | Data | Data | Pin Status in IDLE Mode and POWER-DOWN Mode #### 3. POWER-ON FLAG (POF) The register bit in PCON.4 is set only by power-on action. System RESET from watch-dog-timer, software RESET and RESET pin can not set this bit. It can be cleared by firmware. ## In System Programming (ISP) To develop a good program for ISP function, the user has to understand the architecture of the embedded flash. The embedded flash consists of 30 pages. Each page contains 512 bytes. Dealing with flash, the user must erase it in page unit before writing (programming) data into it. Erasing flash means setting the content of that flash as *FF*h. Two erase modes are available in this chip. One is *mass mode* and the other is *page mode*. The *mass mode* gets more performance, but it erases the entire flash. The page mode is something performance less, but it is flexible since it erases flash in page unit. Unlike RAM's real-time operation, to erase flash or to write (program) flash often takes long time so to wait finish. Furthermore, it is a quite complex timing procedure to erase/program flash. Fortunately, the MPC89E58A carried with convenient mechanism to help the user read/change the flash content. Just filling the target address and data into several SFR, and triggering the built-in ISP automation, the user can easily erase, read, and program the embedded flash and option registers **OR1**. There are several SFR designed to help the user implement the ISP functionality. SFR: IFD (ISP Flash Data register): | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 | | | | |-------|---------------------------------------------------------|-------|-------|-------|-------|-------|-------|--|--|--| | | (Data to be written into flash, or data got from flash) | | | | | | | | | | IFD is the data port register for ISP operation. The data in IFD will be written into the desired address in operating ISP write and it is the data window of readout in operating ISP read. SFR: IFADRH (ISP Flash Address High): | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 | |-------|-------|--------------|------------|-------------|------------|-------|-------| | | (Hiç | h byte of tl | ne address | pointing to | flash memo | ory) | | IFADRH is the high-byte address port for all ISP modes. SFR: IFADRL (ISP Flash Address Low): | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 | |-------|-------|--------------|------------|-------------|------------|-------|-------| | | (Lo | w byte of th | ne address | pointing to | flash memo | ory) | | IFADRL is the low-byte address port for all ISP modes. SFR: IFMT (ISP Flash Mode Table): | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 | |-------|-------|----------|-------|-------|-------|---------------|-------| | | | reserved | | | M | ode Selection | on | | Mode | Selec | tion | To Operate | |------|-------|------|-------------------------------------| | 0 | 0 | 0 | Standby | | 0 | 0 | 1 | AP-memory read | | 0 | 1 | 0 | AP-memory/Data-flash program | | 0 | 1 | 1 | AP-memory/Data-flash page erase | | 1 | 1 | 1 | OR1 memory erase (IFADRL[0]=1). | | 1 | 0 | 1 | OR1 memory read (IFADRL[0] =1) | | 1 | 1 | 0 | OR1 memory program ( IFADRL[0] = 1) | Note: OR0 cannot be changed by ISP operation. It can be accessed only by Writer. Only OR1 can be changed by ISP program. #### SFR: SCMD (Sequential Command Data register for ISP): | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 | | | | | |-------|-------------------------|-------|-------|-------|-------|-------|-------|--|--|--|--| | | ISP-Command (Device ID) | | | | | | | | | | | **SCMD** is the command port for triggering ISP activity. If SCMD is filled with sequential 46h, B9h and if ISPCR.7 = 1, ISP activity will be triggered. When this register is read, the device ID of MPC89E58A will be returned (2 bytes). The MSB byte of DID is *F1*h and LSB byte *08*h. IFADRL[0] is used to select HIGH/LOW byte of DID. #### SFR: ISPCR (ISP Control register): | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 | | |-------|--------|-------|-------|-------|-------|-------|-------|--| | ISPE | N SWBS | SWRST | - | - | WAIT | | | | ISPEN: ISP function enabling bit 0: = Disable ISP program to change flash 1: = Enable ISP program to change flash SWBS: Secondary Booting program selecting 0: = Boot from main-memory. 1: = Boot from ISP memory. SWRST: software reset trigger 0: = No operation 1: = Generate software system reset. It will be cleared by hardware automatically. Notice: Software reset actions could reset other SFR, but it never influences bits ISPEN and SWBS. The ISPEN and SWBS only will be reset by power-up action, while not software reset. WAIT: Waiting time selection while the flash is busy. | | | CPU Wait tim | e (Machin | e Cycle) | |------------|------------|--------------|-----------|-----------------------------| | ISPCR[2:0] | Page Erase | Program | Read | Recommended<br>System clock | | 000 | 43769 | 240 | 43 | 40M | | 001 | 21885 | 120 | 22 | 20M | | 010 | 10942 | 60 | 11 | 10M | | 011 | 5471 | 30 | 6 | 5M | #### **Procedures demonstrating ISP function** $\begin{array}{ll} \textbf{IFMT} \leftarrow \textit{xxxxx} \texttt{011}_b & \textit{/*} \text{ choice page-erasing command */} \\ \textbf{ISPCR} \leftarrow \texttt{100xx} \texttt{010}_b & \textit{/*} \text{ set ISPEN=1 to enable flash change.} \\ \textbf{set WAIT=010, 10942 MC; assumed 10M X's*/} \\ \textbf{IFADRH} \leftarrow \textit{(page address high byte)} \\ \textbf{SCMD} \leftarrow \textit{46}h & \textit{/*} \text{ trig ISP activity */} \\ \textbf{SCMD} \leftarrow \textit{B9}h \\ (\text{CPU progressing will be hold here }) \\ (\text{CPU continues}) & \text{(CPU continues)} \\ \end{array}$ Erase a specific flash page ``` \begin{tabular}{ll} \textbf{IFMT} &\leftarrow xxxxxx010_b & /* choice byte-programming command */\\ \textbf{ISPCR} &\leftarrow 100xx010_b & /* set ISPEN=1 to enable flash change.\\ set WAIT=010, 60 MC; assumed 10M X's*/\\ \textbf{IFADRL} &\leftarrow (Address \ low \ byte)\\ \textbf{IFD} &\leftarrow (byte \ date \ to \ be \ written \ into \ flash)\\ \textbf{SCMD} &\leftarrow 46h\\ \textbf{SCMD} &\leftarrow B9h\\ (CPU \ progressing \ will \ be \ hold \ here)\\ (CPU \ continues) & /* \ trig \ ISP \ activity */\\ \end{tabular} ``` #### Program a byte into flash ``` \begin{array}{lll} \textbf{IFMT} \leftarrow \textit{xxxxx}001_b & /\text{* choice byte-read command */} \\ \textbf{ISPCR} \leftarrow 100\text{xx}010_b & /\text{* set ISPEN=1 to enable flash change.} \\ & & \text{set WAIT=010, 11 MC; assumed 10M X's*/} \\ \textbf{IFADRH} \leftarrow (\textit{Address high byte}) & /\text{* specify the address to be read */} \\ \textbf{IFADRL} \leftarrow (\textit{Address low byte}) \\ \textbf{SCMD} \leftarrow \textit{46h} & /\text{* trig ISP activity */} \\ \textbf{SCMD} \leftarrow \textit{B9h} \\ (\text{CPU progressing will be hold here}) \\ (\text{CPU continues and currently IFD contain the desired data byte}) \\ \end{array} ``` #### Read a byte from flash #### **Booting Program Entrance** The MPC89E58A boots according to the following rule. ``` If (HWBS == 0) && ({ISPAS1, ISPAS0} ≠ { 1, 1}) System will boot from ISP program else System will boot from normal AP program ``` Above rule is adaptive only for power-up procedure, while not software reset. #### Switching from ISP program to AP program The device permits the user normally start running his AP program as soon as the ISP program has finished updating the flash content. Just program an instruction at the tail of ISP program as ``` ISPCR ← 001xxxxx<sub>b</sub> ``` which disables flash-writing authority, set **SWBS** *0*, and trigger a software reset. After that, the system will be reset (not powered-up), and the system will refer to **SWBS** so to startup from AP program entrance. For power-up procedure, the **HWBS** will be referred to decide the program entrance, but for software reset, **SWBS** will be referred to. #### Switch to the ISP program from AP program The device also permits the user program switches directly to the ISP program. Just program an instruction in the AP program as which sets **SWBS** 1 to direct the device boot from AP program, and trigger a software reset. After that, the system will be reset (not powered-up), and the system will refer to **SWBS** so to startup from ISP program entrance. ## **In-Application Program** The In-Application Program feature is designed for user to Read/Write nonvolatile *data flash*. It may bring great help to store parameters those should be independent of power-up and power-done action. In other words, the user can store data in *data flash* memory, and after he shutting down the MCU and rebooting the MCU, he can get the original value, which he had stored in. The user can program the *data flash* according to the same way as ISP program, so he should get deeper understanding related to SFR **IFD**, **IFADRL**, **IFADRH**, **IFMT**, **SCMD**, **and ISPCR**. The data flash can be programmed by the AP program as well as the ISP program. The ISP program may program the AP memory and *data flash*, while the AP program may program the *data flash* but not the ISP memory. If the AP program desires to change the ISP memory associated with specific address space, the hardware will ignore it. Note: Even the users do not need ISP space, the OR0[5:4] still needs to be programmed with {10} if IAP data flash is desired. In other words, the maximum available size in data flash for IAP operation is 30Kbytes. ## **Note for Other SFR** #### SFR: AUXR | I | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 | |---|-------|-------|-------|-------|-------|-------|-------|-------| | Ī | - | - | - | - | - | - | ERAM | AO | **ERAM**: Define if hide the expanded RAM, so to access to the external RAM - 0: = The internal auxiliary RAM access is enabled - 1: = The internal auxiliary RAM access is disabled. The MOVX instructions always direct to external RAM. AO: 0: = ALE is emitted at a constant rate of 1/6 the oscillator frequency for 12T mode, and at a constant rate of 1/3 the oscillator frequency for 6T mode 1: = ALE is active only during access to external memory for both MOVC and MOVX #### SFR: AUXR1 | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 | |-------|-------|-------|-------|-------|-------|-------|-------| | - | - | - | - | GF2 | - | - | DPS | **GF2**: General purpose flag **DPS**: Data pointer switch 0: = Make the data pointer-0 active 1: = Make the data pointer-1 active # **Absolute Maximum Rating** | Parameter | Rating | |----------------------------------|-------------| | Operating temperature under bias | 0 ~ 70°C | | Storage temperature | 0 ~ 125°C | | Voltage on any pin | -0.5 ~ 5.5V | | Operating Frequency | DC ~ 45MHz | ## **DC Characteristics** VSS = 0V, TA = 25 $\,^{\circ}\mathrm{C}\,$ and 12 clocks per machine cycle ,unless otherwise specified | Symbol | Parameter | Test Condition | Sp | pecification | on | Unit | |-------------------|----------------------------------------|----------------|------|--------------|------|------| | | | | Min. | Тур. | Max. | | | $V_{IL1}$ | Input low voltage (P0, 1,2,3,4) | Vcc=5.0V | | | 0.8 | V | | $V_{IL2}$ | Input low voltage (RESET) | Vcc=5.0V | | | 1.6 | V | | $V_{\text{IH1}}$ | Input high voltage (P0, 1, 2, 3, | Vcc =5.0V | 2.0 | | | V | | | 4,EA) | | | | | | | V <sub>IH2</sub> | Input high voltage (RESET) | Vcc=5.0V | 3.0 | | | V | | I <sub>OL1</sub> | Sinking Current for output Low | Vcc=5.0V | 4 | 6 | | mA | | | (P1, P2, P3, P4) | | | | | | | I <sub>OL2</sub> | Sinking Current for output Low | Vcc=5.0V | 8 | 12 | | mA | | | (P0, ALE, PSEN) | | | | | | | I <sub>OH1</sub> | Sourcing Current for output High | Vcc = 5.0V | 150 | 220 | | uA | | | (P1, P2, P3, P4) | | | | | | | I <sub>OH2</sub> | Sourcing Current for output High | Vcc = 5.0V | 14 | 20 | | mA | | | (ALE, PSEN) | | | | | | | I <sub>IL</sub> | Logic 0 input current (P1,2,3,4) | Vpin=0V | | 18 | 50 | uA | | I <sub>TL</sub> | Logic 1 to 0 transition current | Vpin=2.0V | | 270 | 600 | uA | | | (P1,2,3,4) | | | | | | | I <sub>cc</sub> | Operating current @20MHz | Vcc=5.0V | | | 30 | mA | | I <sub>IDLE</sub> | Idle mode current @ 20MHz | Vcc=5.0V | | | 7 | mA | | I <sub>PD</sub> | Power down current | Vcc=5.0V | | | 50 | uA | | Rrst | Internal pull-down resistance in RESET | | | I5K~116I | < | ohm | ## **Package Dimension** #### 40-pin PDIP (MPC89E58AE) #### 44-pin PLCC (MPC89E58AP) #### 44-pin PQFP (MPC89E58AF) ## **Version History** | Version | Date | Page | Description | |---------|-----------|------------|-----------------------------------------------------| | А3 | 2004/10 | | reorganized | | A4 | 2004/11 | P 27 | Added Procedures demonstrating ISP function | | A5 | 2005/01 | | - Re-Format | | | | | - Mark the reset pin resistance | | | | | - Remove the read-only limitation on SFR AUXR | | | | | - Document on option register OR1.7 | | | | | - Fix the Baud-Rate-Computing formula for Timer-1 | | A6 | 2005/01 | | - Fix ISP start address incorrect | | A7 | 2005/3/30 | P6 | - Update PQFP-44 package shape | | A8 | 2005/6/14 | P 5, 8, 33 | - Modify pin /EA location for PDIP and PLCC package | | | | | - Modify bits definition for SFR PCON | | | | | - Absolute Maximum Rating |