**STRUCTURE** Silicon Monolithic Integrated Circuit **TYPE** 2channel Step-Down Switching Regulator Controller (Channel 2: Synchronous Rectification Configuration) PRODUCT SERIES **BD9775FV** **FEATURES** 2channel Power MOS FET driver ·Synchronous rectification for channel 2 ·Able to synchronize to an external clock signal •Over Current Protection (OCP) by monitoring VDS of P channel FET -Short Circuit Protection (SCP) by delay time and latch method Under Voltage Lock Out (UVLO) -Thermal Shut Down (TSD) ·Stand-by / Active control for each channel •Package: SSOP-B28 ### ○Absolute maximum ratings (Ta=25°C) | Parameter | Symbol | Limits | Units | |-----------------------------|--------|----------|-------| | Supply Voltage (VCC to GND) | Vcc | 36 | V | | VREF to GND Voltage | Vref | 7 | V | | VREGA to GND Voltage | Vrega | 7 | V | | VREGB to VCC Voltage | Vregb | 7 | V | | OUT1, OUT2H to VCC Voltage | Vouth | 7 | V | | OUT2L to GND Voltage | Voutl | 7 | V | | Power Dissipation | Pd | 640(*1) | MW | | Operating Temperature Range | Topr | -40~+85 | °C | | Storage Temperature Range | Tstg | -55~+125 | °C | | Junction Temperature | Tjmax | +125 | °C | <sup>(\*1)</sup> Without heat sink, reduce to 6.4mW when Ta=25°C or above Pd is 850mW mounted on 70x70x1.6mm, and reduce to 8.5mW/°C above 25°C. ### ORecommended operating conditions | Parameter | Symbol | Limits | | | Units | |-----------------------|--------|--------|-----|------|--------| | T diameter | Symbol | MIN | TYP | MAX | Office | | Supply Voltage | Vcc | 6.0 | - | 30.0 | ٧ | | Oscillating Frequency | Fosc | 30 | 100 | 300 | KHz | | Timing Resistance | RT | 10 | 27 | 56 | kΩ | | Timing Capacitance | CT | 100 | 470 | 4700 | pF | ### Status of this document The Japanese language version of this document shall be the official specification. Any translation of this document shall be for reference only. ○Electrical characteristics (Ta=25°C, VCC=13.2V, fosc=100kHz, CTL1=3V, CTL2=3V) | | ctrical characteristics (Ta=25°C, VCC=13.2V, fosc=100kHz, CTL1=3V, CTL2=3V) | | | | | | |-----------------------------------------------------|-----------------------------------------------------------------------------|-------------|-------------|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Parameter | Symbol | Min. | Тур. | Max. | Unit | Condition | | [Whole Device] | | | | | | | | Stand-by Current | lccst | - | _ | 5 | μΑ | CTL1,CTL2=0V | | Cirvuit Current | lcc | 2.5 | 4.2 | 7 | _ mA | FB1,FB2=0V | | [Reference Voltage] | | | | | | | | VREF Output Voltage | Vref | 2.97 | 3.00 | 3.03 | V | lo=-1mA | | Line Regulation | DVIi | _ | | 10 | mV | Vcc=7~18V,lo=-1mA | | Load Regulation | DVIo | _ | | 10 | mV | lo=-0.1mA∼-2mA | | Short Output Current | los | -60 | -22 | -5 | mA | | | [Internal Voltage Regulator] | | | | | | | | VREGA Output Voltage | Vrega | 4.5 | 5.0 | 5.5 | V | Switching with COUT=5000pF | | VREGB Output Voltage | Vregb | VCC<br>-5.5 | VCC<br>-5.0 | VCC<br>-4.5 | V | Switching with COUT=5000pF | | VREGB Dropout Voltage | Vdregb | -5.5 | 1.8 | 2.2 | l v | VREGB to GND Voltage | | [Oscillator] | | L | | L | <u> </u> | The second secon | | Oscillating Frequency | fosc | 90 | 100 | 110 | kHz | RT=27kΩ,CT=470pF | | Frequency Tolerance | Dfosc | _ | | 2 | % | Vcc=7~18V | | [Synchronized Frequency] | | L | L | _ | ,,, | 100-7 104 | | Synchronized Frequency | fosc2 | _ | 120 | Γ <u> </u> | kHz | FIN=120kHz | | FIN Threshold Voltage | Vthfin | 1.2 | 1.4 | 1.6 | V | 1 HV-1ZONIE | | FIN Input Current | Ifin | -1 | <u> </u> | 1 | μΑ | VFIN=1.4V | | [Error Amplifier] | | | | 1 | | 1 | | Threshold Voltage | Vthea | 0.98 | 1.00 | 1.02 | ΙV | | | INV Input Bias Current | Ibias | -1 | | 1 | μΑ | | | Voltage Gain | Av | _ | 70 | _ | dB | DC | | Band Width | Bw | _ | 2.0 | _ | MHz | Av=0dB | | Maximum Output Voltage | Vfbh | 2.2 | 2.4 | 2.6 | V | INV=0.5V | | Minimum Output Voltage | Vfbl | _ | | 0.1 | V | INV=1.5V | | Output Sink Current | Isink | 0.5 | 2 | 5.2 | mA | FB1,2 Terminal | | Output Source Current | Isource1 | -170 | -110 | -70 | μΑ | FB1 Terminal | | | Isource2 | -200 | -130 | -85 | μΑ | FB2 Terminal | | [PWM Comparator] | | | | | | | | Threshold Voltage at 0% | Vth0 | 0.88 | 0.98 | 1.08 | V | FB Voltage | | Threshold Voltage at 100% | Vth100 | 1.88 | 1.98 | 2.08 | ٧ | FB Voltage | | DTC Input Bias Current | Idtc | -1 | _ | 1 | μΑ | | | (FET Driver) | | | | | | | | Sink Current | Isink | 20 | 36 | 58 | mA. | VDS=0.4V | | Source Current | Isource | -510 | -320 | -180 | mA_ | VDS=0.4V | | ON Resistance | RonN | 7.0 | 11.0 | 17.8 | Ω | OUT1,2H,2L : L | | Disc. Time | RonP | 0.7 | 1.4 | 2.2 | Ω | OUT1,2H,2L : H | | Rise Time | Tr | | 20 | | nsec | Switching with COUT=5000pF | | Fall Time | Tf | | 100 | | nsec | Switching with COUT=5000pF | | Driver's Duty Cycle of<br>Synchronous Rectification | Δ Duty | 42 | 45 | 48 | % | RSYNC=30KΩ, | | SYNC Terminal Voltage | Vsync | 1.45 | 1.55 | 1.65 | l v | 50% of main driver's duty cycle RSYNC=30KΩ, FB=1.5V | | [Over Current Protection (OCP)] | vayiic | 1.45 | 1.55 | 1.00 | | HO THUESUN X, FD=1.5V | | · · · · · · · · · · · · · · · · · · · | | VCC | VCC | vcc | | RCL=21kΩ, the output tern off after | | VS Threshold Voltage | Vths | -0.24 | -0.21 | -0.18 | V | detected 8 cycle | | VS Input Current | IVSH | -1 | _ | 1 | μΑ | VS1,VS2=VCC | | VS Input Current | IVSL | -1 | | 1 | μА | VS1,VS2=0V | | CL Input Current | lcl | 9 | 10 | 11 | μΑ | | | [Stand-by] | | | | | | | | Threshold Voltage | Vctl | 1.0 | 1.5 | 2.0 | ٧ | | | CTL Input Current | lctl | 6 | 15 | 30 | μΑ | CTL1,CTL2=3V | | [Short Circuit Protection (SCP)] | | | | | | | | Timer Start Voltage | Vtime | 0.6 | 0.7 | 0.8 | V | INV Voltage | | Threshold Voltage | Vthscp | 1.92 | 2.00 | 2.08 | V | SCP Voltage | | Stand-by Voltage | Vstscp | | 10 | 100 | mV | SCP Voltage | | Source current | Isoscp | -4.0 | -2.5 | -1.5 | μΑ | SCP=1.0V | | [Under Voltage Lock Out (UVLO)] | | | | | | | | Threshold Voltage Hysteresis Voltage Range | Vuvlo<br>DVuvlo | 5.6<br>0.05 | 5.7<br>0.1 | 5.8<br>0.15 | V | Vcc sweep down | | Huetaraele Valtada Danaa | | | | ı U.15 | ı V | Ī | Note: This Product is not designed for normal operation within a radioactive environment. ### OPackage Dimensions SSOP-B28 (Unit:mm) ## OBlock Diagram ### OPin Description | Pin No. | Pin Name | Description | | | |---------|----------|--------------------------------------------------------------------------------------------|--|--| | 1 | FB1 | Error amplifier output pin (Channel 1) | | | | 2 | INV1 | Error amplifier negative input pin (Channel 1) | | | | 3 | RT | Oscillator frequency adjustment pin connected resistor | | | | 4 | СТ | Oscillator frequency adjustment pin connected capacitor | | | | 5 | FIN | Oscillator synchronization pulse signal input pin | | | | 6 | GND | Low-noise ground | | | | 7 | VREF | Reference voltage output pin | | | | - 8 | DTC1 | Maximum duty and soft start adjustment pin (Channel 1) | | | | 9 | DTC2 | Maximum duty and soft start adjustment pin (Channel 2) | | | | 10 | INV2 | Error amplifier negative input pin (Channel 2) | | | | 11 | FB2 | Error amplifier output pin (Channel 2) | | | | 12 | CTL1 | Enable/stand-by control input (Channel 1) | | | | 13 | CTL2 | Enable/stand-by control input (Channel 2) | | | | 14 | vcc | Main power supply pin | | | | 15 | SYNC | Synchronous rectification timing adjustable pin | | | | 16 | PGND | Power ground (connected low-side gate driver and digital ground) | | | | 17 | OUT2L | Low-side ( synchronous rectifier ) gate driver output pin | | | | 18 | VREGA | Connected capacitor for internal regulator | | | | 19 | SCP | Delay time of short circuit protection adjustment pin connected capacitor | | | | 20 | VS2 | Over current detection voltage monitor pin (connected FET drain, Channel 2) | | | | 21 | CL2 | Over current detection voltage adjustment pin connected capacitor and resistor (Channel 2) | | | | 22 | PVCC2 | High-side gate driver power supply input (Channel 2) | | | | 23 | OUT2H | High-side gate driver output pin (Channel 2) | | | | 24 | VREGB | Connected capacitor for internal regulator | | | | 25 | OUT1 | High-side gate driver output pin (Channel 1) | | | | 26 | PVCC1 | High-side gate driver power supply input (Channel 1) | | | | 27 | CL1 | Over current detection voltage adjustment pin connected capacitor and resistor (Channel 1) | | | | 28 | VS1 | Over current detection voltage monitorpin (connected FET drain, Channel 1) | | | ### Operation Notes #### 1) Absolute maximum ratings Use of the IC in excess of absolute maximum ratings such as the applied voltage or operating temperature range may result in IC deterioration or damage. Assumptions should not be made regarding the state of the IC (short mode or open mode) when such damage is suffered. A physical safety measure such as a fuse should be implemented when use of the IC in a special mode where the absolute maximum ratings may be exceeded is anticipated. #### 2) GND potential Ensure a minimum GND pin potential in all operating conditions. In addition, ensure that no pins other than the GND pin carry a voltage lower than or equal to the GND pin, including during actual transient phenomena. #### 3) Thermal design Use a thermal design that allows for a sufficient margin in light of the power dissipation (Pd) in actual operating conditions. #### 4) Inter-pin shorts and mounting errors Use caution when orienting and positioning the IC for mounting on printed circuit boards. Improper mounting may result in damage to the IC. Shorts between output pins or between output pins and the power supply and GND pin caused by the presence of a foreign object may result in damage to the IC. #### 5) Operation in a strong electromagnetic field Use caution when using the IC in the presence of a strong electromagnetic field as doing so may cause the IC to malfunction. #### 6) Thermal shutdown circuit (TSD circuit) This IC incorporates a built-in thermal shutdown circuit (TSD circuit). The TSD circuit is designed only to shut the IC off to prevent runaway thermal operation. Do not continue to use the IC after operating this circuit or use the IC in an environment where the operation of the thermal shutdown circuit is assumed. #### 7) Testing on application boards When testing the IC on an application board, connecting a capacitor to a pin with low impedance subjects the IC to stress. Always discharge capacitors after each process or step. Ground the IC during assembly steps as an antistatic measure, and use similar caution when transporting or storing the IC. Always turn the IC's power supply off before connecting it to or removing it from a jig or fixture during the inspection process. #### 8) Common impedance Power supply and ground wiring should reflect consideration of the need to lower common impedance and minimize ripple as much as possible (by making wiring as short and thick as possible or rejecting ripple by incorporating inductance and capacitance). 9) Applications with modes that reverse VCC and pin potentials may cause damage to internal IC circuits. For example, such damage might occur when VCC is shorted with the GND pin while an external capacitor is charged. It is recommended to insert a diode for preventing back current flow in series with VCC or bypass diodes between VCC and each pin. #### 10) Timing resistor and capacitor Timing resistor(capacitor) connected between RT(CT) and GND, has to be placed near RT(CT) terminal 3pin(4pin). And pattern has to be short enough. - 11) The Dead time input voltage has to be set more than 1.1V. Also, the resistance between DTC and VREF is used more than 30kΩ to work OCP function reliably. - 12) The energy on DTC1 (8pin) and DTC2 (9pin) is discharged when CTL1 (12pin) and CTL2 (13pin) are OFF, respectively, or VCC (14pin) is OFF (UVLO activation). However, it is considerable to occur overshoot when CTL and VCC are turned on with remaining more than 1V on the DTC. - 13) If Gate capacitance of P-channel MOSFET or resistance placed on Gate is large, and the time from beginning of Gate switching to the end of Drain's (tsw), is long, it may not start up due to the OCP malfunction. To avoid it, select MOSFET or adjust resistance as tsw becomes less than 270nsec. - 14) In Synchronous Recification, insert R<sub>FB2-GND</sub> (R<sub>FB2-GND</sub> ÷3×R<sub>sync</sub>) between FB2 and GND, because it is possible to reduce overshoot - (In Without Synchronous Rectification, don't insert $R_{\text{FB2-GND}}).$ #### 15) IC pin input This monolithic IC contains P+ isolation and PCB layers between adjacent elements in order to keep them isolated. P/N junctions are formed at the intersection of these P layers with the N layers of other elements to create a variety of parasitic elements. For example, when a resistor and transistor are connected to pins as shown in following chart. - O the P/N junction functions as a parasitic diode when GND > (Pin A) for the resistor or GND > (Pin B) for the transistor (NPN). - O Similarly, when GND > (Pin B) for the transistor (NPN), the parasitic diode described above combines with the N layer of other adjacent elements to operate as a parasitic NPN transistor. The formation of parasitic elements as a result of the relationships of the potentials of different pins is an inevitable result of the IC's architecture. The operation of parasitic elements can cause interference with circuit operation as well as IC malfunction and damage. For these reasons, it is necessary to use caution so that the IC is not used in a way that will trigger the operation of parasitic elements, such as by the application of voltages lower than the GND (PCB) voltage to input and output pins. Other adiacent components GND Parasitic dio ### **Notes** - No technical content pages of this document may be reproduced in any form or transmitted by any means without prior permission of ROHM CO.,LTD. - The contents described herein are subject to change without notice. The specifications for the product described in this document are for reference only. Upon actual use, therefore, please request that specifications to be separately delivered. - Application circuit diagrams and circuit constants contained herein are shown as examples of standard use and operation. Please pay careful attention to the peripheral conditions when designing circuits and deciding upon circuit constants in the set. - Any data, including, but not limited to application circuit diagrams information, described herein are intended only as illustrations of such devices and not as the specifications for such devices. ROHM CO.,LTD. disclaims any warranty that any use of such devices shall be free from infringement of any third party's intellectual property rights or other proprietary rights, and further, assumes no liability of whatsoever nature in the event of any such infringement, or arising from or connected with or related to the use of such devices. - Upon the sale of any such devices, other than for buyer's right to use such devices itself, resell or otherwise dispose of the same, no express or implied right or license to practice or commercially exploit any intellectual property rights or other proprietary rights owned or controlled by - ROHM CO., LTD. is granted to any such buyer. - Products listed in this document are no antiradiation design. The products listed in this document are designed to be used with ordinary electronic equipment or devices (such as audio visual equipment, office-automation equipment, communications devices, electrical appliances and electronic toys). Should you intend to use these products with equipment or devices which require an extremely high level of reliability and the malfunction of with would directly endanger human life (such as medical instruments, transportation equipment, aerospace machinery, nuclear-reactor controllers, fuel controllers and other safety devices), please be sure to consult with our sales representative in advance. ### About Export Control Order in Japan Products described herein are the objects of controlled goods in Annex 1 (Item 16) of Export Trade Control Order in Japan. In case of export from Japan, please confirm if it applies to "objective" criteria or an "informed" (by MITI clause) on the basis of "catch all controls for Non-Proliferation of Weapons of Mass Destruction. Thank you for your accessing to ROHM product informations. More detail product informations and catalogs are available, please contact your nearest sales office. ### Please contact our sales offices for details; ``` U.S.A / San Diego TEL: +1(858)625-3630 FAX: +1(858)625-3670 Atlanta TEL: +1(770)754-5972 FAX: +1(770)754-0691 Dallas TEL: +1(972)312-8818 FAX: +1(972)312-0330 Germany / Dusseldorf TEL: +49(2154)9210 FAX: +49(2154)921400 United Kingdom / London TEL: +44(1)908-282-666 FAX: +44(1)908-282-528 France / Paris TEL: +33(0)1 56 97 30 60 FAX: +33(0) 1 56 97 30 80 China / Hong Kong TEL: +852(2)740-6262 FAX: +852(2)375-8971 Shanghai TEL: +86(21)6279-2727 FAX: +86(21)6247-2066 Dilian TEL: +86(411)8230-8549 FAX: +86(411)8230-8537 Beijing TEL: +86(10)8525-2483 FAX: +86(10)8525-2489 Taiwan / Taipei TEL: +866(2)2500-6956 FAX: +866(2)2503-2869 Korea / Seoul TEL: +82(2)8182-700 FAX: +82(2)8182-715 Singapore TEL: +65-6332-2322 FAX: +65-6332-5662 Malaysia / Kuala Lumpur TEL: +60(3)7958-8355 FAX: +60(3)7958-8377 Philippines / Manila TEL: +63(2)807-6872 FAX: +63(2)809-1422 Thailand / Bangkok TEL: +66(2)254-4890 FAX: +66(2)256-6334 ``` # Japan / (Internal Sales) Tokyo 2-1-1, Yaesu, Chuo-ku, Tokyo 104-0082 TEL: +81(3)5203-0321 FAX: +81(3)5203-0300 Yokohama 2-4-8, Shin Yokohama, Kohoku-ku, Yokohama, Kanagawa 222-8575 TEL: +81(45)476-2131 FAX: +81(45)476-2128 Nagoya Dainagayo Building 9F 3-28-12, Meieki, Nakamura-ku, Nagoya, Aichi 450-0002 TEL: +81(52)581-8521 FAX: +81(52)561-2173 Kyoto 579-32 Higashi Shiokouji-cho, Karasuma Nishi-iru, Shiokoujidori, Shimogyo-ku, Kyoto 600-8216 TEL: +81(75)311-2121 FAX: +81(75)314-6559 (Contact address for overseas customers in Japan) Yokohama TEL: +81(45)476-9270 FAX: +81(045)476-9271