#### **Features** · Very high speed: 55 ns • Wide voltage range: 1.65V to 2.2V • Pin compatible with CY62157CV18 Ultra low active power — Typical active current: 1 mA @ f = 1 MHz — Typical active current: 10 mA @ f = fmax Ultra low standby power • Easy memory expansion with CE<sub>1</sub>, CE<sub>2</sub> and OE features Automatic power-down when deselected · CMOS for optimum speed/power Packages offered in a 48-ball FBGA ## Functional Description<sup>[1]</sup> The CY62157DV20 is a high-performance CMOS static RAM organized as 512K words by 16 bits. This device features advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life™ (MoBL™) in portable applications such as cellular telephones. The device also has an automatic power-down feature that significantly reduces power consumption by 99% when addresses are not toggling. The device can also be put into standby mode when # 8M (512K x 16) Static RAM deselected Chip Enable 1 (CE<sub>1</sub>) HIGH or Chip Enable 2 (CE<sub>2</sub>) LOW or both BHE and BLE are HIGH. The input/output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high-impedance state when: deselected Chip Enable 1 ( $\overline{CE_1}$ ) HIGH or Chip Enable 2 (CE<sub>2</sub>) LOW, outputs are disabled (OE HIGH), both Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH) or during a write operation (Chip Enable 1 (CE1) LOW and Chip Enable 2 ( $CE_2$ ) HIGH and $\overline{WE}$ LOW). Writing to the device is accomplished by taking Chip Enable 1 (CE<sub>1</sub>) LOW and Chip Enable 2 (CE<sub>2</sub>) HIGH and Write Enable (WE) input LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>), is written into the location specified on the address pins ( $A_0$ through $A_{18}$ ). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins $(A_0 \text{ through } A_{18}).$ Reading from the device is accomplished by taking Chip Enable 1 (CE<sub>1</sub>) LOW and Chip Enable 2 (CE<sub>2</sub>) HIGH and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on $I/O_0$ to $I/O_7$ . If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O<sub>8</sub> to I/O<sub>15</sub>. See the truth table at the back of this data sheet for a complete description of read and write modes. ## **Logic Block Diagram** #### Note: For best practice recommendations, please refer to the Cypress application note System Design Guidelines on http://www.cypress.com. # Pin Configuration<sup>[2, 3]</sup> - $\begin{array}{ll} \text{2.} & \text{NC pins are not connected to the die.} \\ \text{3.} & \text{DNU pins are to be connected to $V_{SS}$ or left open.} \\ \end{array}$ ## **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied......-55°C to +125°C Supply Voltage to Ground Potential.–0.2V to $V_{CCMAX}$ + 0.2V DC Voltage Applied to Outputs | in High-Z State <sup>[4]</sup> DC Input Voltage <sup>[4]</sup> | | |----------------------------------------------------------------|----------| | Output Current into Outputs (LOW) | | | Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V | | Latch-up Current Operating Range | > 200 mA | | Range | Ambient Temperature (T <sub>A</sub> ) | V <sub>cc</sub> | |------------|---------------------------------------|-----------------| | Industrial | -40°C to +85°C | 1.65V to 2.2V | #### **Product Portfolio** | | | | | | | | Power Di | ssipation | | | | |---------------|--------------------------|---------------------|--------------------------|------|---------------------|-----------|---------------------|-----------|---------------------|----------|--------------------------------| | | | | | | | Operating | g, Icc (mA) | | | | | | | V <sub>CC</sub> Range(V) | | V <sub>CC</sub> Range(V) | | Speed | f = 1 | MHz | f = f | MAX | Standby, | I <sub>SB2</sub> (μ <b>A</b> ) | | Product | Min. | Typ. <sup>[5]</sup> | Max. | (ns) | Typ. <sup>[5]</sup> | Max. | Typ. <sup>[5]</sup> | Max. | Typ. <sup>[5]</sup> | Max. | | | CY62157DV20L | 1.65 | 1.8 | 2.2 | 55 | 1 | 5 | 10 | 20 | 2 | 25 | | | | | | | 70 | | | 8 | 15 | 2 | 25 | | | CY62157DV20LL | 1.65 | 1.8 | 2.2 | 70 | 1 | 5 | 8 | 15 | 2 | 17 | | | | | | | 55 | | | 10 | 20 | 2 | 17 | | ### **DC Electrical Characteristics** (Over the Operating Range) | | | | | CY62157DV20-55 | | | 20-55 | CY62157DV20-70 | | | | |------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------|------|---------------------|-----------------------|----------------|---------------------|-----------------------|------| | Parameter | Description | Test Conditions | | М | lin. | Typ. <sup>[5]</sup> | Max. | Min. | Typ. <sup>[5]</sup> | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage | $I_{OH} = -0.1 \text{ mA}$ | $V_{CC} = 1.65V$ | 1 | 1.4 | | | 1.4 | | | V | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OL</sub> = 0.1 mA | $V_{CC} = 1.65V$ | | | | 0.2 | | | 0.2 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | 1 | 1.4 | | V <sub>CC</sub> + 0.2 | 1.4 | | V <sub>CC</sub> + 0.2 | V | | V <sub>IL</sub> | Input LOW Voltage | | | -( | 0.2 | | 0.4 | -0.2 | | 0.4 | V | | I <sub>IX</sub> | Input Leakage Current | $GND \le V_I \le V_{CC}$ | | - | -1 | | +1 | -1 | | +1 | μΑ | | I <sub>OZ</sub> | Output Leakage<br>Current | $GND \le V_O \le V_{CC}$ , Output Disabled | | ed - | -1 | | +1 | -1 | | +1 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> Operating Supply | $f = f_{MAX} = 1/t_{RC}$ | Vcc = 2.2V, | | | 10 | 20 | | 8 | 15 | mΑ | | | Current | f = 1 MHz | I <sub>OUT</sub> = 0 mA<br>CMOS level | , | | 1 | 5 | | 1 | 5 | | | I <sub>SB1</sub> | Automatic CE | $\overline{CE}_1 \ge V_{CC} - 0.2V, C$ | | | | 2 | 25 | | 2 | 25 | μΑ | | | Power-down Current –<br>CMOS Inputs | $V_{IN} \ge V_{CC} - 0.2V$ , $V_{IN} \le 0.2V$ , f = $f_{MAX}$ (Add <u>ress and Data Only</u> ), f = 0 (OE, WE, BHE and BLE) | | L | | 2 | 17 | | 2 | 17 | | | I <sub>SB2</sub> | Automatic CE | $CE_1 \ge V_{CC} - 0.2V$ , C | E <sub>2</sub> ≤ 0.2V, L | | | 2 | 25 | | 2 | 25 | μΑ | | | Power-down Current –<br>CMOS Inputs | $V_{IN} \ge V_{CC} - 0.2V \text{ or } f = 0, V_{CC} = 2.2V$ | $V_{IN} \leq 0.2V, \overline{L}$ | L | | 2 | 17 | | 2 | 17 | | ## Capacitance [6] | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------|------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | TA = 25°C, f = 1 MHz | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$ | 8 | pF | V<sub>IL(min.)</sub> = -2.0V for pulse durations less than 20 ns. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25°C. #### **Thermal Resistance** | Parameter | Description | Test Conditions | BGA | Unit | |----------------------|---------------------------------------------------------|------------------------------------------------------------------------|-----|------| | $\theta_{JA}$ | Thermal Resistance (Junction to Ambient) <sup>[6]</sup> | Still Air, soldered on a 3 x 4.5 inch, two-layer printed circuit board | 55 | C/W | | $\theta_{\text{JC}}$ | Thermal Resistance (Junction to Case) <sup>[6]</sup> | | 16 | C/W | #### **AC Test Loads and Waveforms** | | | $R_{TH}$ | | | |--------|----|----------|---|---| | OUTPUT | •— | | _ | V | | Parameters | 1.8V | UNIT | |-----------------|-------|------| | R1 | 13500 | Ω | | R2 | 10800 | Ω | | R <sub>TH</sub> | 6000 | Ω | | V <sub>TH</sub> | 0.80 | V | ### **Data Retention Characteristics** | Parameter | Description | Conditions | | Min. | Typ. <sup>[5]</sup> | Max. | Unit | |---------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|---------------------|---------|------| | $V_{DR}$ | V <sub>CC</sub> for Data Retention | | | 1.0 | | 2.2 | V | | I <sub>CCDR</sub> | Data Retention Current | $V_{CC} = 1.0V, \overline{CE}_1 \ge V_{CC} - 0.2V, CE_2$<br>$\le 0.2V, V_{IN} \ge V_{CC} - 0.2V \text{ or } V_{IN} \le$ | L | | 1 | 10<br>3 | μΑ | | | | 0.2V "T = 55 "T = 1 | <b>LL</b> | | | 3 | | | t <sub>CDR</sub> <sup>[6]</sup> | Chip Deselect to Data Retention Time | | | 0 | | | ns | | t <sub>R</sub> <sup>[7]</sup> | Operation Recovery Time | | | t <sub>RC</sub> | | | ns | ### Data Retention Waveform<sup>[8]</sup> - Tested initially and after any design or process changes that may affect these parameters. Full device operation requires linear $V_{CC}$ ramp from $V_{DR}$ to $V_{CC(min.)} > 100$ $\mu s$ or stable at $V_{CC(min.)} > 100$ $\mu s$ . - 8. BHE'BLE is the AND of both BHE and BLE. Chip can be deselected by either disabling the chip enable signals or by disabling both BHE and BLE. ## Switching Characteristics (Over the Operating Range)<sup>[9]</sup> | | | CY62157 | 7DV20-55 | CY62157 | 7DV20-70 | | |-----------------------------------|---------------------------------------------------------------------------|---------|----------|---------|----------|------| | Parameter | Parameter Description | | Max. | Min. | Max. | Unit | | Read Cycle | | · · | 1 | | | | | t <sub>RC</sub> | Read Cycle Time | 55 | | 70 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 55 | | 70 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 10 | | 10 | | ns | | t <sub>ACE</sub> | CE <sub>1</sub> LOW or CE <sub>2</sub> HIGH to Data Valid | | 55 | | 70 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 25 | | 35 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z <sup>[10]</sup> | 5 | | 5 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[10, 12]</sup> | | 20 | | 25 | ns | | t <sub>LZCE</sub> | CE <sub>1</sub> LOW or CE <sub>2</sub> HIGH to Low Z <sup>[10]</sup> | 10 | | 10 | | ns | | t <sub>HZCE</sub> | CE <sub>1</sub> HIGH or CE <sub>2</sub> LOW to High Z <sup>[10, 12]</sup> | | 20 | | 25 | ns | | t <sub>PU</sub> | CE <sub>1</sub> LOW or CE <sub>2</sub> HIGH to Power-up | 0 | | 0 | | ns | | t <sub>PD</sub> | CE <sub>1</sub> HIGH or CE <sub>2</sub> LOW to Power-down | | 55 | | 70 | ns | | t <sub>DBE</sub> | BLE/BHE LOW to Data Valid | | 55 | | 70 | ns | | t <sub>LZBE</sub> <sup>[11]</sup> | BLE/BHE LOW to Low Z <sup>[10]</sup> | 5 | | 5 | | ns | | t <sub>HZBE</sub> | BLE/BHE HIGH to High Z <sup>[10, 12]</sup> | | 20 | | 25 | ns | | Write Cycle <sup>[13]</sup> | | • | | | • | | | t <sub>WC</sub> | Write Cycle Time | 55 | | 70 | | ns | | t <sub>SCE</sub> | CE <sub>1</sub> LOW or CE <sub>2</sub> HIGH to Write End | 45 | | 60 | | ns | | t <sub>AW</sub> | Address Set-up to Write End | 45 | | 60 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Set-up to Write Start | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 45 | | 50 | | ns | | t <sub>BW</sub> | BLE/BHE LOW to Write End | 45 | | 60 | | ns | | t <sub>SD</sub> | Data Set-up to Write End | 25 | | 30 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | ns | | t <sub>HZWE</sub> | WE LOW to High Z <sup>[10, 12]</sup> | | 20 | | 25 | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[10]</sup> | 10 | | 10 | | ns | ## **Switching Waveforms** Read Cycle No. 1 (Address Transition Controlled)<sup>[14, 15]</sup> - 9. Test conditions assume signal transition time of 5 ns or less, timing reference levels of $V_{CC(typ.)/2}$ , input pulse levels of 0 to $V_{CC(typ.)}$ , and output loading of the specified $I_{OL}$ . - 10. At any given temperature and voltage condition, $t_{HZCE}$ is less than $t_{LZCE}$ , $t_{HZDE}$ is less than $t_{LZDE}$ , $t_{HZDE}$ is less than $t_{LZDE}$ . - If both byte enables are toggled together, this value is 10 ns. t<sub>HZOE</sub>, t<sub>HZOE</sub>, t<sub>HZBE</sub>, and t<sub>HZWE</sub> transitions are measured when the <u>outputs</u> enter a <u>high</u>-impedance state. The internal Write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>. Device is continuously selected. OE, CE<sub>1</sub> = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>, CE<sub>2</sub> = V<sub>IH</sub>. - 15. WE is HIGH for Read cycle. ## Switching Waveforms (continued) ## Read Cycle No. 2 (OE Controlled)[15, 16] # Write Cycle No. 1 (WE Controlled) [13, 17, 18, 19] - 16. Address valid prior to or coincident with $\overline{\text{CE}}_1$ , $\overline{\text{BHE}}$ , $\overline{\text{BLE}}$ transition LOW and $\overline{\text{CE}}_2$ transition HIGH. - 17. Data I/O is high-impedance if OE = V<sub>IH</sub>. 18. If CE<sub>1</sub> goes HIGH or CE<sub>2</sub> goes LOW simultaneously with WE HIGH, the output remains in a high-impedance state. 19. During the DON'T CARE period in the DATA I/O waveform, the I/Os are in output state and input signals should not be applied. # Switching Waveforms (continued) # Write Cycle No. 2 ( $\overline{\text{CE}}_1$ or $\text{CE}_2$ Controlled) [13, 17, 18, 19] # Write Cycle No. 3 (WE Controlled, OE LOW)<sup>[18, 19]</sup> # Switching Waveforms (continued) # Write Cycle No. 4 (BHE/BLE Controlled, OE LOW)[19] # **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |------------|---------------------|-----------------|---------------------------------------------|--------------------| | 55 | CY62157DV20L-55BVI | BV48A | 48-ball Fine Pitch BGA (6 mm x 8 mm x 1 mm) | Industrial | | 55 | CY62157DV20LL-55BVI | BV48A | 48-ball Fine Pitch BGA (6 mm x 8 mm x 1 mm) | Industrial | | 70 | CY62157DV20L-70BVI | BV48A | 48-ball Fine Pitch BGA (6 mm x 8 mm x 1 mm) | Industrial | | | CY62157DV20LL-70BVI | BV48A | 48-ball Fine Pitch BGA (6 mm x 8 mm x 1 mm) | | ## **Package Diagram** #### 48-Lead VFBGA (6 x 8 x 1 mm) BV48A More Battery Life and MoBL2 are trademarks of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders. # **Document History Page** | Oocument Title: CY62157DV20 MoBL2™ 512K x 16 Static RAM<br>Oocument Number: 38-05136 | | | | | | | | |--------------------------------------------------------------------------------------|---------|---------------|--------------------|---------------------------------------------------------------------------------------------------|--|--|--| | REV. | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change | | | | | ** | 115250 | 05/29/02 | MGN | New Data Sheet | | | | | *A | 124693 | 03/18/03 | DPM | Preliminary to Final Added Footnote 1 Added LL Bin to Iccdr value = 3 uA max Filled in TBD values | | | | | *B | 124693 | 03/19/03 | Dcon | Minor Change: Fixed incorrect footer on page 1 & 9. | | | | Document #: 38-05136 Rev. \*B Page 10 of 10