# 4501 Group # SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER REJ03B0104-0301 Rev.3.01 2005.02.07 (Ta = 25 °C) #### **DESCRIPTION** The 4501 Group is a 4-bit single-chip microcomputer designed with CMOS technology. Its CPU is that of the 4500 series using a simple, high-speed instruction set. The computer is equipped with two 8-bit timers (each timer has a reload register), interrupts, and 10-bit A/D converter. The various microcomputers in the 4501 Group include variations of the built-in memory size as shown in the table below. #### **FEATURES** | Timer 1 8-bit timer with a reload register | |--------------------------------------------------------------| | Timer 2 8-bit timer with a reload register | | ●Interrupt | | ●Key-on wakeup function pins12 | | ●Input/Output port14 | | ●A/D converter10-bit successive comparison method | | ■Watchdog timer | | ◆Clock generating circuit (ceramic resonator/RC oscillation) | | ●LED drive directly enabled (port D) | | ●Power-on reset circuit | | ● Voltage drop detection circuit VRST: Typ. 3.5 V | #### **APPLICATION** Timers Electrical household appliance, consumer electronic products, office automation equipment, etc. | Part number | ROM (PROM) size<br>(X 10 bits) | RAM size<br>(X 4 bits) | Package | ROM type | |----------------------------|--------------------------------|------------------------|--------------|---------------| | M34501M2-XXXFP | 2048 words | 128 words | PRSP0020DA-A | Mask ROM | | M34501M4-XXXFP | 4096 words | 256 words | PRSP0020DA-A | Mask ROM | | M34501E4FP ( <b>Note</b> ) | 4096 words | 256 words | PRSP0020DA-A | One Time PROM | Note: Shipped in blank. ## **PIN CONFIGURATION** Pin configuration (top view) (4501 Group) # **PERFORMANCE OVERVIEW** | | Paramete | r | Function | | | | | |------------------------------------|-------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Number of bas | sic instruct | ions | 111 | | | | | | Minimum instruction execution time | | cution time | $0.68~\mu s$ (at 4.4 MHz oscillation frequency, in high-speed mode) | | | | | | Memory sizes | ROM | M34501M2 | 2048 words X 10 bits | | | | | | | | M34501M4/E4 | 4096 words X 10 bits | | | | | | | RAM | M34501M2 | 128 words X 4 bits | | | | | | | | M34501M4/E4 | 256 words X 4 bits | | | | | | Input/Output<br>ports | D0-D3 | I/O | Four independent I/O ports. Input is examined by skip decision. Ports D2 and D3 are equipped with a pull-up function and a key-on wakeup function. Both functions can be switched by software. Ports D2 and D3 are also used as ports C and K, respectively. | | | | | | | P00-P03 | I/O | 4-bit I/O port; each pin is equipped with a pull-up function and a key-on wakeup function. Both functions can be switched by software. | | | | | | | P10-P13 | I/O | 4-bit I/O port; each pin is equipped with a pull-up function and a key-on wakeup function. Both functions can be switched by software. Ports P12 and P13 are also used as CNTR and INT, respectively. | | | | | | | P20, P21 | I/O | 2-bit I/O port; each pin is equipped with a pull-up function and a key-on wakeup function. Both functions can be switched by software. Ports P20 and P21 are also used as AINO and AIN1, respectively. | | | | | | | С | I/O | 1-bit I/O; Port C is also used as port D2. | | | | | | | K | I/O | 1-bit I/O; Port K is also used as port D3. | | | | | | | CNTR | Timer I/O | 1-bit I/O; CNTR pin is also used as port P12. | | | | | | | INT | Interrupt input | 1-bit input; INT pin is also used as port P13. | | | | | | | AIN0, AIN1 Analog input | | Two independent I/O ports. AIN0-AIN1 is also used as ports P20, P21, respectively. | | | | | | Timers | Timer 1 | | 8-bit programmable timer with a reload register. | | | | | | | Timer 2 | | 8-bit programmable timer with a reload register and has a event counter. | | | | | | A/D converter | | | 10-bit wide, This is equipped with an 8-bit comparator function. | | | | | | | Analog in | put | 2 channel (AIN0 pin, AIN1 pin) | | | | | | Interrupt | Sources | | 4 (one for external, two for timer, one for A/D) | | | | | | | Nesting | | 1 level | | | | | | Subroutine ne | sting | | 8 levels | | | | | | Device structu | ire | | CMOS silicon gate | | | | | | Package | | | 20-pin plastic molded SOP (PRSP0020DA-A) | | | | | | Operating tem | • | ange | −20 °C to 85 °C | | | | | | Supply voltage | 9 | | 2.7 to 5.5 V (System is in the reset state when the voltage is under the detection voltage of voltage drop detection circuit) | | | | | | Power dissipation | Active mo | de | 1.7 mA (Ta=25°C, VDD = 5.0 V, 4.0 MHz oscillation frequency, in high-speed mode, output transistors in the cut-off state) | | | | | | (typical value) | RAM back | k-up mode | 0.1 $\mu$ A (Ta=25°C, VDD = 5 V, output transistors in the cut-off state) | | | | | ## **PIN DESCRIPTION** | Pin | Name | Input/Output | Function | |-----------|---------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD | Power supply | _ | Connected to a plus power supply. | | Vss | Ground | _ | Connected to a 0 V power supply. | | CNVss | CNVss | _ | Connect CNVss to Vss and apply "L" (0V) to CNVss certainly. | | RESET | Reset input/output | I/O | An N-channel open-drain I/O pin for a system reset. When the watchdog timer, the built-in power-on reset or the voltage drop detection circuit causes the system to be reset, the RESET pin outputs "L" level. | | XIN | System clock input | Input | I/O pins of the system clock generating circuit. When using a ceramic resonator, connect | | Хоит | System clock output | Output | it between pins XIN and XOUT. A feedback resistor is built-in between them. When using the RC oscillation, connect a resistor and a capacitor to XIN, and leave XOUT pin open. | | D0-D3 | I/O port D | I/O | Each pin of port D has an independent 1-bit wide I/O function. Each pin has an output latch. For input use, set the latch of the specified bit to "1." Input is examined by skip decision. The output structure is N-channel open-drain. Ports D2 and D3 are equipped with a pull-up function and a key-on wakeup function. Both functions can be switched by software. Ports D2 and D3 are also used as ports C and K, respectively. | | P00-P03 | I/O | I/O | Port P0 serves as a 4-bit I/O port, and it can be used as inputs when the output latch is set to "1." The output structure is N-channel open-drain. Port P0 has a key-on wakeup function and a pull-up function. Both functions can be switched by software. | | P10-P13 | I/O port P1 | I/O | Port P1 serves as a 4-bit I/O port, and it can be used as inputs when the output latch is set to "1." The output structure is N-channel open-drain. Port P1 has a key-on wakeup function and a pull-up function. Both functions can be switched by software. Ports P12 and P13 are also used as CNTR and INT, respectively. | | P20, P21 | I/O port P2 | I/O | Port P2 serves as a 2-bit I/O port, and it can be used as inputs when the output latch is set to "1." The output structure is N-channel open-drain. Port P2 has a key-on wakeup function and a pull-up function. Both functions can be switched by software. Ports P20 and P21 are also used as AINO and AIN1, respectively. | | Port C | I/O port C | I/O | 1-bit I/O port. Port C can be used as inputs when the output latch is set to "1." The output structure is N-channel open-drain. Port C has a key-on wakeup function and a pull-up function. Both functions can be switched by software. Port C is also used as port D2. | | Port K | I/O port K | I/O | 1-bit I/O port. Port K can be used as inputs when the output latch is set to "1." The output structure is N-channel open-drain. Port K has a key-on wakeup function and a pull-up function. Both functions can be switched by software. Port K is also used as port D3. | | CNTR | Timer input/output | I/O | CNTR pin has the function to input the clock for the timer 2 event counter, and to output the timer 1 or timer 2 underflow signal divided by 2. This pin is also used as port P12. | | INT | Interrupt input | Input | INT pin accepts external interrupts. It has the key-on wakeup function which can be switched by software. This pin is also used as port P13. | | AIN0-AIN1 | Analog input | Input | A/D converter analog input pins. AIN0 and AIN1 are also used as ports P20 and P21, respectively. | # **MULTIFUNCTION** | Pin | Multifunction | Pin | Multifunction | Pin | Multifunction | Pin | Multifunction | |----------------|---------------|------|---------------|-----|---------------|------|---------------| | D <sub>2</sub> | С | С | D2 | P20 | AIN0 | AIN0 | P20 | | D3 | K | K | D3 | P21 | AIN1 | AIN1 | P21 | | P12 | CNTR | CNTR | P12 | | | | | | P13 | INT | INT | P13 | | | | | - Notes 1: Pins except above have just single function. 2: The input/output of D2, D3, P12 and P13 can be used even when C, K, CNTR (input) and INT are selected. - 3: The input of P12 can be used even when CNTR (output) is selected. - 4: The input/output of P20, P21 can be used even when AIN0, AIN1 are selected. ## **DEFINITION OF CLOCK AND CYCLE** Operation source clock The operation source clock is the source clock to operate this product. In this product, the following clocks are used. - External ceramic resonator - External RC oscillation - Clock (f(XIN)) by the external clock - Clock (f(RING)) of the on-chip oscillator which is the internal oscillator. - System clock The system clock is the basic clock for controlling this product. The system clock is selected by the bits 2 and 3 of the clock control register MR. Table Selection of system clock | Regist | er MR | System clock | Operation mode | |--------|----------------|-----------------------|-------------------| | MR3 | 3 MR2 (Note 1) | | | | 0 | 0 | f(XIN) or f(RING) | High-speed mode | | 0 | 1 | f(XIN)/2 or f(RING)/2 | Middle-speed mode | | 1 | 0 | f(XIN)/4 or f(RING)/4 | Low-speed mode | | 1 | 1 | f(XIN)/8 or f(RING)/8 | Default mode | **Notes 1:** The on-chip oscillator clock is f(RING), the clock by the ceramic resonator, RC oscillation or external clock is f(XIN). **2:** The default mode is selected after system is released from reset and is returned from RAM back-up. #### Instruction clock The instruction clock is a signal derived by dividing the system clock by 3. The one instruction clock cycle generates the one machine cycle. #### Machine cycle The machine cycle is the standard cycle required to execute the instruction. #### PORT FUNCTION | Port | Pin | Input<br>Output | Output structure | I/O<br>unit | Control instructions | Control registers | Remark | |---------|----------------------------------|-----------------|----------------------|-------------|-----------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------| | Port D | D0, D1<br>D2/C<br>D3/K | I/O<br>(4) | N-channel open-drain | 1 | SD, RD<br>SZD, CLD<br>SCP, RCP<br>SNZCP<br>IAK, OKA | PU2, K2 | Built-in programmable pull-up functions<br>Key-on wakeup functions<br>(programmable) | | Port P0 | P00-P03 | I/O<br>(4) | N-channel open-drain | 4 | OP0A<br>IAP0 | PU0, K0 | Built-in programmable pull-up<br>functions<br>Key-on wakeup functions<br>(programmable) | | Port P1 | P10, P11<br>P12/CNTR,<br>P13/INT | I/O<br>(4) | N-channel open-drain | 4 | OP1A<br>IAP1 | PU1, K1<br>W6, I1 | Built-in programmable pull-up functions<br>Key-on wakeup functions<br>(programmable) | | Port P2 | P20/AIN0<br>P21/AIN1 | I/O<br>(2) | N-channel open-drain | 2 | OP2A<br>IAP2 | PU2, K2<br>Q1 | Built-in programmable pull-up functions<br>Key-on wakeup functions<br>(programmable) | # **CONNECTIONS OF UNUSED PINS** | Pin | Connection | Usage condition | | | | |-------------------|-------------------------------------|------------------------------------------------------------------------------------|--|--|--| | XIN | Connect to Vss. | System operates by the on-chip oscillator. (Note 1) | | | | | Хоит | Open. | System operates by the external clock. | | | | | | | (The ceramic resonator is selected with the CMCK instruction.) | | | | | | | System operates by the RC oscillator. | | | | | | | (The RC oscillation is selected with the CRCK instruction.) | | | | | | | System operates by the on-chip oscillator. (Note 1) | | | | | D0, D1 | Open. (Output latch is set to "1.") | | | | | | | Open. (Output latch is set to "0.") | | | | | | | Connect to Vss. | | | | | | D2/C | Open. (Output latch is set to "1.") | The key-on wakeup function is not selected. (Note 4) | | | | | D <sub>3</sub> /K | Open. (Output latch is set to "0.") | ") The pull-up function and the key-on wakeup function are not selected. (Notes 2 | | | | | | Connect to Vss. | The pull-up function and the key-on wakeup function are not selected. (Notes 2, 3) | | | | | P00-P03 | Open. (Output latch is set to "1.") | The key-on wakeup function is not selected. (Note 4) | | | | | | Open. (Output latch is set to "0.") | The pull-up function and the key-on wakeup function are not selected. (Notes 2, 3) | | | | | | Connect to Vss. | The pull-up function and the key-on wakeup function are not selected. (Notes 2, 3) | | | | | P10, P11 | Open. (Output latch is set to "1.") | The key-on wakeup function is not selected. (Note 4) | | | | | P12/CNTR | Open. (Output latch is set to "0.") | The pull-up function and the key-on wakeup function are not selected. (Notes 2, 3) | | | | | | Connect to Vss. | The pull-up function and the key-on wakeup function are not selected. (Notes 2, 3) | | | | | P13/INT | Open. (Output latch is set to "1.") | The key-on wakeup function is not selected. The input to INT pin is disabled. | | | | | | | (Notes 4, 5) | | | | | | Open. (Output latch is set to "0.") | The pull-up function and the key-on wakeup function are not selected. (Notes 2, 3) | | | | | | Connect to Vss. | The pull-up function and the key-on wakeup function are not selected. (Notes 2, 3) | | | | | P20/AIN0 | Open. (Output latch is set to "1.") | The key-on wakeup function is not selected. (Note 4) | | | | | P21/AIN1 | Open. (Output latch is set to "0.") | The pull-up function and the key-on wakeup function are not selected. (Notes 2, 3) | | | | | | Connect to Vss. | The pull-up function and the key-on wakeup function are not selected. (Notes 2, 3) | | | | Notes 1: When the ceramic resonator or the RC oscillation is not selected by program, system operates by the on-chip oscillator (internal oscillator). - 2: When the pull-up function is left valid, the supply current is increased. Do not select the pull-up function. - 3: When the key-on wakeup function is left valid, the system returns from the RAM back-up state immediately after going into the RAM back-up state. Do not select the key-on wakeup function. - 4: When selecting the key-on wakeup function, select also the pull-up function. - 5: Clear the bit 3 (I13) of register I1 to "0" to disable to input to INT pin (after reset: I13 = "0") ## (Note when connecting to Vss) • Connect the unused pins to Vss using the thickest wire at the shortest distance against noise. Port block diagram (1) Port block diagram (2) Port block diagram (3) Port block diagram (4) External interrupt circuit structure # FUNCTION BLOCK OPERATIONS CPU #### (1) Arithmetic logic unit (ALU) The arithmetic logic unit ALU performs 4-bit arithmetic such as 4-bit data addition, comparison, AND operation, OR operation, and bit manipulation. ## (2) Register A and carry flag Register A is a 4-bit register used for arithmetic, transfer, exchange, and I/O operation. Carry flag CY is a 1-bit flag that is set to "1" when there is a carry with the AMC instruction (Figure 1). It is unchanged with both A n instruction and AM instruction. The value of Ao is stored in carry flag CY with the RAR instruction (Figure 2). Carry flag CY can be set to "1" with the SC instruction and cleared to "0" with the RC instruction. ### (3) Registers B and E Register B is a 4-bit register used for temporary storage of 4-bit data, and for 8-bit data transfer together with register A. Register E is an 8-bit register. It can be used for 8-bit data transfer with register B used as the high-order 4 bits and register A as the low-order 4 bits (Figure 3). Register E is undefined after system is released from reset and returned from the RAM back-up. Accordingly, set the initial value. #### (4) Register D Register D is a 3-bit register. It is used to store a 7-bit ROM address together with register A and is used as a pointer within the specified page when the TABP p, BLA p, or BMLA p instruction is executed (Figure 4). Register D is undefined after system is released from reset and returned from the RAM back-up. Accordingly, set the initial value. Fig. 1 AMC instruction execution example Fig. 2 RAR instruction execution example Fig. 3 Registers A, B and register E Fig. 4 TABP p instruction execution example ### (5) Stack registers (SKs) and stack pointer (SP) Stack registers (SKs) are used to temporarily store the contents of program counter (PC) just before branching until returning to the original routine when; - branching to an interrupt service routine (referred to as an interrupt service routine), - · performing a subroutine call, or - executing the table reference instruction (TABP p). Stack registers (SKs) are eight identical registers, so that subroutines can be nested up to 8 levels. However, one of stack registers is used respectively when using an interrupt service routine and when executing a table reference instruction. Accordingly, be careful not to over the stack when performing these operations together. The contents of registers SKs are destroyed when 8 levels are exceeded. The register SK nesting level is pointed automatically by 3-bit stack pointer (SP). The contents of the stack pointer (SP) can be transferred to register A with the TASP instruction. Figure 5 shows the stack registers (SKs) structure. Figure 6 shows the example of operation at subroutine call. # (6) Interrupt stack register (SDP) Interrupt stack register (SDP) is a 1-stage register. When an interrupt occurs, this register (SDP) is used to temporarily store the contents of data pointer, carry flag, skip flag, register A, and register B just before an interrupt until returning to the original routine. Unlike the stack registers (SKs), this register (SDP) is not used when executing the subroutine call instruction and the table reference instruction. #### (7) Skip flag Skip flag controls skip decision for the conditional skip instructions and continuous described skip instructions. When an interrupt occurs, the contents of skip flag is stored automatically in the interrupt stack register (SDP) and the skip condition is retained. Stack pointer (SP) points "7" at reset or returning from RAM back-up mode. It points "0" by executing the first BM instruction, and the contents of program counter is stored in SKo. When the BM instruction is executed after eight stack registers are used ((SP) = 7), (SP) = 0 and the contents of SKo is destroyed. Fig. 5 Stack registers (SKs) structure Fig. 6 Example of operation at subroutine call ## (8) Program counter (PC) Program counter (PC) is used to specify a ROM address (page and address). It determines a sequence in which instructions stored in ROM are read. It is a binary counter that increments the number of instruction bytes each time an instruction is executed. However, the value changes to a specified address when branch instructions, subroutine call instructions, return instructions, or the table reference instruction (TABP p) is executed. Program counter consists of PCH (most significant bit to bit 7) which specifies to a ROM page and PCL (bits 6 to 0) which specifies an address within a page. After it reaches the last address (address 127) of a page, it specifies address 0 of the next page (Figure 7). Make sure that the PCH does not specify after the last page of the built-in ROM. #### (9) Data pointer (DP) Data pointer (DP) is used to specify a RAM address and consists of registers Z, X, and Y. Register Z specifies a RAM file group, register X specifies a file, and register Y specifies a RAM digit (Figure 8). Register Y is also used to specify the port D bit position. When using port D, set the port D bit position to register Y certainly and execute the SD, RD, or SZD instruction (Figure 9). #### • Note Register Z of data pointer is undefined after system is released from reset Also, registers Z, X and Y are undefined in the RAM back-up. After system is returned from the RAM back-up, set these registers. Fig. 7 Program counter (PC) structure Fig. 8 Data pointer (DP) structure Fig. 9 SD instruction execution example ## **PROGRAM MEMOY (ROM)** The program memory is a mask ROM. 1 word of ROM is composed of 10 bits. ROM is separated every 128 words by the unit of page (addresses 0 to 127). Table 1 shows the ROM size and pages. Figure 10 shows the ROM map of M34501M4. Table 1 ROM size and pages | Part number | ROM (PROM) size<br>(X 10 bits) | Pages | |-------------|--------------------------------|--------------| | M34501M2 | 2048 words | 16 (0 to 15) | | M34501M4 | 4096 words | 32 (0 to 31) | | M34501E4 | 4096 words | 32 (0 to 31) | A part of page 1 (addresses 008016 to 00FF16) is reserved for interrupt addresses (Figure 11). When an interrupt occurs, the address (interrupt address) corresponding to each interrupt is set in the program counter, and the instruction at the interrupt address is executed. When using an interrupt service routine, write the instruction generating the branch to that routine at an interrupt address. Page 2 (addresses 010016 to 017F16) is the special page for subroutine calls. Subroutines written in this page can be called from any page with the 1-word instruction (BM). Subroutines extending from page 2 to another page can also be called with the BM instruction when it starts on page 2. ROM pattern (bits 7 to 0) of all addresses can be used as data areas with the TABP p instruction. Fig. 10 ROM map of M34501M4/M34501E4 Fig. 11 Page 1 (addresses 008016 to 00FF16) structure ## **DATA MEMORY (RAM)** 1 word of RAM is composed of 4 bits, but 1-bit manipulation (with the SB j, RB j, and SZB j instructions) is enabled for the entire memory area. A RAM address is specified by a data pointer. The data pointer consists of registers Z, X, and Y. Set a value to the data pointer certainly when executing an instruction to access RAM. Table 2 shows the RAM size. Figure 12 shows the RAM map. #### • Note Register Z of data pointer is undefined after system is released from reset. Also, registers Z, X and Y are undefined in the RAM back-up. After system is returned from the RAM back-up, set these registers. Table 2 RAM size | Part number | RAM size | |-------------|--------------------------------| | M34501M2 | 128 words X 4 bits (512 bits) | | M34501M4 | 256 words X 4 bits (1024 bits) | | M34501E4 | 256 words X 4 bits (1024 bits) | Fig. 12 RAM map #### INTERRUPT FUNCTION The interrupt type is a vectored interrupt branching to an individual address (interrupt address) according to each interrupt source. An interrupt occurs when the following 3 conditions are satisfied. - An interrupt activated condition is satisfied (request flag = "1") - Interrupt enable bit is enabled ("1") - Interrupt enable flag is enabled (INTE = "1") Table 3 shows interrupt sources. (Refer to each interrupt request flag for details of activated conditions.) ## (1) Interrupt enable flag (INTE) The interrupt enable flag (INTE) controls whether the every interrupt enable/disable. Interrupts are enabled when INTE flag is set to "1" with the EI instruction and disabled when INTE flag is cleared to "0" with the DI instruction. When any interrupt occurs, the INTE flag is automatically cleared to "0," so that other interrupts are disabled until the EI instruction is executed. #### (2) Interrupt enable bit Use an interrupt enable bit of interrupt control registers V1 and V2 to select the corresponding interrupt or skip instruction. Table 4 shows the interrupt request flag, interrupt enable bit and skip instruction. Table 5 shows the interrupt enable bit function. ## (3) Interrupt request flag When the activated condition for each interrupt is satisfied, the corresponding interrupt request flag is set to "1." Each interrupt request flag is cleared to "0" when either; - an interrupt occurs, or - the next instruction is skipped with a skip instruction. Each interrupt request flag is set when the activated condition is satisfied even if the interrupt is disabled by the INTE flag or its interrupt enable bit. Once set, the interrupt request flag retains set until a clear condition is satisfied. Accordingly, an interrupt occurs when the interrupt disable state is released while the interrupt request flag is set. If more than one interrupt request flag is set when the interrupt disable state is released, the interrupt priority level is as follows shown in Table 3. **Table 3 Interrupt sources** | Priority<br>level | Interrupt name | Activated condition | Interrupt address | |-------------------|----------------------|------------------------------|---------------------| | 1 | External 0 interrupt | Level change of INT pin | Address 0 in page 1 | | 2 | Timer 1 interrupt | Timer 1 underflow | Address 4 in page 1 | | 3 | Timer 2 interrupt | Timer 2 underflow | Address 6 in page 1 | | 4 | A/D interrupt | Completion of A/D conversion | Address C in page 1 | Table 4 Interrupt request flag, interrupt enable bit and skip instruction | Interrupt name | Interrupt request flag | Skip instruction | Interrupt enable bit | |----------------------|------------------------|------------------|----------------------| | External 0 interrupt | EXF0 | SNZ0 | V10 | | Timer 1 interrupt | T1F | SNZT1 | V12 | | Timer 2 interrupt | T2F | SNZT2 | V13 | | A/D interrupt | ADF | SNZAD | V22 | Table 5 Interrupt enable bit function | Interrupt enable bit | Occurrence of interrupt | Skip instruction | |----------------------|-------------------------|------------------| | 1 | Enabled | Invalid | | 0 | Disabled | Valid | ## (4) Internal state during an interrupt The internal state of the microcomputer during an interrupt is as follows (Figure 14). - Program counter (PC) - An interrupt address is set in program counter. The address to be executed when returning to the main routine is automatically stored in the stack register (SK). - Interrupt enable flag (INTE) INTE flag is cleared to "0" so that interrupts are disabled. - Interrupt request flag Only the request flag for the current interrupt source is cleared to "0." - Data pointer, carry flag, skip flag, registers A and B The contents of these registers and flags are stored automatically in the interrupt stack register (SDP). ## (5) Interrupt processing When an interrupt occurs, a program at an interrupt address is executed after branching a data store sequence to stack register. Write the branch instruction to an interrupt service routine at an interrupt address. Use the RTI instruction to return from an interrupt service routine. Interrupt enabled by executing the EI instruction is performed after executing 1 instruction (just after the next instruction is executed). Accordingly, when the EI instruction is executed just before the RTI instruction, interrupts are enabled after returning the main routine. (Refer to Figure 13) Fig. 13 Program example of interrupt processing Fig. 14 Internal state when interrupt occurs Fig. 15 Interrupt system diagram # (6) Interrupt control registers Interrupt control register V1 Interrupt enable bits of external 0, timer 1 and timer 2 are assigned to register V1. Set the contents of this register through register A with the TV1A instruction. The TAV1 instruction can be used to transfer the contents of register V1 to register A. • Interrupt control register V2 The A/D interrupt enable bit is assigned to register V2. Set the contents of this register through register A with the TV2A instruction. The TAV2 instruction can be used to transfer the contents of register V2 to register A. Table 6 Interrupt control registers | | Interrupt control register V1 | | reset : 00002 | at RAM back-up : 00002 | R/W | |------|---------------------------------------|---|-----------------------------------------------------------|-----------------------------------------------------------|-----| | 1/12 | V13 Timer 2 interrupt enable bit | | Interrupt disabled ( | (SNZT2 instruction is valid) | | | V 13 | | | Interrupt enabled ( | Interrupt enabled (SNZT2 instruction is invalid) (Note 2) | | | V/10 | V12 Timer 1 interrupt enable bit | | Interrupt disabled (SNZT1 instruction is valid) | | | | V 12 | | | Interrupt enabled (SNZT1 instruction is invalid) (Note 2) | | | | V11 | V11 Not used | | This bit has no function, but read/write is enabled. | | | | V 11 | Not used | 1 | This bit has no function, but read/write is enabled. | | | | V/10 | V10 External 0 interrupt enable bit - | | Interrupt disabled (SNZ0 instruction is valid) | | | | V 10 | | | Interrupt enabled (SNZ0 instruction is invalid) (Note 2) | | 1 | | Interrupt control register V2 | | at reset : 00002 | | at RAM back-up : 00002 | R/W | |-------------------------------|------------------------------|------------------|-----------------------------------------------------------|------------------------|-----| | 1/20 | Not used | 0 | This bit has no for | | | | V23 | V23 Not used | | This bit has no function, but read/write is enabled. | | | | 1/20 | V22 A/D interrupt enable bit | | Interrupt disabled (SNZAD instruction is valid) | | | | V Z 2 | | | Interrupt enabled (SNZAD instruction is invalid) (Note 2) | | | | \/24 | V21 Not used | | This bit has no function, but read/write is enabled. | | | | V Z 1 | V21 Not used | | This bit has no fallotion, but road/write is chabled. | | | | 1/20 | V20 Not used | | This bit has no function, but read/write is enabled. | | | | V 20 | | | | | | Notes 1: "R" represents read enabled, and "W" represents write enabled. #### (7) Interrupt sequence Interrupts only occur when the respective INTE flag, interrupt enable bits (V10, V12, V13, V22), and interrupt request flag are "1." The interrupt actually occurs 2 to 3 machine cycles after the cycle in which all three conditions are satisfied. The interrupt occurs after 3 machine cycles only when the three interrupt conditions are satisfied on execution of other than one-cycle instructions (Refer to Figure 16). <sup>2:</sup> These instructions are equivalent to the NOP instruction. Fig. 16 Interrupt sequence #### **EXTERNAL INTERRUPTS** The 4501 Group has the external 0 interrupt. An external interrupt request occurs when a valid waveform is input to an interrupt input pin (edge detection). The external interrupt can be controlled with the interrupt control register I1. Table 7 External interrupt activated conditions | Name | Input pin | Activated condition | Valid waveform selection bit | |----------------------|-----------|--------------------------------------------|------------------------------| | External 0 interrupt | INT | When the next waveform is input to INT pin | <b>I</b> 11 | | | | Falling waveform ("H"→"L") | l12 | | | | Rising waveform ("L"→"H") | | | | | Both rising and falling waveforms | | Fig. 17 External interrupt circuit structure #### (1) External 0 interrupt request flag (EXF0) External 0 interrupt request flag (EXF0) is set to "1" when a valid waveform is input to INT pin. The valid waveforms causing the interrupt must be retained at their level for 4 clock cycles or more of the system clock (Refer to Figure 16). The state of EXF0 flag can be examined with the skip instruction (SNZ0). Use the interrupt control register V1 to select the interrupt or the skip instruction. The EXF0 flag is cleared to "0" when an interrupt occurs or when the next instruction is skipped with the skip instruction. - External 0 interrupt activated condition - External 0 interrupt activated condition is satisfied when a valid waveform is input to INT pin. The valid waveform can be selected from rising waveform, falling waveform or both rising and falling waveforms. An example of how to use the external 0 interrupt is as follows. - ① Set the bit 3 of register I1 to "1" for the INT pin to be in the input enabled state. - 2 Select the valid waveform with the bits 1 and 2 of register I1. - 3 Clear the EXF0 flag to "0" with the SNZ0 instruction. - Set the NOP instruction for the case when a skip is performed with the SNZ0 instruction. - Set both the external 0 interrupt enable bit (V10) and the INTE flag to "1." The external 0 interrupt is now enabled. Now when a valid waveform is input to the INT pin, the EXF0 flag is set to "1" and the external 0 interrupt occurs. # (2) External interrupt control registers • Interrupt control register I1 Register I1 controls the valid waveform for the external 0 interrupt. Set the contents of this register through register A with the TI1A instruction. The TAI1 instruction can be used to transfer the contents of register I1 to register A. #### Table 8 External interrupt control register | | Interrupt control register I1 | | reset : 00002 | at RAM back-up : state retained | R/W | | |-----|--------------------------------------------|---|---------------------------------------------------------------------|---------------------------------------|--------------|--| | l13 | I13 INT pin input control bit (Note 2) | | INT pin input disab | INT pin input disabled | | | | 113 | in in put control bit (Note 2) | 1 | INT pin input enab | led | | | | | | | Falling waveform ("L" level of INT pin is recognized with the SNZI0 | | | | | 112 | Interrupt valid waveform for INT pin/ | 0 | instruction)/"L" level | | | | | 112 | return level selection bit (Note 2) | 4 | Rising waveform ( | "H" level of INT pin is recognized wi | th the SNZI0 | | | | | | instruction)/"H" level | | | | | l11 | INT pin edge detection circuit control bit | 0 | One-sided edge detected | | | | | ''' | in pin eage detection circuit control bit | | Both edges detected | | | | | l10 | INT pin | 0 | Disabled | | | | | 110 | timer 1 control enable bit | 1 | Enabled | | | | Notes 1: "R" represents read enabled, and "W" represents write enabled. <sup>2:</sup> When the contents of I12 and I13 are changed, the external interrupt request flag EXF0 may be set. Accordingly, clear EXF0 flag with the SNZ0 instruction when the bit 0 (V10) of register V1 to "0". In this time, set the NOP instruction after the SNZ0 instruction, for the case when a skip is performed with the SNZ0 instruction. ### (3) Notes on interrupts - ① Note [1] on bit 3 of register I1 When the input of the INT pin is controlled with the bit 3 of register I1 in software, be careful about the following notes. - Depending on the input state of the P13/INT pin, the external 0 interrupt request flag (EXF0) may be set when the bit 3 of register I1 is changed. In order to avoid the occurrence of an unexpected interrupt, clear the bit 0 of register V1 to "0" (refer to Figure 18<sup>(1)</sup>) and then, change the bit 3 of register I1. In addition, execute the SNZ0 instruction to clear the EXF0 flag to "0" after executing at least one instruction (refer to Figure 18②). Also, set the NOP instruction for the case when a skip is performed with the SNZ0 instruction (refer to Figure 18<sup>3</sup>). Fig. 18 External 0 interrupt program example-1 - ② Note [2] on bit 3 of register I1 - When the bit 3 of register I1 is cleared to "0", the RAM back-up mode is selected and the input of INT pin is disabled, be careful about the following notes. - When the key-on wakeup function of port P13 is not used (register K13 = "0"), clear bits 2 and 3 of register I1 before system enters to the RAM back-up mode. (refer to Figure 19①). Fig. 19 External 0 interrupt program example-2 - ③ Note [3] on bit 2 of register I1 When the interrupt valid waveform of the P13/INT pin is changed with the bit 2 of register I1 in software, be careful about the following notes. - Depending on the input state of the P13/INT pin, the external 0 interrupt request flag (EXF0) may be set when the bit 2 of register I1 is changed. In order to avoid the occurrence of an unexpected interrupt, clear the bit 0 of register V1 to "0" (refer to Figure 20①) and then, change the bit 2 of register I1 is changed. In addition, execute the SNZ0 instruction to clear the EXF0 flag to "0" after executing at least one instruction (refer to Figure 20②). Also, set the NOP instruction for the case when a skip is performed with the SNZ0 instruction (refer to Figure 20③). Fig. 20 External 0 interrupt program example-3 #### **TIMERS** The 4501 Group has the following timers. · Programmable timer The programmable timer has a reload register and enables the frequency dividing ratio to be set. It is decremented from a setting value n. When it underflows (count to n + 1), a timer interrupt request flag is set to "1," new data is loaded from the reload register, and count continues (auto-reload function). Fixed dividing frequency timer The fixed dividing frequency timer has the fixed frequency dividing ratio (n). An interrupt request flag is set to "1" after every n count of a count pulse. Fig. 21 Auto-reload function The 4501 Group timer consists of the following circuits. - Prescaler : frequency divider - Timer 1 : 8-bit programmable timer - Timer 2: 8-bit programmable timer (Timers 1 and 2 have the interrupt function, respectively) - 16-bit timer Prescaler and timers 1 and 2 can be controlled with the timer control registers W1, W2 and W6. The 16-bit timer is a free counter which is not controlled with the control register. Each function is described below. Table 9 Function related timers | Circuit | Structure | Count source | Frequency dividing ratio | Use of output signal | Control register | |--------------|-----------------------|--------------------------|--------------------------|---------------------------------|------------------| | Prescaler | Frequency divider | Instruction clock | 4, 16 | Timer 1 and 2 count sources | W1 | | Timer 1 | 8-bit programmable | Prescaler output (ORCLK) | 1 to 256 | Timer 2 count source | W1 | | | binary down counter | | | CNTR output | W2 | | | (link to INT input) | | | Timer 1 interrupt | W6 | | Timer 2 | 8-bit programmable | Timer 1 underflow | 1 to 256 | CNTR output | W2 | | | binary down counter | Prescaler output (ORCLK) | | Timer 2 interrupt | W6 | | | | CNTR input | | | | | | | System clock | | | | | 16-bit timer | 16-bit fixed dividing | Instruction clock | 65536 | Watchdog timer | | | | frequency binary down | | | (The 16th bit is counted twice) | | | | counter | | | | | Fig. 22 Timers structure **Table 10 Timer control registers** | | Timer control register W1 | at reset : 00002 | | at RAM back-up : 00002 | R/W | | | |---------------------------------------------|-------------------------------------------------------------------------|------------------|----------------------------------------------|--------------------------|-----|--|--| | \\\\10 | W13 Prescaler control bit | | Stop (state initialize | Stop (state initialized) | | | | | VV 13 | | | Operating | | | | | | \\\\10 | W12 Prescaler dividing ratio selection bit | | Instruction clock divided by 4 | | | | | | VV 12 | | | Instruction clock divided by 16 | | | | | | \\\\14 | W11 Timer 1 control bit | | Stop (state retained) | | | | | | VVIII | | | Operating | | | | | | W10 Timer 1 count start synchronous circuit | | 0 | Count start synchronous circuit not selected | | | | | | VV 10 | W <sub>10</sub> Timer 1 count start synchronous circuit control bit | | Count start synchronous circuit selected | | | | | | Timer control register W2 | | at reset : 00002 | | reset : 00002 | at RAM back-up : state retained | R/W | |---------------------------|-------------------------------------------|------------------|---|--------------------------------------|---------------------------------|-----| | W23 | Timer 2 control bit | ( | ) | Stop (state retained) | | | | VV23 | Timer 2 control bit | 1 | | Operating | | | | W22 | Timer 1 count auto-stop circuit selection | 0 | | Count auto-stop circuit not selected | | | | VV ZZ | bit (Note 2) | ^ | 1 | Count auto-stop circuit selected | | | | | | W21 W20 | | Count source | | | | W21 | | 0 | 0 | Timer 1 underflow | signal | | | | Timer 2 count source selection bits | | 1 | Prescaler output (ORCLK) | | | | W20 | | 1 | 0 | CNTR input | | | | | 1725 | | 1 | System clock | | | | Timer control register W6 | | at | at reset : 00002 at RAM back-up : state retained | | R/W | | |-------------------------------------|-------------------------------------|----|------------------------------------------------------|------------------------------------------------------|-----|--| | W63 | Not used | 0 | This hit has no fun | This bit has no function, but read/write is enabled. | | | | | Not used | | This bit has no fair | This bit has no function, but read/white is enabled. | | | | W62 | W62 Not used | | This bit has no function, but read/write is enabled. | | | | | 1 ***** | | | | | | | | W61 | W64 CNTD cutout coloration bit | | Timer 1 underflow signal divided by 2 output | | | | | VVOI | W61 CNTR output selection bit | | Timer 2 underflow signal divided by 2 output | | | | | W60 P12/CNTR function selection bit | | 0 | P12(I/O)/CNTR input (Note 3) | | | | | VV00 | W60 P12/CNTR function selection bit | | P12 (input)/CNTR input/output (Note 3) | | | | Notes 1: "R" represents read enabled, and "W" represents write enabled. - 2: This function is valid only when the timer 1 count start synchronization circuit is selected. - 3: CNTR input is valid only when CNTR input is selected as the timer 2 count source. # (1) Timer control registers #### • Timer control register W1 Register W1 controls the count operation of timer 1, the selection of count start synchronous circuit, and the frequency dividing ratio and count operation of prescaler. Set the contents of this register through register A with the TW1A instruction. The TAW1 instruction can be used to transfer the contents of register W1 to register A. • Timer control register W2 Register W2 controls the selection of timer 1 count auto-stop circuit, and the count operation and count source of timer 2. Set the contents of this register through register A with the TW2A instruction. The TAW2 instruction can be used to transfer the contents of register W2 to register A. • Timer control register W6 Register W6 controls the P12/CNTR pin function and the selection of CNTR output. Set the contents of this register through register A with the TW6A instruction. The TAW6 instruction can be used to transfer the contents of register W6 to register A.. ## (2) Prescaler Prescaler is a frequency divider. Its frequency dividing ratio can be selected. The count source of prescaler is the instruction clock. Use the bit 2 of register W1 to select the prescaler dividing ratio and the bit 3 to start and stop its operation. Prescaler is initialized, and the output signal (ORCLK) stops when the bit 3 of register W1 is cleared to "0." #### (3) Timer 1 (interrupt function) Timer 1 is an 8-bit binary down counter with the timer 1 reload register (R1). Data can be set simultaneously in timer 1 and the reload register (R1) with the T1AB instruction. Stop counting and then execute the T1AB instruction to set data to timer 1. Data can be written to reload register (R1) with the TR1AB instruction. When writing data to reload register R1 with the TR1AB instruction, the downcount after the underflow is started from the setting value of reload register R1. Timer 1 starts counting after the following process; - ① set data in timer 1, and - 2 set the bit 1 of register W1 to "1." However, INT pin input can be used as the start trigger for timer 1 count operation by setting the bit 0 of register W1 to "1." Also, in this time, the auto-stop function by timer 1 underflow can be performed by setting the bit 2 of register W2 to "1." When a value set is n, timer 1 divides the count source signal by n + 1 (n = 0 to 255). Once count is started, when timer 1 underflows (the next count pulse is input after the contents of timer 1 becomes "0"), the timer 1 interrupt request flag (T1F) is set to "1," new data is loaded from reload register R1, and count continues (auto-reload function). Data can be read from timer 1 with the TAB1 instruction. When reading the data, stop the counter and then execute the TAB1 instruction. # (4) Timer 2 (interrupt function) Timer 2 is an 8-bit binary down counter with the timer 2 reload register (R2). Data can be set simultaneously in timer 2 and the reload register (R2) with the T2AB instruction. Stop counting and then execute the T2AB instruction to set data to timer 2. Timer 2 starts counting after the following process; - 1) set data in timer 2, - ② select the count source with the bits 0 and 1 of register W2, and ③ set the bit 3 of register W2 to "1." When a value set is n, timer 2 divides the count source signal by n + 1 (n = 0 to 255). Once count is started, when timer 2 underflows (the next count pulse is input after the contents of timer 2 becomes "0"), the timer 2 interrupt request flag (T2F) is set to "1," new data is loaded from reload register R2, and count continues (auto-reload function). Data can be read from timer 2 with the TAB2 instruction. When reading the data, stop the counter and then execute the TAB2 instruction. ## (5) Timer interrupt request flags (T1F, T2F) Each timer interrupt request flag is set to "1" when each timer underflows. The state of these flags can be examined with the skip instructions (SNZT1, SNZT2). Use the interrupt control register V1 to select an interrupt or a skip instruction. An interrupt request flag is cleared to "0" when an interrupt occurs or when the next instruction is skipped with a skip instruction. ### (6) Count start synchronization circuit (timer 1) Timer 1 has the count start synchronous circuit which synchronizes the input of INT pin, and can start the timer count operation. Timer 1 count start synchronous circuit function is selected by setting the bit 0 of register W1 to "1." The control by INT pin input can be performed by setting the bit 0 of register I1 to "1." The count start synchronous circuit is set by level change ("H"→"L" or "L"→"H") of INT pin input. This valid waveform is selected by bits 1 (I11) and 2 (I12) of register I1 as follows; - I11 = "0": Synchronized with one-sided edge (falling or rising) - I11 = "1": Synchronized with both edges (both falling and rising) When register I11="0" (synchronized with the one-sided edge), the rising or falling waveform can be selected by the bit 2 of register I1; - I12 = "0": Falling waveform - I12 = "1": Rising waveform When timer 1 count start synchronous circuit is used, the count start synchronous circuit is set, the count source is input to each timer by inputting valid waveform to INT pin. Once set, the count start synchronous circuit is cleared by clearing the bit I10 to "0" or reset. However, when the count auto-stop circuit is selected (register W22 = "1"), the count start synchronous circuit is cleared (auto-stop) at the timer 1 underflow. # (7) Count auto-stop circuit (timer 1) Timer 1 has the count auto-stop circuit which is used to stop timer 1 automatically by the timer 1 underflow when the count start synchronous circuit is used. The count auto-stop cicuit is valid by setting the bit 2 of register W2 to "1". It is cleared by the timer 1 underflow and the count source to timer 1 is stopped. This function is valid only when the timer 1 count start synchronous circuit is selected. ### (8) Timer input/output pin (P12/CNTR pin) CNTR pin is used to input the timer 2 count source and output the timer 1 and timer 2 underflow signal divided by 2. The P12/CNTR pin function can be selected by bit 0 of register W6. The CNTR output signal can be selected by bit 1 of register W6. When the CNTR input is selected for timer 2 count source, timer 2 counts the falling waveform of CNTR input. #### (9) Precautions Note the following for the use of timers. - Prescaler - Stop the prescaler operation to change its frequency dividing ratio - · Count source - Stop timer 1 or 2 counting to change its count source. - Reading the count value Stop timer 1 or 2 counting and then execute the TAB1 or TAB2 instruction to read its data. - · Writing to the timer - Stop timer 1 or 2 counting and then execute the T1AB or T2AB instruction to write its data. - Writing to reload register R1 When writing data to reload register R1 while timer 1 is operating, avoid a timing when timer 1 underflows. Fig. 23 Count timing diagram at CNTR input Timer 1 and timer 2 count start timing and count time when operation starts Count starts from the first rising edge of the count source (2) after timer 1 and timer 2 operations start (1). Time to first underflow (3) is shorter (for up to 1 period of the count source) than time among next underflow (4) by the timing to start the timer and count source operations after count starts. When selecting CNTR input as the count source of timer 2, timer 2 operates synchronizing with the falling edge of CNTR input. Fig. 24 Timer count start timing and count time when operation starts (T1, T2) #### WATCHDOG TIMER Watchdog timer provides a method to reset the system when a program run-away occurs. Watchdog timer consists of timer WDT(16-bit binary counter), watchdog timer enable flag (WEF), and watchdog timer flags (WDF1, WDF2). The timer WDT downcounts the instruction clocks as the count source from "FFFF16" after system is released from reset. After the count is started, when the timer WDT underflow occurs (after the count value of timer WDT reaches "FFFF16," the next count pulse is input), the WDF1 flag is set to "1." If the WRST instruction is never executed until the timer WDT underflow occurs (until timer WDT counts 65534), WDF2 flag is set to "1," and the RESET pin outputs "L" level to reset the microcomputer. Execute the WRST instruction at each period of 65534 machine cycle or less by software when using watchdog timer to keep the microcomputer operating normally. When the WEF flag is set to "1" after system is released from reset, the watchdog timer function is valid. When the DWDT instruction and the WRST instruction are executed continuously, the WEF flag is cleared to "0" and the watchdog timer function is invalid. The WEF flag is set to "1" at system reset or RAM back-up mode. The WRST instruction has the skip function. When the WRST instruction is executed while the WDF1 flag is "1", the WDF1 flag is cleared to "0" and the next instruction is skipped. When the WRST instruction is executed while the WDF1 flag is "0", the next instruction is not skipped. The skip function of the WRST instruction can be used even when the watchdog timer function is invalid. - ① After system is released from reset (= after program is started), timer WDT starts count down. - 2 When timer WDT underflow occurs, WDF1 flag is set to "1." - ③ When the WRST instruction is executed, WDF1 flag is cleared to "0," the next instruction is skipped. - When timer WDT underflow occurs while WDF1 flag is "1," WDF2 flag is set to "1" and the watchdog reset signal is output. - ⑤ The output transistor of RESET pin is turned "ON" by the watchdog reset signal and system reset is executed. Note: The number of count is equal to the number of machine cycle because the count source of watchdog timer is the instruction clock. Fig. 25 Watchdog timer function When the watchdog timer is used, clear the WDF1 flag at the period of 65534 machine cycles or less with the WRST instruction. When the watchdog timer is not used, execute the DWDT instruction and the WRST instruction continuously (refer to Figure 26). The watchdog timer is not stopped with only the DWDT instruction. The contents of WDF1 flag and timer WDT are initialized at the RAM back-up mode. When using the watchdog timer and the RAM back-up mode, initialize the WDF1 flag with the WRST instruction just before the microcomputer enters the RAM back-up state (refer to Figure 27). The watchdog timer function is valid after system is returned from the RAM back-up. When not using the watchdog timer function, execute the DWDT instruction and the WRST instruction continuously every system is returned from the RAM back-up, and stop the watchdog timer function. ``` WRST; WDF1 flag cleared DI DWDT; Watchdog timer function enabled/disabled WRST; WEF and WDF1 flags cleared ``` Fig. 26 Program example to start/stop watchdog timer ``` WRST; WDF1 flag cleared NOP DI; Interrupt disabled EPOF; POF instruction enabled POF ↓ Oscillation stop (RAM back-up mode) ``` Fig. 27 Program example to enter the RAM back-up mode when using the watchdog timer #### A/D CONVERTER The 4501 Group has a built-in A/D conversion circuit that performs conversion by 10-bit successive comparison method. Table 11 shows the characteristics of this A/D converter. This A/D converter can also be used as an 8-bit comparator to compare analog voltages input from the analog input pin with preset values. Table 11 A/D converter characteristics | Parameter | Characteristics | |-------------------|-----------------------------------------------------------------| | Conversion format | Successive comparison method | | Resolution | 10 bits | | Relative accuracy | Linearity error: ±2LSB | | | Differential non-linearity error: ±0.9LSB | | Conversion speed | 46.5 $\mu$ s (High-speed mode at 4.0 MHz oscillation frequency) | | Analog input pin | 2 | Fig. 28 A/D conversion circuit structure Table 12 A/D control registers | | A/D control register Q1 | at r | | reset : 00002 | at RAM back-up : state retained R/W | | |--------------------------------------|----------------------------------|------|-----|------------------------------------------------------|-------------------------------------|--| | Q13 | A/D operation mode selection bit | С | ) | A/D conversion mode | | | | Q13 | Operation mode selection bit | 1 | | Comparator mode | | | | Q12 | Not used | 0 | | This bit has no function, but read/write is enabled. | | | | | | | Q10 | | Selected pins | | | Q11 | Q11 | | 0 | AIN0 | | | | Analog input pin selection bits Q10 | | 0 | 1 | AIN1 | | | | | | 1 | 0 | Not available | | | | | Q10 | | 1 | Not available | | | Note: "R" represents read enabled, and "W" represents write enabled. ## (1) Operating at A/D conversion mode The A/D conversion mode is set by setting the bit 3 of register Q1 to "0." ## (2) Successive comparison register AD Register AD stores the A/D conversion result of an analog input in 10-bit digital data format. The contents of the high-order 8 bits of this register can be stored in register B and register A with the TABAD instruction. The contents of the low-order 2 bits of this register can be stored into the high-order 2 bits of register A with the TALA instruction. However, do not execute these instructions during A/D conversion. When the contents of register AD is n, the logic value of the comparison voltage V<sub>ref</sub> generated from the built-in DA converter can be obtained with the reference voltage V<sub>DD</sub> by the following formula: Logic value of comparison voltage Vref $$Vref = \frac{V_{DD}}{1024} \times n$$ n: The value of register AD (n = 0 to 1023) #### (3) A/D conversion completion flag (ADF) A/D conversion completion flag (ADF) is set to "1" when A/D conversion completes. The state of ADF flag can be examined with the skip instruction (SNZAD). Use the interrupt control register V2 to select the interrupt or the skip instruction. The ADF flag is cleared to "0" when the interrupt occurs or when the next instruction is skipped with the skip instruction. #### (4) A/D conversion start instruction (ADST) A/D conversion starts when the ADST instruction is executed. The conversion result is automatically stored in the register AD. ## (5) A/D control register Q1 Register Q1 is used to select the operation mode and one of analog input pins. # (6) Operation description A/D conversion is started with the A/D conversion start instruction (ADST). The internal operation during A/D conversion is as follows: - 1 When the A/D conversion starts, the register AD is cleared to "00016." - ② Next, the topmost bit of the register AD is set to "1," and the comparison voltage Vref is compared with the analog input voltage VIN. - ③ When the comparison result is V<sub>ref</sub> < V<sub>IN</sub>, the topmost bit of the register AD remains set to "1." When the comparison result is V<sub>ref</sub> > V<sub>IN</sub>, it is cleared to "0." The 4501 Group repeats this operation to the lowermost bit of the register AD to convert an analog value to a digital value. A/D conversion stops after 62 machine cycles (46.5 $\mu$ s when f(XIN) = 4.0 MHz in high-speed mode) from the start, and the conversion result is stored in the register AD. An A/D interrupt activated condition is satisfied and the ADF flag is set to "1" as soon as A/D conversion completes (Figure 29). Comparison voltage (Vref) value At starting conversion Change of successive comparison register AD VDD 1 0 0 0 0 1st comparison 2 VDD VDD **\***1 1 0 0 0 0 2nd comparison 2 4 Vdd Vdd Vdd **\*1** \*2 n 0 0 3rd comparison 2 4 8 A/D conversion result After 10th comparison VDD Vdd \*Α completes 2 1024 Table 13 Change of successive comparison register AD during A/D conversion \*1: 1st comparison result\*2: 2nd comparison result\*3: 3rd comparison result\*8: 8th comparison result \*9: 9th comparison result \*A: 10th comparison result ## (7) A/D conversion timing chart Figure 29 shows the A/D conversion timing chart. Fig. 29 A/D conversion timing chart #### (8) How to use A/D conversion How to use A/D conversion is explained using as example in which the analog input from P21/AIN1 pin is A/D converted, and the high-order 4 bits of the converted data are stored in address M(Z, X, Y) = (0, 0, 0), the middle-order 4 bits in address M(Z, X, Y) = (0, 0, 1), and the low-order 2 bits in address M(Z, X, Y) = (0, 0, 2) of RAM. The A/D interrupt is not used in this example. - ① Select the AIN1 pin function and A/D conversion mode with the register Q1 (refer to Figure 30). - ② Execute the ADST instruction and start A/D conversion. - ③ Examine the state of ADF flag with the SNZAD instruction to determine the end of A/D conversion. - Transfer the low-order 2 bits of converted data to the high-order 2 bits of register A (TALA instruction). - ® Transfer the high-order 8 bits of converted data to registers A and B (TABAD instruction). Fig. 30 Setting registers #### (9) Operation at comparator mode The A/D converter is set to comparator mode by setting bit 3 of the register Q1 to "1." Below, the operation at comparator mode is described. #### (10) Comparator register In comparator mode, the built-in DA comparator is connected to the 8-bit comparator register as a register for setting comparison voltages. The contents of register B is stored in the high-order 4 bits of the comparator register and the contents of register A is stored in the low-order 4 bits of the comparator register with the TADAB instruction. When changing from A/D conversion mode to comparator mode, the result of A/D conversion (register AD) is undefined. However, because the comparator register is separated from register AD, the value is retained even when changing from comparator mode to A/D conversion mode. Note that the comparator register can be written and read at only comparator mode. If the value in the comparator register is n, the logic value of comparison voltage V<sub>ref</sub> generated by the built-in DA converter can be determined from the following formula: Logic value of comparison voltage $$V_{ref} = \frac{V_{DD}}{256} \times n$$ n: The value of register AD (n = 0 to 255) #### (11) Comparison result store flag (ADF) In comparator mode, the ADF flag, which shows completion of A/D conversion, stores the results of comparing the analog input voltage with the comparison voltage. When the analog input voltage is lower than the comparison voltage, the ADF flag is set to "1." The state of ADF flag can be examined with the skip instruction (SNZAD). Use the interrupt control register V2 to select the interrupt or the skip instruction. The ADF flag is cleared to "0" when the interrupt occurs or when the next instruction is skipped with the skip instruction. # (12) Comparator operation start instruction (ADST instruction) In comparator mode, executing ADST starts the comparator operating. The comparator stops 8 machine cycles after it has started (6 $\mu$ s at f(XIN) = 4.0 MHz in high-speed mode). When the analog input voltage is lower than the comparison voltage, the ADF flag is set to "1." #### (13) Notes for the use of A/D conversion 1 Note the following when using the analog input pins also for port P2 function: Selection of analog input pins Even when P20/AIN0, P21/AIN1 are set to pins for analog input, they continue to function as port P2 input/output. Accordingly, when any of them are used as I/O port and others are used as analog input pins, make sure to set the outputs of pins that are set for analog input to "1." Also, the port input function of the pin functions as an analog input is undefined. TALA instruction When the TALA instruction is executed, the low-order 2 bits of register AD is transferred to the high-order 2 bits of register A, simultaneously, the low-order 2 bits of register A is "0." ## (14) Notes for the use of A/D conversion 2 Do not change the operating mode (both A/D conversion mode and comparator mode) of A/D converter with the bit 3 of register Q1 while the A/D converter is operating. When the operating mode of A/D converter is changed from the comparator mode to A/D conversion mode with the bit 3 of register Q1, note the following: - Clear the bit 2 of register V2 to "0" to change the operating mode of the A/D converter from the comparator mode to A/D conversion mode with the bit 3 of register Q1. - The A/D conversion completion flag (ADF) may be set when the operating mode of the A/D converter is changed from the comparator mode to the A/D conversion mode. Accordingly, set a value to the bit 3 of register Q1, and execute the SNZAD instruction to clear the ADF flag. Fig. 31 Comparator operation timing chart ## (15) Definition of A/D converter accuracy The A/D conversion accuracy is defined below (refer to Figure 32). · Relative accuracy ① Zero transition voltage (VoT) This means an analog input voltage when the actual A/D conversion output data changes from "0" to "1." ② Full-scale transition voltage (VFST) This means an analog input voltage when the actual A/D conversion output data changes from "1023" to "1022." 3 Linearity error This means a deviation from the line between VoT and VFST of a converted value between VoT and VFST. Differential non-linearity error This means a deviation from the input potential difference required to change a converter value between VoT and VFST by 1 LSB at the relative accuracy. · Absolute accuracy This means a deviation from the ideal characteristics between 0 to VDD of actual A/D conversion characteristics. Vn: Analog input voltage when the output data changes from "n" to "n+1" (n=0 to 1022) • 1LSB at relative accuracy $\rightarrow \frac{VFST-V0T}{1022}$ (V) • 1LSB at absolute accuracy $\rightarrow \frac{VDD}{1024}$ (V Fig. 32 Definition of A/D conversion accuracy #### **RESET FUNCTION** System reset is performed by applying "L" level to RESET pin for 1 machine cycle or more when the following condition is satisfied; the value of supply voltage is the minimum value or more of the recommended operating conditions. Then when "H" level is applied to $\overline{\text{RESET}}$ pin, software starts from address 0 in page 0. Fig. 33 Reset release timing Fig. 34 RESET pin input waveform and reset operation # (1) Power-on reset Reset can be automatically performed at power on (power-on reset) by the built-in power-on reset circuit. When the built-in power-on reset circuit is used, the time for the supply voltage to rise from 0 V to 2.0 V must be set to 100 $\mu$ s or less. If the rising time exceeds 100 $\mu$ s, connect a capacitor between the <u>RESET</u> pin and Vss at the shortest distance, and input "L" level to <u>RESET</u> pin until the value of supply voltage reaches the minimum operating voltage. Fig. 35 Structure of reset pin and its peripherals, and power-on reset operation Table 14 Port state at reset | Name | Function | State | |-----------------------------|----------|-----------------------------| | Do, D1 | Do, D1 | High-impedance (Note 1) | | D2/C, D3/K | D2, D3 | High-impedance (Notes 1, 2) | | P00, P01, P02, P03 | P00-P03 | High-impedance (Notes 1, 2) | | P10, P11, P12/CNTR, P13/INT | P10-P13 | High-impedance (Notes 1, 2) | | P20/AIN0, P21/AIN1 | P20, P21 | High-impedance (Notes 1, 2) | Notes 1: Output latch is set to "1." 2: Pull-up transistor is turned OFF. # (2) Internal state at reset Figure 36 shows internal state at reset (they are the same after system is released from reset). The contents of timers, registers, flags and RAM except shown in Figure 36 are undefined, so set the initial value to them. | Program counter (PC) | 0 0 0 0 0 0 0 0 0 0 0 0 0 | |------------------------------------------------|-------------------------------| | Address 0 in page 0 is set to program counter. | | | Interrupt enable flag (INTE) | 0 (Interrupt disabled) | | Power down flag (P) | 0 | | External 0 interrupt request flag (EXF0) | 0 | | Interrupt control register V1 | 0 0 0 0 (Interrupt disabled) | | Interrupt control register V2 | 0 0 0 0 (Interrupt disabled) | | Interrupt control register I1 | 0000 | | Timer 1 interrupt request flag (T1F) | 0 | | Timer 2 interrupt request flag (T2F) | 0 | | Watchdog timer flags (WDF1, WDF2) | 0 | | Watchdog timer enable flag (WEF) | | | Timer control register W1 | | | Timer control register W2 | | | Timer control register W6 | | | Clock control register MR | | | Key-on wakeup control register K0 | | | Key-on wakeup control register K1 | 0000 | | Key-on wakeup control register K2 | | | Pull-up control register PU0 | | | Pull-up control register PU1 | 0000 | | Pull-up control register PU2 | | | A/D conversion completion flag (ADF) | 0 | | A/D control register Q1 | 0 0 0 0 | | Carry flag (CY) | 0 | | Register A | 0 0 0 0 | | Register B | 0 0 0 0 | | Register D | x x x | | Register E | X X X X X X X X | | • Register X | | | Register Y | 0000 | | Register Z | XX | | Stack pointer (SP) | 1 1 1 | | Oscillation clock On-co | chip oscillator (operating) | | | Operating | | Ceramic resonator circuit | operating | Fig. 36 Internal state at reset #### **VOLTAGE DROP DETECTION CIRCUIT** The built-in voltage drop detection circuit is designed to detect a drop in voltage and to reset the microcomputer if the supply voltage drops below a set value. Fig. 37 Voltage drop detection circuit Fig. 38 Voltage drop detection circuit operation waveform example #### **RAM BACK-UP MODE** The 4501 Group has the RAM back-up mode. When the POF or POF2 instruction is executed continuously after the EPOF instruction, system enters the RAM back-up state. The POF or POF2 instruction is equal to the NOP instruction when the EPOF instruction is not executed before the POF or POF2 instruction As oscillation stops retaining RAM, the function of reset circuit and states at RAM back-up mode, current dissipation can be reduced without losing the contents of RAM. In the RAM back-up mode by the POF instruction, system enters the RAM back-up mode and the voltage drop detection cicuit keeps operating. In the RAM back-up mode by the POF2 instruction, all internal periperal functions stop. Table 15 shows the function and states retained at RAM back-up. Figure 39 shows the state transition. ### (1) Identification of the start condition Warm start (return from the RAM back-up state) or cold start (return from the normal reset state) can be identified by examining the state of the power down flag (P) with the SNZP instruction. # (2) Warm start condition When the external wakeup signal is input after the system enters the RAM back-up state by executing the EPOF instruction and POF or POF2 instruction continuously, the CPU starts executing the program from address 0 in page 0. In this case, the P flag is "1." #### (3) Cold start condition The CPU starts executing the program from address 0 in page 0 when: - reset pulse is input to RESET pin, or - reset by watchdog timer is performed, or - voltage drop detection circuit is detected by the voltage drop In this case, the P flag is "0." Table 15 Functions and states retained at RAM back-up | Forester | RAM b | ack-up | |----------------------------------------------|------------|------------| | Function | POF | POF2 | | Program counter (PC), registers A, B, | × | × | | carry flag (CY), stack pointer (SP) (Note 2) | | | | Contents of RAM | 0 | 0 | | Port level | (Note 6) | (Note 6) | | Selected oscillation circuit | 0 | 0 | | Timer control register W1 | X | X | | Timer control registers W2, W6 | 0 | 0 | | Clock control register MR | X | X | | Interrupt control registers V1, V2 | X | X | | Interrupt control register I1 | 0 | 0 | | Timer 1 function | × | × | | Timer 2 function | (Note 3) | (Note 3) | | A/D conversion function | X | X | | Voltage drop detection circuit | O (Note 5) | X | | A/D control register Q1 | 0 | 0 | | Pull-up control registers PU0 to PU2 | 0 | 0 | | Key-on wakeup control registers K0 to K2 | 0 | 0 | | External 0 interrupt request flag (EXF0) | X | X | | Timer 1 interrupt request flag (T1F) | X | X | | Timer 2 interrupt request flag (T2F) | (Note 3) | (Note 3) | | Watchdog timer flags (WDF1) | X (Note 4) | X (Note 4) | | Watchdog timer enable flag (WEF) | X | X | | 16-bit timer (WDT) | X (Note 4) | X (Note 4) | | A/D conversion completion flag (ADF) | × | × | | Interrupt enable flag (INTE) | × | X | Notes 1: "O" represents that the function can be retained, and "X" represents that the function is initialized. Registers and flags other than the above are undefined at RAM back-up, and set an initial value after returning. - 2: The stack pointer (SP) points the level of the stack register and is initialized to "7" at RAM back-up. - 3: The state of the timer is undefined. - 4: Initialize the watchdog timer flag WDF1 with the WRST instruction, and then execute the POF or POF2 instruction. - 5: This function is operating in the RAM back-up mode. When the voltage drop is detected, system reset occurs. - 6: As for the D2/C pin, the output latch of port C is set to "1" at the RAM back-up. However, the output latch of port D2 is retained. As for the other ports, their output levels are retained at the RAM back-up. ## (4) Return signal An external wakeup signal is used to return from the RAM back-up mode because the oscillation is stopped. Table 16 shows the return condition for each return source. # (5) Control registers · Key-on wakeup control register K0 Register K0 controls the port P0 key-on wakeup function. Set the contents of this register through register A with the TK0A instruction. In addition, the TAK0 instruction can be used to transfer the contents of register K0 to register A. - · Key-on wakeup control register K1 - Register K1 controls the port P1 key-on wakeup function. Set the contents of this register through register A with the TK1A instruction. In addition, the TAK1 instruction can be used to transfer the contents of register K0 to register A. - Key-on wakeup control register K2 Register K2 controls the ports P2, D2/C and D3/K key-on wakeup function. Set the contents of this register through register A with the TK2A instruction. In addition, the TAK2 instruction can be used to transfer the contents of register K2 to register A. • Pull-up control register PU0 Register PU0 controls the ON/OFF of the port P0 pull-up transistor. Set the contents of this register through register A with the TPU0A instruction. - Pull-up control register PU1 - Register PU1 controls the ON/OFF of the port P1 pull-up transistor. Set the contents of this register through register A with the TPU1A instruction. - Pull-up control register PU2 Register PU2 controls the ON/OFF of the ports P2, D2/C and D3/K pull-up transistor. Set the contents of this register through register A with the TPU2A instruction. • Interrupt control register I1 Register I1 controls the valid waveform of the external 0 interrupt, the input control of INT pin and the return input level. Set the contents of this register through register A with the TI1A instruction. In addition, the TAI1 instruction can be used to transfer the contents of register I1 to register A. Table 16 Return source and return condition | | Return source | Return condition | Remarks | |------------|------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------| | | Port P0 | Return by an external "L" level in- | The key-on wakeup function can be selected by one port unit. Set the port | | signal | Port P1 (Note) | put. | using the key-on wakeup function to "H" level before going into the RAM back-up state. | | | Port P2 | | back-up state. | | enb | Ports D2/C, D3/K | | | | wakeup | Port P13/INT | Return by an external "H" level or | Select the return level ("L" level or "H" level) with the bit 2 of register I1 ac- | | External \ | (Note) | "L" level input. The return level can be selected with the bit 2 | cording to the external state before going into the RAM back-up state. | | xter | | (I12) of register I1. | | | Ш | | When the return level is input, the EXF0 flag is not set. | | Note: When the bit 3 (K13) of register K1 is "0", the key-on wakeup of the INT pin is valid ("H" or "L" level). It is "1", the key-on wakeup of port P13 is valid ("L" level). Fig. 39 State transition Fig. 40 Set source and clear source of the P flag Fig. 41 Start condition identified example using the SNZP instruction Table 17 Key-on wakeup control register | | Key-on wakeup control register K0 | | reset: 00002 | at RAM back-up : state retained | R/W | | |-------------|-----------------------------------|----------------------|--------------------------|---------------------------------|-----|--| | K03 | Port P03 key-on wakeup | 0 | Key-on wakeup not | tused | | | | KU3 | control bit | 1 | Key-on wakeup use | ed | | | | 1/0- | Port P02 key-on wakeup | 0 | 0 Key-on wakeup not used | | | | | K02 | control bit | 1 | Key-on wakeup used | | | | | KO. | Port P01 key-on wakeup | 0 | 0 Key-on wakeup not used | | | | | K01 | control bit | 1 Key-on wakeup used | | ed | | | | I/Oo | Port P0o key-on wakeup | 0 | Key-on wakeup not | used | | | | <b>K0</b> 0 | control bit | 1 | Key-on wakeup used | | | | | Key-on wakeup control register K1 | | at | reset : 00002 | at RAM back-up : state retained | R/W | |-----------------------------------|-----------------------------|---------------------------------------------------------|------------------------|---------------------------------------|-----| | K13 | Port P13/INT key-on wakeup | 0 | P13 key-on wakeup | p not used/INT pin key-on wakeup used | | | K13 | control bit | 1 P13 key-on wakeup used/INT pin key-on wakeup not used | | used/INT pin key-on wakeup not used | | | K12 | Port P12/CNTR key-on wakeup | 0 | Key-on wakeup not used | | | | K 12 | control bit | 1 Key-on wakeup used | | ed | | | 1/14 | Port P11 key-on wakeup | 0 | Key-on wakeup not used | | | | K11 | control bit | 1 | Key-on wakeup used | | | | K10 | Port P10 key-on wakeup | 0 Key-on wakeup not used | | | | | K10 | control bit | 1 | Key-on wakeup used | | | | Key-on wakeup control register K2 | | at reset : 00002 | | at RAM back-up : state retained | R/W | | |-----------------------------------|-----------------------------|--------------------------|--------------------------|---------------------------------|-----|--| | I/Os | Port D3/K key-on wakeup | 0 Key-on wakeup not u | | used | | | | K23 | control bit | 1 Key-on wakeup use | | ed | | | | K22 | Port D2/C key-on wakeup | 0 Key-on wakeup not used | | | | | | N22 | control bit | 1 Key-on wakeup use | | ed | | | | K21 | Port P21/AIN1 key-on wakeup | 0 | 0 Key-on wakeup not used | | | | | N21 | control bit | 1 | 1 Key-on wakeup used | | | | | K20 | Port P20/AIN0 key-on wakeup | 0 Key-on wakeup not used | | | | | | <b>N</b> 20 | control bit | 1 | Key-on wakeup use | ed | | | Note: "R" represents read enabled, and "W" represents write enabled. Table 18 Pull-up control register and interrupt control register | Pull-up control register PU0 | | at reset : 00002 | | at RAM back-up : state retained | W | |------------------------------|-----------------------------|--------------------------|-------------------------|---------------------------------|---| | DLIO | Port P03 pull-up transistor | 0 | Pull-up transistor O | FF | | | PU03 | control bit | 1 Pull-up transistor ON | | N | | | DUIDO | Port P02 pull-up transistor | 0 Pull-up transistor OFF | | | | | PU02 | control bit | 1 Pull-up transistor C | | N | | | DUO | Port P01 pull-up transistor | 0 | Pull-up transistor O | FF | | | PU01 | control bit | 1 | 1 Pull-up transistor ON | | | | DUIDO | Port P00 pull-up transistor | 0 Pull-up transistor OFF | | | | | PU00 | control bit | 1 | Pull-up transistor O | N | | | Pull-up control register PU1 | | at reset : 00002 | | at RAM back-up : state retained | W | |------------------------------|----------------------------------|--------------------------|----------------------|---------------------------------|---| | DUIA | Port P13/INT pull-up transistor | 0 | Pull-up transistor O | FF | | | PU13 | control bit | 1 Pull-up transistor ON | | | | | DUIA | Port P12/CNTR pull-up transistor | 0 Pull-up transistor OFF | | | | | PU12 | control bit | 1 Pull-up transistor ON | | | | | DUA | Port P11 pull-up transistor | 0 | Pull-up transistor O | FF | | | PU11 | control bit | 1 Pull-up transistor ON | | | | | DUIA | Port P10 pull-up transistor | 0 Pull-up transistor OFF | | | | | PU10 | control bit | 1 | Pull-up transistor O | N | | | | Pull-up control register PU2 | | reset : 00002 | at RAM back-up : state retained | W | |-------|-------------------------------------------|--------------------------|----------------------|---------------------------------|---| | PU23 | Port D <sub>3</sub> /K pull-up transistor | 0 | Pull-up transistor O | FF | | | PU23 | control bit | 1 Pull-up transistor ON | | | | | DUIDo | Port D2/C pull-up transistor | 0 Pull-up transistor OFF | | | | | PU22 | control bit | 1 Pull-up transistor ON | | | | | DUO | Port P21/AIN1 pull-up transistor | 0 | Pull-up transistor O | FF | | | PU21 | control bit | 1 Pull-up transistor ON | | | | | DUIDo | Port P20/AIN0 pull-up transistor | 0 Pull-up transistor OFF | | | | | PU20 | control bit | 1 | Pull-up transistor O | N | | | | Interrupt control register I1 | | reset : 00002 | at RAM back-up : state retained | R/W | |-----------------|------------------------------------------------------------------------------|---|--------------------------------------------------------------------|---------------------------------------|--------------| | l13 | INT pin input control bit (Note 2) | 0 | INT pin input disab | bled | | | 113 | INT pirt input control bit (Note 2) | 1 | INT pin input enab | led | | | | Interrupt valid waveform for INT pin/<br>return level selection bit (Note 2) | 0 | Falling waveform ( | "L" level of INT pin is recognized wi | th the SNZI0 | | 110 | | U | instruction)/"L" level | | | | 112 | | 1 | Rising waveform ("H" level of INT pin is recognized with the SNZI0 | | | | | | | instruction)/"H" lev | el | | | l1 <sub>1</sub> | INT pip adge detection circuit control bit | 0 | One-sided edge detected | | | | 111 | I11 INT pin edge detection circuit control bit | | Both edges detected | | | | I10 | INT pin | 0 | Disabled | | | | 110 | timer 1 control enable bit | 1 | Enabled | | | Notes 1: "R" represents read enabled, and "W" represents write enabled. <sup>2:</sup> When the contents of I12 and I13 are changed, the external interrupt request flag EXF0 may be set. Accordingly, clear EXF0 flag with the SNZ0 instruction when the bit 0 (V10) of register V1 to "0". In this time, set the NOP instruction after the SNZ0 instruction, for the case when a skip is performed with the SNZ0 instruction. #### **CLOCK CONTROL** The clock control circuit consists of the following circuits. - On-chip oscillator (internal oscillator) - · Ceramic resonator - · RC oscillation circuit - Multi-plexer (clock selection circuit) - · Frequency divider - · Internal clock generating circuit The system clock and the instruction clock are generated as the source clock for operation by these circuits. Figure 42 shows the structure of the clock control circuit. The 4501 Group operates by the on-chip oscillator clock (f(RING)) which is the internal oscillator after system is released from reset. Also, the ceramic resonator or the RC oscillation can be used for the source oscillation (f(XIN)) of the 4501 Group. The CMCK instruction or CRCK instruction is executed to select the ceramic resonator or RC oscillator, respectively. Fig. 42 Clock control circuit structure # (1) Selection of source oscillation (f(XIN)) The ceramic resonator or RC oscillation can be used for the source oscillation of the MCU. After system is released from reset, the MCU starts operation by the clock output from the on-chip oscillator which is the internal oscillator. When the ceramic resonator is used, execute the CMCK instruction. When the RC oscillation is used, execute the CRCK instruction. The oscillation circuit by the CMCK or CRCK instruction can be selected only at once. The oscillation circuit corresponding to the first executed one of these two instructions is valid. Other oscillation circuit and the on-chip oscillator stop. Execute the CMCK or the CRCK instruction in the initial setting routine of program (executing it in address 0 in page 0 is recommended). Also, when the CMCK or the CRCK instruction is not executed in program, the MCU operates by the on-chip oscillator. # (2) On-chip oscillator operation When the MCU operates by the on-chip oscillator as the source oscillation (f(XIN)) without using the ceramic resonator or the RC oscillator, connect XIN pin to Vss and leave XOUT pin open (Figure 44). The clock frequency of the on-chip oscillator depends on the supply voltage and the operation temperature range. Be careful that variable frequencies when designing application products. ## (3) Ceramic resonator When the ceramic resonator is used as the source oscillation (f(XIN)), connect the ceramic resonator and the external circuit to pins XIN and XOUT at the shortest distance. Then, execute the CMCK instruction. A feedback resistor is built in between pins XIN and XOUT (Figure 45). #### (4) RC oscillation When the RC oscillation is used as the source oscillation (f(XIN)), connect the XIN pin to the external circuit of resistor R and the capacitor C at the shortest distance and leave XOUT pin open. Then, execute the CRCK instruction (Figure 46). The frequency is affected by a capacitor, a resistor and a microcomputer. So, set the constants within the range of the frequency limits. Fig. 43 Switch to ceramic resonance/RC oscillation Fig. 44 Handling of XIN and XOUT when operating on-chip oscillator Fig. 45 Ceramic resonator external circuit Fig. 46 External RC oscillation circuit # (5) External clock When the external signal clock is used as the source oscillation (f(XIN)), connect the XIN pin to the clock source and leave XOUT pin open. Then, execute the CMCK instruction (Figure 47). Be careful that the maximum value of the oscillation frequency when using the external clock differs from the value when using the ceramic resonator (refer to the recommended operating condition). Also, note that the RAM back-up mode (POF and POF2 instructions) cannot be used when using the external clock. # (6) Clock control register MR Register MR controls system clock. Set the contents of this register through register A with the TMRA instruction. In addition, the TAMR instruction can be used to transfer the contents of register MR to register A. Fig. 47 External clock input circuit Table 19 Clock control register MR | Clock control register MR | | at reset : 11002 | | reset : 11002 | at RAM back-up : 11002 | R/W | |---------------------------|---------------------------------|------------------|-----|------------------------------------------------------|------------------------|-----| | | MR3 | | MR2 | ' | System clock | | | MR3 | | | 0 | f(XIN) (high-speed n | node) | | | | MR2 System clock selection bits | 0 | 1 | f(XIN)/2 (middle-speed mode) | | | | MR <sub>2</sub> | | 1 | 0 | f(XIN)/4 (low-speed | mode) | | | | | 1 | 1 | f(XIN)/8 (default mo | de) | | | MR1 | Not your | ( | 0 | | | | | IVIET | Not used | 1 This bit h | | This bit has no function, but read/write is enabled. | | | | MR <sub>0</sub> | Not used | 0 | | | | | | IVIR0 | Not used | 1 | | This bit has no function, but read/write is enabled. | | | Note: "R" represents read enabled, and "W" represents write enabled. ### **ROM ORDERING METHOD** Please submit the information described below when ordering Mask ROM. - (1) Mask ROM Order Confirmation Form ...... 1 - (2) Data to be written into mask ROM ...... EPROM (three sets containing the identical data) - (3) Mark Specification Form ...... 1 \*For the mask ROM confirmation and the mark specifications, refer to the "Renesas Technology Corp." Homepage (http://www.renesas.com/en/rom). #### LIST OF PRECAUTIONS #### Noise and latch-up prevention Connect a capacitor on the following condition to prevent noise and latch-up; - connect a bypass capacitor (approx. 0.1 $\mu$ F) between pins VDD and Vss at the shortest distance, - equalize its wiring in width and length, and - · use relatively thick wire. In the One Time PROM version, CNVss pin is also used as VPP pin. Accordingly, when using this pin, connect this pin to Vss through a resistor about 5 k $\Omega$ (connect this resistor to CNVss/ VPP pin as close as possible). ### ② Register initial values 1 The initial value of the following registers are undefined after system is released from reset. After system is released from reset, set initial values. - Register Z (2 bits) - Register D (3 bits) - Register E (8 bits) #### 3 Register initial values 2 The initial value of the following registers are undefined at RAM back-up. After system is returned from RAM back-up, set initial values. - Register Z (2 bits) - Register X (4 bits) - Register Y (4 bits) - Register D (3 bits) - Register E (8 bits) ### Stack registers (SKs) and stack pointer (SP) Stack registers (SKs) are eight identical registers, so that subroutines can be nested up to 8 levels. However, one of stack registers is used respectively when using an interrupt service routine and when executing a table reference instruction. Accordingly, be careful not to over the stack when performing these operations together. #### ⑤ Prescaler Stop the prescaler operation to change its frequency dividing ratio. ### 6 Timer count source Stop timer 1 or 2 counting to change its count source. #### Reading the count value Stop timer 1 or 2 counting and then execute the TAB1 or TAB2 instruction to read its data. #### ® Writing to the timer Stop timer 1 or 2 counting and then execute the T1AB or T2AB instruction to write its data. #### Writing to reload register R1 When writing data to reload register R1 while timer 1 is operating, avoid a timing when timer 1 underflows. Timer 1 and timer 2 count start timing and count time when operation starts Count starts from the first rising edge of the count source (2) after timer 1 and timer 2 operations start (1). Time to first underflow (3) is shorter (for up to 1 period of the count source) than time among next underflow (4) by the timing to start the timer and count source operations after count starts. When selecting CNTR input as the count source of timer 2, timer 2 operates synchronizing with the falling edge of CNTR input. Fig. 48 Timer count start timing and count time when operation starts (T1, T2) #### <sup>①</sup>Watchdog timer - The watchdog timer function is valid after system is released from reset. When not using the watchdog timer function, execute the DWDT instruction and the WRST instruction continuously, and clear the WEF flag to "0" to stop the watchdog timer function. - The watchdog timer function is valid after system is returned from the RAM back-up. When not using the watchdog timer function, execute the DWDT instruction and the WRST instruction continuously every system is returned from the RAM back-up, and stop the watchdog timer function. #### 12 Multifunction - The input/output of D2, D3, P12 and P13 can be used even when C, K, CNTR (input) and INT are selected. - The input of P12 can be used even when CNTR (output) is selected. - The input/output of P20 and P21 can be used even when AIN0 and AIN1 are selected. # <sup>®</sup> Program counter Make sure that the PCH does not specify after the last page of the built-in ROM. #### <sup>(j)</sup> POF and POF2 instructions When the POF or POF2 instruction is executed continuously after the EPOF instruction, system enters the RAM back-up state. Note that system cannot enter the RAM back-up state when executing only the POF or POF2 instruction. Be sure to disable interrupts by executing the DI instruction before executing the EPOF instruction and the POF or POF2 instruction continuously. #### P13/INT pin #### Note [1] on bit 3 of register I1 When the input of the INT pin is controlled with the bit 3 of register I1 in software, be careful about the following notes. • Depending on the input state of the P13/INT pin, the external 0 interrupt request flag (EXF0) may be set when the bit 3 of register I1 is changed. In order to avoid the occurrence of an unexpected interrupt, clear the bit 0 of register V1 to "0" (refer to Figure 49①) and then, change the bit 3 of register I1. In addition, execute the SNZ0 instruction to clear the EXF0 flag to "0" after executing at least one instruction (refer to Figure 492). Also, set the NOP instruction for the case when a skip is performed with the SNZ0 instruction (refer to Figure 49<sup>®</sup>). ``` LA ; (XXX02) TV1A ; The SNZ0 instruction is valid ..... \ensuremath{ \mbox{\scriptsize 1}} LA ; (1XXX2) TI1A ; Control of INT pin input is changed NOP SNZ0 ; The SNZ0 instruction is executed (EXF0 flag cleared) NOP X: these bits are not used here. ``` Fig. 49 External 0 interrupt program example-1 #### Note [2] on bit 3 of register I1 When the bit 3 of register I1 is cleared to "0", the RAM back-up mode is selected and the input of INT pin is disabled, be careful about the following notes. When the key-on wakeup function of port P13 is not used (register K13 = "0"), clear bits 2 and 3 of register I1 before system enters to the RAM back-up mode. (refer to Figure 50①). Fig. 50 External 0 interrupt program example-2 #### Note [3] on bit 2 of register I1 When the interrupt valid waveform of the P13/INT pin is changed with the bit 2 of register I1 in software, be careful about the following notes. Depending on the input state of the P13/INT pin, the external 0 interrupt request flag (EXF0) may be set when the bit 2 of register I1 is changed. In order to avoid the occurrence of an unexpected interrupt, clear the bit 0 of register V1 to "0" (refer to Figure 51<sup>(1)</sup>) and then, change the bit 2 of register I1. In addition, execute the SNZ0 instruction to clear the EXF0 flag to "0" after executing at least one instruction (refer to Figure 51@). Also, set the NOP instruction for the case when a skip is performed with the SNZ0 instruction (refer to Figure 513). Fig. 51 External 0 interrupt program example-3 #### (6) Notes for the use of A/D conversion 1 Note the following when using the analog input pins also for port P2 function: · Selection of analog input pins Even when P20/AIN0 and P21/AIN1 are set to pins for analog input, they continue to function as port P2 input/output. Accordingly, when any of them are used as I/O port and others are used as analog input pins, make sure to set the outputs of pins that are set for analog input to "1." Also, the port input function of the pin functions as an analog input is undefined. · TALA instruction When the TALA instruction is executed, the low-order 2 bits of register AD is transferred to the high-order 2 bits of register A, simultaneously, the low-order 2 bits of register A is "0." #### Notes for the use of A/D conversion 2 Do not change the operating mode (both A/D conversion mode and comparator mode) of A/D converter with the bit 3 of register Q1 while the A/D converter is operating. When the operating mode of A/D converter is changed from the comparator mode to A/D conversion mode with the bit 3 of register Q1, note the following; - Clear the bit 2 of register V2 to "0" (refer to Figure 52<sup>®</sup>) to change the operating mode of the A/D converter from the comparator mode to A/D conversion mode with the bit 3 of register Q1. - The A/D conversion completion flag (ADF) may be set when the operating mode of the A/D converter is changed from the comparator mode to the A/D conversion mode. Accordingly, set a value to the bit 3 of register Q1, and execute the SNZAD instruction to clear the ADF flag. Fig. 52 A/D conversion interrupt program example #### ® Notes for the use of A/D conversion 3 Each analog input pin is equipped with a capacitor which is used to compare the analog voltage. Accordingly, when the analog voltage is input from the circuit with high-impedance and, charge/discharge noise is generated and the sufficient A/D accuracy may not be obtained. Therefore, reduce the impedance or, connect a capacitor (0.01 $\mu F$ to 1 $\mu F$ ) to analog input pins (Figure 53). When the overvoltage applied to the A/D conversion circuit may occur, connect an external circuit in order to keep the voltage within the rated range as shown the Figure 54. In addition, test the application products sufficiently. Fig. 53 Analog input external circuit example-1 Fig. 54 Analog input external circuit example-2 # ® Power-on reset Reset can be automatically performed at power on (power-on reset) by the built-in power-on reset circuit. When the built-in power-on reset circuit is used, the time for the supply voltage to rise from 0 V to 2.0 V must be set to 100 $\mu s$ or less. If the rising time exceeds 100 $\mu s$ , connect a capacitor between the RESET pin and Vss at the shortest distance, and input "L" level to RESET pin until the value of supply voltage reaches the minimum operating voltage. ## © Clock control Execute the CMCK or the CRCK instruction in the initial setting routine of program (executing it in addres 0 in page 0 is recommended). The oscillation circuit by the CMCK or CRCK instruction can be selected only at once. The oscillation circuit corresponding to the first executed one of these two instruction is valid. Other oscillation circuits and the on-chip oscillator stop. ### On-chip oscillator The clock frequency of the on-chip oscillator depends on the supply voltage and the operation temperature range. Be careful that variable frequencies when designing application products. Also, the oscillation stabilize wait time after system is released from reset is generated by the on-chip oscillator clock. When considering the oscillation stabilize wait time after system is released from reset, be careful that the variable frequency of the on-chip oscillator clock. #### External clock When the external signal clock is used as the source oscillation (f(Xin)), note that the RAM back-up mode (POF and POF2 instructions) cannot be used. # © Electric Characteristic Differences Between Mask ROM and One Time PROM Version MCU There are differences in electric characteristics, operation margin, noise immunity, and noise radiation between Mask ROM and One Time PROM version MCUs due to the difference in the manufacturing processes. When manufacturing an application system with the One time PROM version and then switching to use of the Mask ROM version, please perform sufficient evaluations for the commercial samples of the Mask ROM version. ### Note on Power Source Voltage When the power source voltage value of a microcomputer is less than the value which is indicated as the recommended operating conditions, the microcomputer does not operate normally and may perform unstable operation. In a system where the power source voltage drops slowly when the power source voltage drops or the power supply is turned off, reset a microcomputer when the supply voltage is less than the recommended operating conditions and design a system not to cause errors to the system by this unstable operation. # **CONTROL REGISTERS** | | Interrupt control register V1 | | reset : 00002 | at RAM back-up : 00002 | R/W | | |------|------------------------------------|---|-----------------------------------------------------------|------------------------------------------------------|-----|--| | V13 | V/4 . Timer 2 interrupt enable hit | | Interrupt disabled ( | (SNZT2 instruction is valid) | | | | V 13 | V13 Timer 2 interrupt enable bit | 1 | Interrupt enabled ( | SNZT2 instruction is invalid) (Note 2 | 2) | | | V12 | V12 Timer 1 interrupt enable bit | 0 | Interrupt disabled (SNZT1 instruction is valid) | | | | | V 12 | Timer Timerrupt enable bit | 1 | Interrupt enabled (SNZT1 instruction is invalid) (Note 2) | | | | | V11 | Not used | 0 | This hit has no fun | This bit has no function, but read/write is enabled. | | | | V 11 | Not useu | 1 | This bit has no function, but read/write is chabled. | | | | | V10 | External 0 interrupt anable bit | 0 | Interrupt disabled (SNZ0 instruction is valid) | | | | | V 10 | External 0 interrupt enable bit | 1 | Interrupt enabled (SNZ0 instruction is invalid) (Note 2) | | | | | | Interrupt control register V2 | | reset : 00002 | at RAM back-up : 00002 | R/W | | |-------|-------------------------------|------------------------------------------------------|-----------------------------------------------------------|----------------------------------|-----|--| | \/2° | V23 Not used | | This bit has see for | | | | | V 23 | | | This bit has no function, but read/write is enabled. | | | | | \/2° | V22 A/D interrupt enable bit | | Interrupt disabled (SNZAD instruction is valid) | | | | | V22 | Mb interrupt enable bit | 1 | Interrupt enabled (SNZAD instruction is invalid) (Note 2) | | | | | V21 | Not used | 0 | This bit has no function, but read/write is enabled. | | | | | V Z 1 | Not used | 1 | This bit has no fanotion, but road, while is onabled. | | | | | \/2° | Not used | This bit has no function, but read/write is enabled. | | ction, but read/write is enabled | | | | V20 | I NOT USEC | 1 | This bit has no function, but read/write is enabled. | | | | | | Interrupt control register I1 | | reset : 00002 | at RAM back-up : state retained | R/W | |-----------------|--------------------------------------------|---|-------------------------|---------------------------------------|--------------| | l13 | INT pin input control bit (Note 3) | 0 | INT pin input disab | bled | | | 113 | in pin input control bit (Note 3) | 1 | INT pin input enab | led | | | | | 0 | Falling waveform ( | "L" level of INT pin is recognized wi | th the SNZI0 | | 112 | Interrupt valid waveform for INT pin/ | 0 | instruction)/"L" level | | | | 112 | return level selection bit (Note 3) | 1 | Rising waveform ( | "H" level of INT pin is recognized wi | th the SNZI0 | | | | | instruction)/"H" lev | el | | | l1 <sub>1</sub> | INT pin edge detection circuit control bit | 0 | One-sided edge detected | | | | 111 | in pin eage detection circuit control bit | 1 | Both edges detected | | | | 110 | INT pin | 0 | Disabled | | | | 110 | timer 1 control enable bit | 1 | Enabled | | | | | Clock control register MR | | at | reset : 11002 | at RAM back-up : 11002 | R/W | |-----------------|-----------------------------|-----|-----------------|------------------------------------------------------|------------------------|-----| | | | MRз | MR <sub>2</sub> | | System clock | ' | | MR3 | | 0 | 0 | f(XIN) (high-speed r | node) | | | | System clock selection bits | 0 | 1 | f(XIN)/2 (middle-speed mode) | | | | MR <sub>2</sub> | | 1 | 0 | f(XIN)/4 (low-speed | mode) | | | | | 1 | 1 | f(XIN)/8 (default mo | de) | | | MR1 | Not used | ( | ) | | | | | IVIIX | Not used | 1 | | This bit has no function, but read/write is enabled. | | | | MR <sub>0</sub> | Not used | 0 | | | | | | IVINO | Not used | 1 | | This bit has no function, but read/write is enabled. | | | Notes 1: "R" represents read enabled, and "W" represents write enabled. <sup>2:</sup> These instructions are equivalent to the NOP instruction. <sup>3:</sup> When the contents of 112 and 113 are changed, the external interrupt request flag EXF0 may be set. Accordingly, clear EXF0 flag with the SNZ0 instruction when the bit 0 (V10) of register V1 to "0". In this time, set the NOP instruction after the SNZ0 instruction, for the case when a skip is performed with the SNZ0 instruction. | | Timer control register W1 | | reset : 00002 | at RAM back-up : 00002 | R/W | | |--------|-------------------------------------------|---|----------------------------------------------|---------------------------------|-----|--| | \\\\10 | W13 Prescaler control bit | | Stop (state initialize | ed) | | | | VVIS | | | Operating | | | | | W12 | W40 Proceeds dividing ratio coloction bit | 0 | Instruction clock divided by 4 | | | | | VV 12 | Prescaler dividing ratio selection bit | 1 | Instruction clock di | Instruction clock divided by 16 | | | | W11 | Timer 1 control bit | 0 | Stop (state retained | Stop (state retained) | | | | VVII | Timer i control bit | 1 | Operating | | | | | W10 | Timer 1 count start synchronous circuit | 0 | Count start synchronous circuit not selected | | | | | VV 10 | control bit | | Count start synchronous circuit selected | | | | | | Timer control register W2 | | at reset : 00002 | | at RAM back-up : state retained | R/W | |-------|-------------------------------------------|-----|--------------------------------------|----------------------------------|---------------------------------|-----| | W23 | Timer 2 control bit | ( | ) | Stop (state retained | d) | | | ***25 | Timer 2 control bit | 1 | | Operating | | | | W22 | Timer 1 count auto-stop circuit selection | ( | Count auto-stop circuit not selected | | | | | **** | bit (Note 2) | 1 | 1 | Count auto-stop circuit selected | | | | 1440 | | W21 | W20 | | Count source | | | W21 | | 0 | 0 | Timer 1 underflow signal | | | | | Timer 2 count source selection bits | 0 | 1 | Prescaler output (C | Prescaler output (ORCLK) | | | W20 | | | 0 | CNTR input | | | | | | | 1 | System clock | System clock | | | | Timer control register W6 | | reset : 00002 | at RAM back-up : state retained | R/W | | |-------------------------------------|---------------------------------|---|-------------------------------------------------------|------------------------------------------------------|-----|--| | W63 | W63 Not used | | This hit has no fun | This bit has no function, but read/write is enabled. | | | | 1.00 | 1101 4004 | 1 | Tillo bit rido rio rari | otion, but roug, write to enabled. | | | | Wea | W62 Not used | 0 | This his has no forestion, but would write in another | | | | | VV02 | | 1 | This bit has no function, but read/write is enabled. | | | | | W61 | CNTR output selection bit | 0 | Timer 1 underflow signal divided by 2 output | | | | | VVO1 | CIVIN Output selection bit | 1 | Timer 2 underflow signal divided by 2 output | | | | | W60 | P12/CNTR function selection bit | 0 | P12(I/O)/CNTR input (Note 3) | | | | | W60 P12/CNTR function selection bit | | 1 | P12 (input)/CNTR input/output (Note 3) | | | | | A/D control register Q1 | | at r | | reset : 00002 | at RAM back-up : state retained R/W | | |-------------------------|----------------------------------|------|-----------------------|------------------------------------------------------|-------------------------------------|--| | Q13 | A/D operation mode selection bit | ( | 0 A/D conversion mode | | | | | Q13 | A/D operation mode selection bit | 1 | 1 | Comparator mode | | | | Q12 | Not used | 1 | )<br> | This bit has no function, but read/write is enabled. | | | | | | Q11 | Q10 | | Selected pins | | | Q11 | Analog input pip colection bits | 0 | 0 | AIN0 | | | | | Analog input pin selection bits | 0 | 1 | AIN1 | | | | Q10 | | 1 | 0 | Not available | | | | <b>Q</b> 10 | | 1 | 1 | Not available | | | Notes 1: "R" represents read enabled, and "W" represents write enabled. <sup>2:</sup> This function is valid only when the timer 1 count start synchronization circuit is selected. 3: CNTR input is valid only when CNTR input is selected as the timer 2 count source. | Key-on wakeup control register K0 | | at reset : 00002 | | at RAM back-up : state retained | R/W | | |-----------------------------------|------------------------|---------------------|-------------------|---------------------------------|-----|--| | K03 | Port P03 key-on wakeup | 0 | Key-on wakeup not | used | | | | K03 | control bit | 1 | Key-on wakeup use | ed | | | | K02 | Port P02 key-on wakeup | 0 | Key-on wakeup not | used | | | | K02 | control bit | 1 | Key-on wakeup use | ed | | | | K01 | Port P01 key-on wakeup | 0 | Key-on wakeup not | used | | | | KU1 | control bit | 1 | Key-on wakeup use | ed | | | | K00 | Port P00 key-on wakeup | 0 Key-on wakeup not | | used | | | | K00 | control bit | 1 | Key-on wakeup use | ed | | | | | Key-on wakeup control register K1 | | reset : 00002 | at RAM back-up : state retained | R/W | |-------|-----------------------------------|---|-------------------|-------------------------------------|-----| | K13 | Port P13/INT key-on wakeup | 0 | P13 key-on wakeup | not used/INT pin key-on wakeup used | | | K 13 | control bit | 1 | P13 key-on wakeup | used/INT pin key-on wakeup not used | | | V40 | Port P12/CNTR key-on wakeup | 0 | Key-on wakeup not | ey-on wakeup not used | | | K12 | control bit | 1 | Key-on wakeup use | ed | | | 1/4 / | Port P11 key-on wakeup | 0 | Key-on wakeup not | t used | | | K11 | control bit | 1 | Key-on wakeup use | ed | | | K10 | Port P10 key-on wakeup | | Key-on wakeup not | t used | | | K10 | control bit | 1 | Key-on wakeup use | ed | | | | Key-on wakeup control register K2 | | reset : 00002 | at RAM back-up : state retained | R/W | | |-----|--------------------------------------|---|--------------------------|---------------------------------|-----|--| | K23 | Port D <sub>3</sub> /K key-on wakeup | 0 | Key-on wakeup not | used | | | | N23 | control bit | 1 | Key-on wakeup use | ed | | | | K22 | Port D2/C key-on wakeup | 0 | 0 Key-on wakeup not used | | | | | K22 | control bit | 1 | Key-on wakeup use | ed | | | | K21 | Port P21/AIN1 key-on wakeup | 0 | Key-on wakeup not used | | | | | KZ1 | control bit | 1 | Key-on wakeup used | | | | | K20 | Port P20/AIN0 key-on wakeup | 0 | Key-on wakeup not | used | | | | N20 | control bit | 1 | Key-on wakeup use | ed | | | Note: "R" represents read enabled, and "W" represents write enabled. | | Pull-up control register PU0 | | reset : 00002 | at RAM back-up : state retained | W | |-------|------------------------------|---|----------------------|---------------------------------|---| | DUIDo | Port P03 pull-up transistor | 0 | Pull-up transistor O | FF | | | PU03 | control bit | 1 | Pull-up transistor O | N | | | DUIDo | Port P02 pull-up transistor | 0 | Pull-up transistor O | FF | | | PU02 | control bit | 1 | Pull-up transistor O | N | | | DUO | Port P01 pull-up transistor | 0 | Pull-up transistor O | FF | | | PU01 | control bit | 1 | Pull-up transistor O | N | | | DLIOs | Port P00 pull-up transistor | 0 | Pull-up transistor O | FF | | | PU00 | control bit | 1 | Pull-up transistor O | N | | | Pull-up control register PU1 | | at reset : 00002 | | at RAM back-up : state retained | W | | | |------------------------------|----------------------------------|--------------------------|-------------------------|---------------------------------|---|--|--| | PU13 | Port P13/INT pull-up transistor | 0 Pull-up transistor OFF | | | | | | | PU13 | control bit | 1 | 1 Pull-up transistor ON | | | | | | DUIA | Port P12/CNTR pull-up transistor | 0 | Pull-up transistor OFF | | | | | | PU12 | control bit | 1 | Pull-up transistor ON | | | | | | PU11 | Port P11 pull-up transistor | 0 | Pull-up transistor O | FF | | | | | PUII | control bit | 1 | Pull-up transistor O | N | | | | | PU10 | Port P10 pull-up transistor | 0 | Pull-up transistor OFF | | | | | | P010 | control bit | 1 | Pull-up transistor O | N | | | | | Pull-up control register PU2 | | at reset : 00002 | | at RAM back-up : state retained W | | | | | |------------------------------|----------------------------------|--------------------------|-------------------------|-----------------------------------|--|--|--|--| | PU23 | Port D3/K pull-up transistor | 0 Pull-up transistor OFF | | | | | | | | PU23 | control bit | 1 | Pull-up transistor ON | | | | | | | DI IO- | Port D2/C pull-up transistor | 0 | Pull-up transistor OFF | | | | | | | PU22 | control bit | 1 | Pull-up transistor O | N | | | | | | DI IO. | Port P21/AIN1 pull-up transistor | 0 | Pull-up transistor O | FF | | | | | | PU21 | control bit | 1 | 1 Pull-up transistor ON | | | | | | | DUIDo | Port P20/AIN0 pull-up transistor | 0 | Pull-up transistor OFF | | | | | | | PU20 | control bit | 1 | 1 Pull-up transistor ON | | | | | | Notes 1: "R" represents read enabled, and "W" represents write enabled. ### **INSTRUCTIONS** The 4501 Group has the 111 instructions. Each instruction is described as follows; - (1) Index list of instruction function - (2) Machine instructions (index by alphabet) - (3) Machine instructions (index by function) - (4) Instruction code table ### **SYMBOL** The symbols shown below are used in the following list of instruction function and the machine instructions. | Symbol | Contents | Symbol | Contents | |--------|--------------------------------------------|-------------------|----------------------------------------------------| | Α | Register A (4 bits) | WDF1 | Watchdog timer flag | | В | Register B (4 bits) | WEF | Watchdog timer enable flag | | DR | Register D (3 bits) | INTE | Interrupt enable flag | | E | Register E (8 bits) | EXF0 | External 0 interrupt request flag | | Q1 | A/D control register Q1 (4 bits) | Р | Power down flag | | V1 | Interrupt control register V1 (4 bits) | ADF | A/D conversion completion flag | | V2 | Interrupt control register V2 (4 bits) | | | | 11 | Interrupt control register I1 (4 bits) | D | Port D (4 bits) | | W1 | Timer control register W1 (4 bits) | P0 | Port P0 (4 bits) | | W2 | Timer control register W2 (4 bits) | P1 | Port P1 (4 bits) | | W6 | Timer control register W6 (4 bits) | P2 | Port P2 (2 bits) | | MR | Clock control register MR (4 bits) | С | Port C (1 bit) | | K0 | Key-on wakeup control register K0 (4 bits) | K | Port K (1 bit) | | K1 | Key-on wakeup control register K1 (4 bits) | | | | K2 | Key-on wakeup control register K2 (4 bits) | х | Hexadecimal variable | | PU0 | Pull-up control register PU0 (4 bits) | у | Hexadecimal variable | | PU1 | Pull-up control register PU1 (4 bits) | z | Hexadecimal variable | | PU2 | Pull-up control register PU2 (4 bits) | р | Hexadecimal variable | | X | Register X (4 bits) | n | Hexadecimal constant | | Υ | Register Y (4 bits) | i | Hexadecimal constant | | Z | Register Z (2 bits) | j | Hexadecimal constant | | DP | Data pointer (10 bits) | A3A2A1A0 | Binary notation of hexadecimal variable A | | | (It consists of registers X, Y, and Z) | | (same for others) | | PC | Program counter (14 bits) | | | | РСн | High-order 7 bits of program counter | $\leftarrow$ | Direction of data movement | | PCL | Low-order 7 bits of program counter | $\leftrightarrow$ | Data exchange between a register and memory | | SK | Stack register (14 bits X 8) | ? | Decision of state shown before "?" | | SP | Stack pointer (3 bits) | ( ) | Contents of registers and memories | | CY | Carry flag | _ | Negate, Flag unchanged after executing instruction | | R1 | Timer 1 reload register | M(DP) | RAM address pointed by the data pointer | | R2 | Timer 2 reload register | а | Label indicating address a6 a5 a4 a3 a2 a1 a0 | | T1 | Timer 1 | p, a | Label indicating address a6 a5 a4 a3 a2 a1 a0 | | T2 | Timer 2 | | in page p5 p4 p3 p2 p1 p0 | | T1F | Timer 1 interrupt request flag | С | Hex. C + Hex. number x (also same for others) | | T2F | Timer 2 interrupt request flag | + | | | | | x | | | | | | | | | | 1 | | Note: Some instructions of the 4501 Group has the skip function to unexecute the next described instruction. The 4501 Group just invalidates the next instruction when a skip is performed. The contents of program counter is not increased by 2. Accordingly, the number of cycles does not change even if skip is not performed. However, the cycle count becomes "1" if the TABP p, RT, or RTS instruction is skipped. # INDEX LIST OF INSTRUCTION FUNCTION | Group-<br>ing | Mnemonic | Function | Page | Group-<br>ing | Mnemonic | Function | Page | |-------------------------------|----------|------------------------------------------------------------------------------------------------------------------|--------|--------------------------|----------|-------------------------------------------------------------------------------------------------|--------| | | TAB | (A) ← (B) | 77, 90 | | XAMI j | $(A) \leftarrow \rightarrow (M(DP))$<br>$(X) \leftarrow (X)EXOR(j)$ | 89, 90 | | | ТВА | (B) ← (A) | 83, 90 | transfe | | j = 0 to 15 | | | | TAY | $(A) \leftarrow (Y)$ | 83, 90 | egister | T. 4.0 : | $(Y) \leftarrow (Y) + 1$ | 05.00 | | | TYA | $(Y) \leftarrow (A)$ | 88, 90 | RAM to register transfer | TMA j | $ (M(DP)) \leftarrow (A) $ $ (X) \leftarrow (X)EXOR(j) $ $ j = 0 \text{ to } 15 $ | 85, 90 | | ısfer | TEAB | $(E7-E4) \leftarrow (B)$ $(E3-E0) \leftarrow (A)$ | 84, 90 | <u>«</u> | LA n | (A) ← n | 68, 92 | | Register to register transfer | TABE | (B) ← (E7–E4)<br>(A) ← (E3–E0) | 78, 90 | | ТАВР р | $n = 0 \text{ to } 15$ $(SP) \leftarrow (SP) + 1$ | 78, 92 | | er to reg | TDA | (DR2−DR0) ← (A2−A0) | 84, 90 | | | $(SK(SP)) \leftarrow (PC)$<br>$(PCH) \leftarrow p (Note)$ | | | Regist | TAD | $(A2-A0) \leftarrow (DR2-DR0)$ $(A3) \leftarrow 0$ | 79, 90 | | | $(PCL) \leftarrow (DR2-DR0, A3-A0)$ $(B) \leftarrow (ROM(PC))7-4$ $(A) \leftarrow (ROM(PC))3-0$ | | | | TAZ | $(A_1, A_0) \leftarrow (Z_1, Z_0)$<br>$(A_3, A_2) \leftarrow 0$ | 83, 90 | | | $(PC) \leftarrow (SK(SP))$ $(SP) \leftarrow (SP) - 1$ | | | | TAX | $(A) \leftarrow (X)$ | 83, 90 | | AM | $(A) \leftarrow (A) + (M(DP))$ | 62, 92 | | | TASP | $(A_2-A_0) \leftarrow (SP_2-SP_0)$<br>$(A_3) \leftarrow 0$ | 81, 90 | | AMC | $(A) \leftarrow (A) + (M(DP)) + (CY)$<br>$(CY) \leftarrow Carry$ | 62, 92 | | | LXY x, y | $(X) \leftarrow x \ x = 0 \text{ to } 15$<br>$(Y) \leftarrow y \ y = 0 \text{ to } 15$ | 68, 90 | Arithmetic operation | A n | $(A) \leftarrow (A) + n$ $n = 0 \text{ to } 15$ | 62, 92 | | resses | LZ z | $(Z) \leftarrow z z = 0 \text{ to } 3$ | 68, 90 | hmetic | AND | $(A) \leftarrow (A) \text{ AND } (M(DP))$ | 63, 92 | | RAM addresses | INY | (Y) ← (Y) + 1 | 68, 90 | Arit | OR | $(A) \leftarrow (A) OR (M(DP))$ | 70, 92 | | A. | DEY | (Y) ← (Y) − 1 | 65, 90 | | sc | (CY) ← 1 | 73, 92 | | | ТАМ ј | $(A) \leftarrow (M(DP))$ | 80, 90 | | RC | (CY) ← 0 | 71, 92 | | <b>.</b> | | $(X) \leftarrow (X)EXOR(j)$<br>j = 0 to 15 | | | SZC | (CY) = 0 ? | 76, 92 | | transfe | XAM j | $(A) \leftarrow \rightarrow (M(DP))$ | 89, 90 | | СМА | $(A) \leftarrow (\overline{A})$ | 65, 92 | | register | | $(X) \leftarrow (X)EXOR(j)$<br>j = 0 to 15 | | | RAR | →CY → A3A2A1A0 — | 71, 92 | | RAM to register transfer | XAMD j | $(A) \leftarrow \rightarrow (M(DP))$ $(X) \leftarrow (X)EXOR(j)$ $j = 0 \text{ to } 15$ $(Y) \leftarrow (Y) - 1$ | 89, 90 | | | | | Note: p is 0 to 15 for M34501M2, p is 0 to 31 for M34501M4/E4. INDEX LIST OF INSTRUCTION FUNCTION (continued) | Group-<br>ing | Mnemonic | Function | Page | Group-<br>ing | Mnemonic | Function | Page | |-------------------------|----------|-----------------------------------------------------------|--------|--------------------|------------|----------------------------------------------------------------|-----------| | | SB j | (Mj(DP)) ← 1 | 73, 92 | | DI | (INTE) ← 0 | 66, 96 | | <u>_</u> | | j = 0 to 3 | | | EI | <br> (INTE) ← 1 | 66, 96 | | ratic | RB j | $(Mj(DP)) \leftarrow 0$ | 71, 92 | | | | | | Bit operation | | j = 0 to 3 | | | SNZ0 | V10 = 0: (EXF0) = 1 ?<br>After skipping, (EXF0) $\leftarrow$ 0 | 74, 96 | | | SZB j | (Mj(DP)) = 0 ? | 76, 92 | | | V10 = 1: SNZ0 = NOP | | | | | j = 0 to 3 | | | 011710 | 4 (1) 7 | 75.00 | | C | SEAM | (A) = (M(DP)) ? | 74, 92 | ıtion | SNZI0 | | 75, 96 | | Comparison<br>operation | | | , - | nterrupt operation | | , , | | | omp | SEA n | (A) = n?<br>n = 0 to 15 | 74, 92 | upt | TAV1 | (A) ← (V1) | 81, 96 | | O - | | 11 = 0 to 15 | | nterr | TV1A | $(V1) \leftarrow (A)$ | 87, 96 | | | Ва | (PCL) ← a6-a0 | 63, 94 | | TA) (0 | (A) (1/0) | 00.00 | | atior | BL p, a | (PCH) ← p (Note) | 63, 94 | | TAV2 | (A) ← (V2) | 82, 96 | | Branch operation | | (PCL) ← a6–a0 | | | TV2A | (V2) ← (A) | 87, 96 | | anch | BLA p | (PCH) ← p (Note) | 63, 94 | | TAI1 | $(A) \leftarrow (I1)$ | 79, 96 | | ä | | $(PCL) \leftarrow (DR2-DR0, A3-A0)$ | | | | | , , , , , | | | ВМ а | (SP) ← (SP) + 1 | 64, 94 | | TI1A | (I1) ← (A) | 84, 96 | | | DIVI a | $(SF) \leftarrow (SF) + 1$<br>$(SK(SP)) \leftarrow (PC)$ | 04, 94 | | TAW1 | (A) ← (W1) | 82, 96 | | | | (PCH) ← 2 | | | T) 4 ( 4 A | (444) | 07.00 | | C. | | (PCL) ← a6–a0 | | | TW1A | (W1) ← (A) | 87, 96 | | Subroutine operation | BML p, a | (SP) ← (SP) + 1 | 64, 94 | | TAW2 | (A) ← (W2) | 82, 96 | | e ob | | $(SK(SP)) \leftarrow (PC)$<br>$(PCH) \leftarrow p (Note)$ | | | TW2A | (W2) ← (A) | 88, 96 | | outin | | $(PCL) \leftarrow a6-a0$ | | | | () | 33, 33 | | Subr | BMLA p | (SP) ← (SP) + 1 | 64, 94 | | TAW6 | (A) ← (W6) | 82, 96 | | | BIVILA P | $(SF) \leftarrow (SF) + 1$<br>$(SK(SP)) \leftarrow (PC)$ | 04, 94 | | TW6A | (W6) ← (A) | 88, 96 | | | | $(PCH) \leftarrow p (Note)$ | | ıtion | | | | | | | $(PCL) \leftarrow (DR2-DR0, A3-A0)$ | | pera | TAB1 | $(B) \leftarrow (T17-T14)$ $(A) \leftarrow (T13-T10)$ | 77, 96 | | | RTI | $(PC) \leftarrow (SK(SP))$ | 72, 94 | Timer operation | | | | | | | (SP) ← (SP) – 1 | | = | T1AB | $(R17-R14) \leftarrow (B)$ $(T17-T14) \leftarrow (B)$ | 77, 96 | | | RT | $(PC) \leftarrow (SK(SP))$ | 72, 94 | | | $(R13-R10) \leftarrow (A)$ | | | Ľ | | (SP) ← (SP) – 1 | | | | (T13–T10) ← (A) | | | Return operation | RTS | $(PC) \leftarrow (SK(SP))$ | 72, 94 | | TAB2 | (B) ← (T27–T24) | 78, 96 | | do u | | (SP) ← (SP) – 1 | | | | (A) ← (T23–T20) | | | Retur | | | | | T2AB | (R27–R24) ← (B) | 77, 96 | | ŭ. | | | | | | (T27−T24) ← (B) | | | | | | | | 1 | (R23–R20) ← (A) | | Note: p is 0 to 15 for M34501M2, p is 0 to 31 for M34501M4/E4. **INDEX LIST OF INSTRUCTION FUNCTION (continued)** | Group-<br>ing | Mnemonic | Function | Page | Group-<br>ing | Mnemonic | Function | Page | |------------------------|----------|-----------------------------------------------------------------------|--------|--------------------------|----------|-----------------------------------------------------------------------------------------------|---------| | | TR1AB | $(R17-R14) \leftarrow (B)$<br>$(R13-R10) \leftarrow (A)$ | 87, 96 | | IAK | (A <sub>0</sub> ) ← (K)<br>(A <sub>3</sub> -A <sub>1</sub> ) ← 0 | 67, 98 | | ration | SNZT1 | V12 = 0: (T1F) = 1 ?<br>After skipping, (T1F) ← 0 | 75, 96 | | OKA | (K) ← (A0) | 69, 98 | | Timer operation | | V12 = 1: SNZT1 = NOP | | | TK0A | (K0) ← (A) | 84, 98 | | Ę | SNZT2 | V13 = 0: (T2F) = 1 ?<br>After skipping, (T2F) ← 0 | 76, 96 | uoi | TAK0 | (A) ← (K0) | 79, 98 | | | | V13 = 1: SNZT2 = NOP | | Input/Output operation | TK1A | (K1) ← (A) | 85, 98 | | | IAP0 | (A) ← (P0) | 67, 98 | Output | TAK1 | (A) ← (K1) | 80, 98 | | | ОР0А | (P0) ← (A) | 69, 98 | Input/C | TK2A | (K2) ← (A) | 85, 98 | | | IAP1 | (A) ← (P1) | 67, 98 | | TAK2 | (A) ← (K2) | 80, 98 | | | OP1A | (P1) ← (A) | 69, 98 | | TPU0A | (PU0) ← (A) | 86, 98 | | | IAP2 | $(A_1, A_0) \leftarrow (P_{21}, P_{20})$<br>$(A_3, A_2) \leftarrow 0$ | 67, 98 | | TPU1A | (PU1) ← (A) | 86, 98 | | | OP2A | (P21, P20) ← (A1, A0) | 70, 98 | | TPU2A | (PU2) ← (A) | 86, 98 | | | CLD | (D) ← 1 | 64, 98 | | TABAD | In A/D conversion mode (Q13 = 0),<br>(B) $\leftarrow$ (AD9-AD6)<br>(A) $\leftarrow$ (AD5-AD2) | 78, 100 | | tion | RD | $(D(Y)) \leftarrow 0$ $(Y) = 0 \text{ to } 3$ | 72, 98 | | | In comparator mode (Q13 = 1),<br>(B) ← (AD7–AD4)<br>(A) ← (AD3–AD0) | | | out opera | SD | $(D(Y)) \leftarrow 1$ $(Y) = 0 \text{ to } 3$ | 73, 98 | | TALA | $(A_3, A_2) \leftarrow (AD_1, AD_0)$<br>$(A_1, A_0) \leftarrow 0$ | 80, 100 | | Input/Output operation | SZD | (D(Y)) = 0?<br>(Y) = 0 to 3 | 76, 98 | tion | TADAB | $(AD7-AD4) \leftarrow (B)$ | 79, 100 | | | SCP | (C) ← 1 | 73, 98 | opera | | $(AD3-AD0) \leftarrow (A)$ | | | | RCP | (C) ← 0 | 71, 98 | ersion | TAQ1 | (A) ← (Q1) | 81, 100 | | | SNZCP | (C) = 1 ? | 75, 98 | A/D conversion operation | TQ1A | (Q1) ← (A) | 86, 100 | | | | | | A | ADST | (ADF) ← 0<br>Q13 = 0: A/D conversion starting<br>Q13 = 1: Comparator operation<br>starting | 62, 100 | | | | | | | SNZAD | V22 = 0: (ADF) = 1 ?<br>After skipping, (ADF) ← 0<br>V22 = 1: SNZAD = NOP | 74, 100 | | | | | | | | | | # INDEX LIST OF INSTRUCTION FUNCTION (continued) | | CLIST O | FINSTRUCTION FUNCT | ION (CO | |-----------------|----------|----------------------------------------------------------|---------| | Group-<br>ing | Mnemonic | Function | Page | | | NOP | (PC) ← (PC) + 1 | 69, 100 | | | POF | RAM back-up<br>(Voltage drop detection circuit<br>valid) | 70, 100 | | | POF2 | RAM back-up | 70, 100 | | | EPOF | POF, POF2 instructions valid | 66, 100 | | | SNZP | (P) = 1 ? | 75, 100 | | Other operation | DWDT | Stop of watchdog timer function enabled | 66, 100 | | Other | WRST | (WDF1) = 1 ?<br>After skipping, (WDF1) ← 0 | 88, 100 | | | СМСК | Ceramic resonance circuit selected | 65, 100 | | | CRCK | RC oscillation circuit selected | 65, 100 | | | TAMR | (A) ← (MR) | 81, 100 | | | TMRA | $(MR) \leftarrow (A)$ | 85, 100 | # MACHINE INSTRUCTIONS (INDEX BY ALPHABET) | An (Add n | and accumulator) | | | | | |------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | Instruction | D9 D0 0 0 1 1 0 n n n n 0 0 6 n 40 | Number of words | Number of cycles | Flag CY | Skip condition | | | 0 0 0 1 1 0 11 11 11 12 | 1 | 1 | - | Overflow = 0 | | Operation: | (A) ← (A) + n<br>n = 0 to 15 | Grouping:<br>Description | register A, The conter changed. Skips the r overflow as Executes t | value n in and stores of carr next instrustins the resulte next instruction. | the immediate field to a result in register A. by flag CY remains unction when there is not tof operation. Struction when there is tof operation. | | ADST (A/D | conversion STart) | | | | | | Instruction code | D9 D0 1 0 0 1 1 1 1 1 2 2 9 F 16 | Number of words | Number of cycles | Flag CY | Skip condition | | | | 1 | 1 | _ | _ | | Operation: | $(ADF) \leftarrow 0$ | Grouping: | A/D conve | rsion opera | ation | | | Q13 = 0: A/D conversion starting Q13 = 1: Comparator operation starting (Q13 : bit 3 of A/D control register Q1) | Description: Clears (0) to A/D conversion of flag ADF, and the A/D conversion conversion mode (Q13 = 0) or the tor operation at the comparator r = 1) is started. | | | | | AM (Add a | ccumulator and Memory) D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | 0 0 0 0 0 0 1 0 1 0 <sub>2</sub> 0 0 A <sub>16</sub> | words | cycles | | – | | Operation: | $(A) \leftarrow (A) + (M(DP))$ | Grouping: | Arithmetic | operation | | | | | Description | Stores the | result in re | of M(DP) to register A. egister A. The contents ins unchanged. | | AMC (Add | accumulator, Memory and Carry) | | | | | | Instruction code | D9 D0 0 0 0 0 1 0 1 1 0 0 B 40 | Number of words | Number of cycles | Flag CY | Skip condition | | ooue | 0 0 0 0 0 0 1 0 1 1 2 0 0 B <sub>16</sub> | 1 | 1 | 0/1 | _ | | Operation: | $(A) \leftarrow (A) + (M(DP)) + (CY)$<br>$(CY) \leftarrow Carry$ | Grouping:<br>Description | | contents of<br>ster A. Stor | f M(DP) and carry flag | | AND (logic | al AND between accumulator and memory) | | | | | |-------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------|------------------------------------------------------------------------------------| | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | 0 0 0 0 1 1 0 0 0 2 0 1 8 16 | words<br>1 | cycles<br>1 | | | | | | ' | ' | _ | <u> </u> | | Operation: | $(A) \leftarrow (A) \text{ AND } (M(DP))$ | Grouping: | Arithmetic | operation | | | | | Description | | • | ation between the con- | | | | | | - | and the contents of e result in register A. | | B a (Branc | n to address a) | | | | | | Instruction | D9 D0 0 1 1 a6 a5 a4 a3 a2 a1 a0 2 1 8 a 16 | Number of words | Number of cycles | Flag CY | Skip condition | | | 0 1 1 20 23 24 23 22 21 20 2 1 +2 2 16 | 1 | 1 | _ | _ | | Operation: | (PCL) ← a6 to a0 | Grouping: Branch operation | | | | | | | Description | : Branch wit | hin a page | : Branches to address | | | | a in the identical page. Note: Specify the branch address with including this instruction. | | | ddress within the page | | BL p, a (Br | anch Long to address a in page p) D9 D0 0 0 1 1 1 p4 p3 p2 p1 p0 0 E p | Number of words | Number of cycles | Flag CY | Skip condition | | 0000 | 0 0 1 1 1 1 p4 p3 p2 p1 p0 2 0 L p p 16 | 2 | 2 | - | _ | | | 1 0 0 a6 a5 a4 a3 a2 a1 a0 <sub>2</sub> 2 a a a <sub>16</sub> | Grouping: | Branch ope | eration | | | Operation: | (PCH) ← p | Description | | | : Branches to address | | • | (PCL) ← a6 to a0 | | a in page p | ). | | | | | Note: | p is 0 to 15 for M3450 | | 01M2, and p is 0 to 31 | | BLA p (Bra | anch Long to address (D) + (A) in page p) | | | | | | Instruction | D9 D0 | Number of words | Number of cycles | Flag CY | Skip condition | | code | 0 0 0 0 0 1 0 0 0 0 2 0 1 0 16 | 2 | 2 | _ | _ | | | 1 0 0 p4 0 0 p3 p2 p1 p0 2 2 p p p 16 | Grouping: | Branch ope | aration | | | Operation: | $(PCH) \leftarrow p$ $(PCL) \leftarrow (DR2-DR0, A3-A0)$ | Description Note: | : Branch out<br>(DR2 DR1<br>registers D | t of a page<br>DRo A3 A<br>and A in p | : Branches to address<br>2 A1 A0)2 specified by<br>age p.<br>01M2 and p is 0 to 31 | | | | | for M3450 <sup>2</sup> | 1M4/E4. | | | | nch and Mark to address a in page 2) | | | | | | |------------------|---------------------------------------------------------------|-------------------|-----------------------------------------------------------------|-------------------------|------------------------------------|--| | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | | code | 0 1 0 a6 a5 a4 a3 a2 a1 a0 <sub>2</sub> 1 a a <sub>16</sub> | words<br>1 | cycles<br>1 | _ | _ | | | | | | · | | | | | Operation: | $(SP) \leftarrow (SP) + 1$ | Grouping: | Subroutine | | | | | | $(SK(SP)) \leftarrow (PC)$ | Description | | | page 2 : Calls the sub | | | | (PCH) ← 2 | | routine at a | address a i | n page 2. | | | | (PCL) ← a6–a0 | Note: | Subroutine | extending | from page 2 to another | | | | | | | | ed with the BM instruc | | | | | | tion when i | | | | | | | | | | the stack because th | | | | | | maximum l | evel of sub | proutine nesting is 8. | | | BML p, a ( | Branch and Mark Long to address a in page p) | | | | | | | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | | code | 0 0 1 1 0 p4 p3 p2 p1 p0 2 0 C p | words | cycles | | | | | | 0 0 1 1 0 0 0 0 16 | 2 | 2 | _ | _ | | | | 1 0 0 a6 a5 a4 a3 a2 a1 a0 <sub>2</sub> 2 a a a <sub>16</sub> | | | | | | | | (22) | Grouping: | Subroutine | • | | | | Operation: | $(SP) \leftarrow (SP) + 1$ | Description | | | Calls the subroutine a | | | | $(SK(SP)) \leftarrow (PC)$ | Note: | address a in page p. p is 0 to 15 for M34501M2 and p is 0 to 31 | | | | | | (PCH) ← p | Note. | for M34501M4/E4. | | | | | | (PCL) ← a6–a0 | | Be careful not to over the stack because the | | | | | | | | | | oroutine nesting is 8. | | | | | | maximum | evel of Sur | noutine nesting is o. | | | DMI A /D | Decrete and Marth Languete address (D) + (A) in a case of | \ | | | | | | Instruction | Branch and Mark Long to address (D) + (A) in page p Do Do | Number of | Number of | Flag CY | Skip condition | | | code | | words | cycles | l lag O I | OKIP CONDITION | | | 0000 | 0 0 0 0 1 1 0 0 0 0 0 1 16 | 2 | 2 | _ | _ | | | | 1 0 0 p4 0 0 p3 p2 p1 p0 2 2 p p 16 | | | | | | | | | Grouping: | Subroutine | | | | | Operation: | $(SP) \leftarrow (SP) + 1$ | Description | | | Calls the subroutine a | | | | $(SK(SP)) \leftarrow (PC)$ | | address (DR2 DR1 DR0 A3 A2 A1 A0)2 speci | | | | | | $(PCH) \leftarrow p$ | | | | d A in page p. | | | | $(PCL) \leftarrow (DR2-DR0, A3-A0)$ | Note: | • | | 601M2 and p is 0 to 3 <sup>r</sup> | | | | | | for M34501 | | | | | | | | | | the stack because the | | | | | | | | proutine nesting is 8. | | | | | | maximum l | | | | | CLD (CLea | • • • | | | | | | | Instruction | D9 D0 | Number of words | Number of | Flag CY | Skip condition | | | | • • • | words | Number of cycles | Flag CY | Skip condition | | | Instruction | D9 D0 D0 1 1 0 1 1 1 | 1 | Number of | | | | | Instruction code | D9 D0 D0 1 1 0 1 1 1 | words | Number of cycles | Flag CY | Skip condition | | | Instruction code | D9 | words<br>1 | Number of cycles 1 Input/Outp | Flag CY - ut operatio | Skip condition | | | Instruction code | D9 | words 1 Grouping: | Number of cycles 1 Input/Outp | Flag CY - ut operatio | Skip condition | | | Instruction | D9 | words 1 Grouping: | Number of cycles 1 Input/Outp | Flag CY - ut operatio | Skip condition | | | Instruction code | D9 | words 1 Grouping: | Number of cycles 1 Input/Outp | Flag CY - ut operatio | Skip condition | | | Instruction code | D9 | words 1 Grouping: | Number of cycles 1 Input/Outp | Flag CY - ut operatio | Skip condition | | | Instruction code | D9 | words 1 Grouping: | Number of cycles 1 Input/Outp | Flag CY - ut operatio | Skip condition | | | CMA (CoN | Iplement of Accumulator) | | | | | |------------------|--------------------------------------------------------|--------------------------|------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------| | Instruction | D9 D0 0 0 0 1 1 1 0 0 0 0 1 C 16 | Number of words | Number of cycles | Flag CY | Skip condition | | | 0 0 0 0 1 1 1 0 0 2 | 1 | 1 | _ | _ | | Operation: | $(A) \leftarrow \overline{(A)}$ | Grouping:<br>Description | Arithmetic: Stores the contents in | one's com | plement for register A's | | CMCK (Cld | ock select: ceraMic resonance ClocK) | | | | | | Instruction code | D9 D0 1 0 1 0 0 1 1 0 0 1 0 2 9 A 16 | Number of words | Number of cycles | Flag CY | Skip condition | | | | 1 | 1 | _ | _ | | Operation: | Ceramic resonance circuit selected | Grouping: Description | Other oper: Selects the stops the c | e ceramic | resonance circuit and cillator. | | CRCK (Clo | ock select: Rc resonance ClocK) D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | 1 0 1 0 0 1 1 1 0 1 1 <sub>2</sub> 2 9 B <sub>16</sub> | words<br>1 | cycles<br>1 | _ | _ | | Operation: | RC resonance circuit selected | Grouping:<br>Description | Other oper : Selects the the on-chip | RC resor | nance circuit and stops | | | rement register Y) | | | | | | Instruction code | D9 D0 0 0 0 1 0 1 1 1 1 7 10 1 7 10 | Number of words | Number of cycles | Flag CY | Skip condition | | | [5 5 5 5 7 7 7 7 7 7 | 1 | 1 | _ | (Y) = 15 | | Operation: | $(Y) \leftarrow (Y) - 1$ | Grouping:<br>Description | As a result<br>of register<br>skipped. W | 1 from the of subtractory is 15, then the co | contents of register Y. tion, when the contents the next instruction is ontents of register Y is action is executed. | | <b>DI</b> (Disable | Interrupt) | | | | | |--------------------|----------------------------------------------------------------|-----------------|------------------|--------------------------|-----------------------------------------------| | | • / | Ni. mala an af | Number of | Floor CV | Claim and distant | | Instruction code | D9 D0 0 0 0 0 0 1 0 0 2 0 0 4 1 <sub>6</sub> | Number of words | Number of cycles | Flag CY | Skip condition | | | 10 | 1 | 1 | _ | _ | | Operation: | $(INTE) \leftarrow 0$ | Grouping: | Interrupt co | ontrol opera | ation | | | | Description | | to interrup | t enable flag INTE, and | | | | Note: | | | by executing the DI in- | | | | | struction at | fter execut | ing 1 machine cycle. | | <b>DWDT</b> (Dis | sable WatchDog Timer) | | | | | | Instruction | D9 D0 | Number of words | Number of cycles | Flag CY | Skip condition | | oouc | 1 0 1 0 0 1 1 0 0 1 1 1 1 0 0 <sub>2</sub> 2 9 C <sub>16</sub> | 1 | 1 | _ | _ | | Operation: | Stop of watchdog timer function enabled | Grouping: | Other oper | ation | | | operation: | Cop of Matoriany annother of ablea | Description | : Stops the | watchdog<br>ruction afte | timer function by the er executing the DWDT | | El (Enable | D9 D0 | Number of words | Number of cycles | Flag CY | Skip condition | | code | 0 0 0 0 0 0 0 1 0 1 2 0 0 5 | 1 | 1 | _ | - | | Operation: | (INTE) ← 1 | Grouping: | Interrupt co | | | | | | Description | | | enable flag INTE, and | | | | Notes | enables the | | by executing the EI in- | | | | Note: | • | | ing 1 machine cycle. | | EPOF (Ena | able POF instruction) | | | | | | Instruction | D9 D0 | Number of words | Number of cycles | Flag CY | Skip condition | | code | 0 0 0 1 0 1 1 0 1 1 <sub>2</sub> 0 5 <sub>B</sub> | 1 | 1 | _ | _ | | Operation: | POF instruction, POF2 instruction valid | Grouping: | Other oper | | | | | | Description | | valid by | e after POF or POF2 in-<br>executing the EPOF | | | | | | | | | IAK (Input | Accumulator from port K) | | | | | | | |-----------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------|--|--| | Instruction | | Number of | Number of | Flag CY | Skip condition | | | | code | 1 0 0 1 1 0 1 1 1 1 <sub>2</sub> 2 6 F <sub>16</sub> | words | cycles | | | | | | | | 1 | 1 | _ | - | | | | Operation: | (A0) ← (K) | Grouping: | Input/Outp | ut operatio | า | | | | • | $(A3-A1) \leftarrow 0$ | <b>Description:</b> Transfers the contents of port K to the bit | | | | | | | | | | (A <sub>0</sub> ) of regi | ister A. | | | | | | | Note: | | | n is executed, "0" is<br>rder 3 bits (A3–A1) of | | | | IAP0 (Inpu | t Accumulator from port P0) | | | | | | | | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | | | code | 1 0 0 1 1 0 0 0 0 0 2 2 6 0 16 | words | cycles | | | | | | | | 1 | 1 | _ | _ | | | | Operation: | (A) ← (P0) | Grouping: | Input/Outp | ut operatio | า | | | | • | | | | | port P0 to register A. | | | | IAP1 (Inpu<br>Instruction<br>code | t Accumulator from port P1) D9 D0 1 0 0 1 1 0 0 0 0 1 2 2 6 1 16 | Number of words | Number of cycles | Flag CY | Skip condition | | | | 0 | (A) (D4) | | | | | | | | Operation: | (A) ← (P1) | Grouping: | g: Input/Output operation ion: Transfers the input of port P1 to register A. | | | | | | IAP2 (Innu | t Accumulator from port P2) | | | | | | | | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | | | code | 1 0 0 1 1 0 0 0 1 0 2 6 2 | words | cycles | | | | | | | 16 | 1 | 1 | _ | _ | | | | Operation: | $(A1, A0) \leftarrow (P21, P20)$ | Grouping: | Input/Outp | | | | | | | $(A3, A2) \leftarrow 0$ | Description | | | port P2 to the low-or- | | | | | | Note: | | instructio | egister A.<br>n is executed, "0" is<br>er 2 bits (A3, A2) of reg- | | | | INY (INcrei | ment register Y) | | | · | | | |-----------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------|--| | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | | code | 0 0 0 0 0 1 0 0 1 1 2 0 1 3 | words<br>1 | cycles<br>1 | _ | (Y) = 0 | | | Operation: | (Y) ← (Y) + 1 | Grouping: | RAM addre | esses | | | | | | Description | sult of addi<br>Y is 0, the | tion, when<br>next instru<br>ts of regis | s of register Y. As a re<br>the contents of registe<br>ction is skipped. When<br>ter Y is not 0, the nex<br>d. | | | LA n (Load | d n in Accumulator) | | | | | | | Instruction | D9 D0 0 7 n | Number of words | Number of cycles | Flag CY | Skip condition | | | | 16 | 1 | 1 | _ | Continuous description | | | Operation: | $(A) \leftarrow n$ | Grouping: | Arithmetic | operation | | | | | n = 0 to 15 | Description: Loads the value n in the immeding register A. When the LA instructions are concoded and executed, only the struction is executed and instructions coded continuously as | | | | | | | Load register X and Y with x and y) | | 1 | | | | | Instruction code | D9 D0 1 1 x3 x2 x1 x0 y3 y2 y1 y0 x 3 x y ,0 | Number of words | Number of cycles | Flag CY | Skip condition | | | | 1 1 x3 x2 x1 x0 y3 y2 y1 y0 2 3 x y 16 | 1 | 1 | - | Continuous description | | | Operation: | $(X) \leftarrow x x = 0 \text{ to } 15$ | Grouping: | RAM addre | esses | | | | | $(Y) \leftarrow y \ y = 0 \text{ to } 15$ | Description | : Loads the | value x in | the immediate field to | | | | | register X, and the value y in the in | | | | | | | | | _ | | en the LXY instructions | | | | | | are continu | lously cod | ed and executed, only | | | | | | | VV : | | | | | | | the first L | | | | | | | | the first L | instruction | | | | LZ z (Load | register Z with z) | | the first L<br>other LXY | instruction | | | | LZ z (Load<br>Instruction<br>code | register Z with z) D9 D0 0 0 0 1 0 0 1 0 21 70 0 4 8 | Number of words | the first L<br>other LXY | instruction | ction is executed and as coded continuously Skip condition | | | Instruction | D9 D0 | | the first L<br>other LXY<br>are skipped | instruction<br>d. | ns coded continuously | | | Instruction | D9 D0 | words | the first L other LXY are skipper Number of cycles | Flag CY | ns coded continuously | | | Instruction code | D9 D0 0 0 0 1 0 0 1 0 21 20 2 0 4 8 +z 16 | words<br>1 | the first L other LXY are skipped Number of cycles 1 RAM addre | Flag CY - esses | ns coded continuousl | | | Instruction code | D9 D0 0 0 0 1 0 0 1 0 21 20 2 0 4 8 +z 16 | words 1 Grouping: | the first L other LXY are skipped Number of cycles 1 RAM addre : Loads the | Flag CY - esses | Skip condition | | | Peration) | | | | | | | | | 1 | | | | |------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------|-----|----|----------------------------------|--------------------------------------------------------|--------------------------------------------------------|---------------------|-------------|--------------------------| | | | 0 0 | 0 | | 0 | 0 | 10 | 7 | Number of words | Number of<br>cycles | Flag CY | Skip condition | | | 1010 | | | | 2 🗀 | | | <b>∐</b> 16 | 1 | 1 | _ | - | | (PC) ← (PC) + 1 | | | | | | | | | Grouping: | Other oper | ation | | | | | | | | | | | | | | | | | out port K from | Accumu | lator) | | | | | | | | | | | | D9 1 0 0 0 | 0 1 | | 1 | D0 | 2 2 | 1 | F | 7,0 | Number of words | Number of cycles | Flag CY | Skip condition | | | | | | | 2 | | - | 16 | 1 | 1 | _ | - | | $(K) \leftarrow (A_0)$ | | | | | | | Grouping: Input/Output operation | | | | | | | | | | | | | | | | Description | | | of bit 0 (Ao) of registe | | | m Accui | nulato | or) | | | | | | 1 | | I | | | | 1 0 | 0 0 | | $\overline{}$ | 2 | 2 | | 7 | Number of words | Number of<br>cycles | Flag CY | Skip condition | | 1 0 0 0 | 1110 | 0 0 | | | 2 | | | <b>_</b> 16 | 1 | 1 | - | - | | (P0) ← (A) | | | | | | | | | Grouping: | Input/Outp | ut operatio | n | | | | | | | | | | | Description | : Outputs th | e contents | of register A to port PC | | · · · | m Accui | nulato | or) | | | | | | <b>.</b> | Nimaliana | FI 0)/ | 01: | | | 1 0 | 0 0 | | | 2 | 7 | 1 | ٦ | words | cycles | Flag CY | Skip condition | | | 1110 | | | ' | 2 | | <u> </u> | 16 | 1 | 1 | - | - | | (P1) ← (A) | | | | | | | | | Grouping:<br>Description | | | | | | D9 O O O O (PC) ← (PC) + 1 D9 1 O O O (K) ← (AO) tput port PO fro D9 1 O O O (PO) ← (A) | D9 O O O O O O O O (PC) $\leftarrow$ (PC) + 1 D9 1 O O O O O O O (K) $\leftarrow$ (A0) tput port P0 from Accur D9 1 O O O I O (P0) $\leftarrow$ (A) | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | D9 O O O O O O O O O | D9 | D9 | D9 | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | Do | Do | De | | OD04 (O | (a decad DO (see A constant) | | | | | |------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | | tput port P2 from Accumulator) | Number of | Number of | Flog CV | Ckin condition | | Instruction code | D9 D0 | Number of words | cycles | Flag CY | Skip condition | | code | 1 0 0 0 1 0 0 0 1 0 0 1 0 2 2 2 2 1 | 1 | 1 | _ | - | | Operation: | (P21, P20) ← (A1, A0) | Grouping: | Input/Outp | ut operatio | n | | operation. | (121,120) (111,110) | Description | | | of the low-order 2 bits | | | | · | (A1, A0) of | | | | OR (logical | I OR between accumulator and memory) | | | | | | Instruction | D9 D0 | Number of words | Number of cycles | Flag CY | Skip condition | | | 0 0 0 0 0 1 1 1 0 0 1 2 0 1 9 16 | 1 | 1 | _ | - | | Operation: | $(A) \leftarrow (A) OR (M(DP))$ | Grouping: | Arithmetic | operation | | | · | | <b>Description:</b> Takes the OR operation between the tents of register A and the conten M(DP), and stores the result in register | | | | | POF (Powe | er OFf1) | | | | | | Instruction code | D9 D0 0 0 0 0 0 0 1 0 0 0 2 40 | Number of words | Number of cycles | Flag CY | Skip condition | | | 16 | 1 | 1 | _ | _ | | Operation: | RAM back-up | Grouping: | Other oper | ation | | | | However, voltage drop detection circuit valid | Description Note: | executing ing the EP However, t is valid. If the EPOF executing | the POF ir<br>OF instruction<br>the voltage<br>instruction<br>this instruc | RAM back-up state by astruction after execut-<br>tion. e drop detection circuit is not executed before ction, this instruction is instruction. | | POF2 (Pov | ver OFf2) | | | | | | Instruction | D9 D0 | Number of words | Number of cycles | Flag CY | Skip condition | | oouc | 0 0 0 0 0 0 1 0 0 1 0 0 0 2 | 1 | 1 | _ | _ | | Operation: | RAM back-up | Grouping: Description Note: | executing<br>ecuting the<br>all function<br>If the EPO<br>fore exec | ystem in I<br>the POF2<br>EPOF ins<br>as are stop<br>F instructi<br>cuting th | RAM back-up state by 2 instruction after ex-<br>struction. Operations of ped. on is not executed be-<br>is instruction, this ent to the NOP instruc- | | | | | tion. | .5 54417411 | The state of the state | | PAP (Pota | te Accumulator Right) | (00111111111111111111111111111111111111 | | | | |------------------|-----------------------------------------|-----------------------------------------|------------------|---------------|----------------------------| | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | 0 0 0 0 0 1 1 1 0 1 0 0 1 D | words | cycles | | ·<br> | | | 16 | 1 | 1 | 0/1 | - | | Operation: | $\rightarrow$ CY $\rightarrow$ A3A2A1A0 | Grouping: | Arithmetic | operation | | | • | | | | • | ontents of register A in- | | | | | cluding the | e contents | of carry flag CY to the | | RB j (Rese | et Bit) | | | | | | Instruction | D9 D0 | Number of words | Number of cycles | Flag CY | Skip condition | | | | 1 | 1 | - | _ | | Operation: | $(Mj(DP)) \leftarrow 0$ | Grouping: | Bit operation | n<br>on | | | | j = 0 to 3 | Description | | | ts of bit j (bit specified | | | | | by the val | ue j in th | e immediate field) of | | RC (Reset | | | | | | | Instruction code | D9 D0 0 0 0 0 0 1 1 0 0 0 6 | Number of words | Number of cycles | Flag CY | Skip condition | | code | 0 0 0 0 0 0 1 1 0 2 0 0 6 | 1 | 1 | 0 | - | | Operation: | (CY) ← 0 | Grouping: | Arithmetic | operation | | | | | Description: | : Clears (0) t | to carry flag | J CY. | | RCP (Rese | • | | | | | | Instruction code | D9 D0 | Number of words | Number of cycles | Flag CY | Skip condition | | code | 1 0 1 0 0 0 1 1 0 0 <sub>16</sub> | 1 | 1 | - | - | | Operation: | (C) ← 0 | Grouping: | Input/Outp | ut operatio | า | | | | Description | : Clears (0) t | to port C. | | | RD (Reset | port D specified by register Y) | | | | | |------------------|----------------------------------------------------------|-----------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | Instruction code | D9 D0 0 0 0 1 0 1 0 0 0 1 4 46 | Number of words | Number of cycles | Flag CY | Skip condition | | | 0 0 0 0 1 0 1 0 0 2 | 1 | 1 | - | - | | Operation: | $(D(Y)) \leftarrow 0$<br>However,<br>(Y) = 0 to 3 | Grouping:<br>Description<br>Note: | Y. Set 0 to 3 four ports When valu | to registe<br>(D0-D3).<br>les except<br>instructio | n ort D specified by registe or Y because port D is above are set to regis n is equivalent to the | | RT (ReTuri | n from subroutine) | • | | | | | Instruction code | D9 D0 0 0 1 0 0 0 1 0 0 0 4 4 4 4 4 4 4 4 4 | Number of words | Number of cycles | Flag CY | Skip condition | | | 16 | 1 | 2 | _ | _ | | Operation: | $(PC) \leftarrow (SK(SP))$ | Grouping: | Return ope | eration | | | | (SP) ← (SP) − 1 | Description | : Returns fro<br>the subrou | | ine to the routine called | | Instruction | n from Interrupt) D9 D0 | Number of words | Number of cycles | Flag CY | Skip condition | | code | 0 0 0 1 0 0 1 1 0 0 1 1 1 0 2 0 4 6 16 | 1 | 1 | _ | _ | | Operation: | $(PC) \leftarrow (SK(SP))$ | Grouping: | Return ope | ration | <u> </u> | | • | $(SP) \leftarrow (SP) - 1$ | Description | Returns fr<br>main routin<br>Returns ea<br>carry flag,<br>the continu | rom interrone. ach value of skip status uous descri | upt service routine to<br>f data pointer (X, Y, Z),<br>s, NOP mode status by<br>ption of the LA/LXY in-<br>and register B to the<br>rrupt. | | RTS (ReTu | rn from subroutine and Skip) | • | | | | | Instruction | D9 D0 0 0 1 0 0 0 1 0 1 0 4 5 40 | Number of words | Number of cycles | Flag CY | Skip condition | | | 0 0 0 1 0 0 1 0 0 1 0 1 2 0 4 5 | 1 | 2 | - | Skip at uncondition | | Operation: | $(PC) \leftarrow (SK(SP))$<br>$(SP) \leftarrow (SP) - 1$ | Grouping:<br>Description: | | om subrout<br>tine, and sl | ne to the routine called | | SB j (Set B | in | • | | | | |----------------------------|-----------------------------------------------|-----------------------------------|-------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------| | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | | words | cycles | 19 0 . | | | | 0 0 0 0 10 110 116 | 1 | 1 | _ | _ | | Operation: | (Mj(DP)) ← 0 | Grouping: | Bit operation | n<br>On | | | | j = 0 to 3 | Description | | | of bit j (bit specified by | | | | | the value j | in the imm | ediate field) of M(DP). | | SC (Set Ca | urry flag) | I | | | _ | | Instruction | D9 D0 0 0 0 0 7 | Number of words | Number of cycles | Flag CY | Skip condition | | | 0 0 0 0 0 0 1 1 1 1 2 | 1 | 1 | 1 | _ | | Operation: | (CY) ← 1 | Grouping: | Arithmetic | operation | | | | | Description | : Sets (1) to | carry flag ( | CY. | | SCP (Set Finstruction code | Port C) D9 | Number of words | Number of cycles | Flag CY | Skip condition | | Operation: | (C) ← 1 | Grouping: | Input/Outp | ut operatio | า | | | | Description | : Sets (1) to | port C. | | | | rt D specified by register Y) | 1 | | | | | Instruction code | D9 D0 0 0 0 1 0 1 0 1 5 to | Number of words | Number of<br>cycles | Flag CY | Skip condition | | | 16 | 1 | 1 | - | - | | Operation: | $(D(Y)) \leftarrow 1$ $(Y) = 0 \text{ to } 3$ | Grouping:<br>Description<br>Note: | Set 0 to 3 four ports ( | a bit of port I<br>to registe<br>(D0–D3).<br>es except<br>instruction | D specified by register Y. r Y because port D is above are set to regis- n is equivalent to the | | | INSTRUCTIONS (INDEX BY ALPHABET) | (continu | lea) | | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | | p Equal, Accumulator with immediate data n) | | ı | | | | Instruction code | D9 D0 0 0 1 0 0 1 0 1 0 2 5 46 | Number of words | Number of cycles | Flag CY | Skip condition | | | | 2 | 2 | _ | (A) = n | | | 0 0 0 1 1 1 n n n n <sub>2</sub> 0 7 n <sub>16</sub> | Grouping: | Compariso | n operatio | n | | Operation: | (A) = n?<br>n = 0 to 15 | Description | of register<br>mediate fie<br>Executes t | A is equal eld.<br>he next ins<br>gister A is r | tion when the contents to the value n in the imstruction when the content equal to the value n. | | SEAM (Ski | p Equal, Accumulator with Memory) | | | | | | Instruction | D9 D0 0 0 1 0 0 1 1 0 0 2 6 46 | Number of words | Number of cycles | Flag CY | Skip condition | | | | 1 | 1 | _ | (A) = (M(DP)) | | Operation: | (A) = (M(DP))? | Grouping: | Compariso | | | | | | Description: Skips the next instruction when the conter of register A is equal to the contents M(DP). Executes the next instruction when the contents of register A is not equal to the contents of M(DP). | | | | | SNZ0 (Skip | o if Non Zero condition of external 0 interrupt request | flag) | | | | | Instruction code | D9 D0 0 0 1 1 1 0 0 0 0 2 0 3 8 16 | Number of words | Number of cycles | Flag CY | Skip condition | | | | 1 | 1 | _ | V10 = 0: (EXF0) = 1 | | Operation: | V10 = 0: (EXF0) = 1 ? | Grouping: | Interrupt or | peration | | | | After skipping, (EXF0) ← 0<br>V10 = 1: SNZ0 = NOP<br>(V10 : bit 0 of the interrupt control register V1) | Description | when externing is "1." After flag. When next instructions | rnal 0 inter<br>r skipping,<br>the EXF0<br>ction.<br>= 1 : This i | os the next instruction rupt request flag EXF0 clears (0) to the EXF0 flag is "0," executes the instruction is equivalent in. | | SNZAD (SI | kip if Non Zero condition of A/D conversion completi | on flag) | | | | | Instruction code | D9 D0 1 0 0 0 1 1 1 2 8 7 4c | Number of words | Number of cycles | Flag CY | Skip condition | | | 16 | 1 | 1 | _ | V22 = 0: (ADF) = 1 | | Operation: | V22 = 0: (ADF) = 1 ?<br>After skipping, (ADF) $\leftarrow$ 0<br>V22 = 1: SNZAD = NOP<br>(V22 : bit 2 of the interrupt control register V2) | Grouping:<br>Description | when A/D is "1." Afte flag. When next instru | = 0 : Skip<br>conversion<br>r skipping<br>the ADF f<br>ction.<br>= 1 : This i | os the next instruction<br>in completion flag ADF<br>clears (0) to the ADF<br>lag is "0," executes the<br>instruction is equivalent | | SNZCP (SI | kip if Non Zero condition of Port C) | | | | | |------------------|--------------------------------------------------------------|-------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------| | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | 1 0 1 0 0 0 1 0 0 1 2 2 8 9 16 | words<br>1 | cycles<br>1 | _ | (C) = 1 | | Operation: | (C) = 1 ? | Crouping | Innut/Outn | ut operatio | n | | орегацоп. | $(\mathbf{C}) = 1 :$ | Grouping:<br>Description | Input/Outp | | tion when the contents | | | | Description | of port C is | | Mon when the contents | | | | | • | | struction when the con- | | | | | tents of po | | struction when the con | | SNZIO (Ski | p if Non Zero condition of external 0 Interrupt input p | <br>vin) | | | | | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | 0 0 0 0 1 1 1 0 1 0 0 3 A | words | cycles | | | | | 0 0 0 0 1 1 1 1 0 1 0 2 | 1 | 1 | _ | l12 = 0 : (INT) = "L"<br>l12 = 1 : (INT) = "H" | | Operation: | l12 = 0 : (INT) = "L" ? | Grouping: | Interrupt or | | | | | I12 = 1 : (INT) = "H" ? | Description | | | s the next instruction | | | (I12 : bit 2 of the interrupt control register I1) | | | | pin is "L." Executes the | | | | | | ction wher | the level of INT pin is | | | | | "H." | 4 . 01.5 | | | | | | | | s the next instruction | | | | | | | T pin is "H." Executes<br>hen the level of INT pir | | | | | is "L." | Siluciioi i w | nen me ievei oi nvi pii | | SNZP (Ski | p if Non Zero condition of Power down flag) | | 10 L. | | | | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | 0 0 0 0 0 0 0 1 1 0 0 0 3 | words | cycles | | | | | 16 | 1 | 1 | _ | (P) = 1 | | Operation: | (P) = 1 ? | Grouping: | Other oper | ation | | | | | Description | : Skips the r | next instru | ction when the P flag is | | | | | "1". | | | | | | | After skip | ping, the | P flag remains un | | | | | changed. | | | | | | | _ | the next i | nstruction when the F | | | | | | ino noxi n | | | | | | flag is "0." | aro rroxe n | | | | cip if Non Zero condition of Timer 1 inerrupt request f | | flag is "0." | | | | Instruction | D9 D0 | lag) Number of words | | Flag CY | Skip condition | | | | Number of | flag is "0." Number of | | | | Instruction code | D9 D0 | Number of words | flag is "0." Number of cycles | Flag CY | Skip condition | | Instruction code | D9 | Number of words 1 Grouping: | flag is "0." Number of cycles 1 Timer oper | Flag CY - ation | Skip condition $V12 = 0: (T1F) = 1$ | | Instruction code | D9 D0 1 0 1 0 0 0 0 0 0 0 0 2 2 8 0 16 V12 = 0: (T1F) = 1? | Number of words 1 Grouping: | flag is "0." Number of cycles 1 Timer oper : When V12 | Flag CY - ation = 0 : Ski | Skip condition V12 = 0: (T1F) = 1 os the next instruction | | Instruction code | D9 D0 $1 \ 0 \ 1 \ 0 \ 1 \ 0 \ 0 \ 0 \ 0 \ 0 \ $ | Number of words 1 Grouping: | Number of cycles 1 Timer oper: When V12 when time | Flag CY ation = 0 : Skil | Skip condition V12 = 0: (T1F) = 1 os the next instruction opt request flag T1F is | | Instruction code | D9 D0 $1 \ 0 \ 1 \ 0 \ 1 \ 0 \ 0 \ 0 \ 0 \ 0 \ $ | Number of words 1 Grouping: | Number of cycles 1 Timer oper: When V12 when time "1." After sl | Flag CY ation = 0 : Skill r 1 interrukipping, cle | Skip condition V12 = 0: (T1F) = 1 os the next instruction of request flag T1F is ears (0) to the T1F flag | | Instruction | D9 D0 $1 \ 0 \ 1 \ 0 \ 1 \ 0 \ 0 \ 0 \ 0 \ 0 \ $ | Number of words 1 Grouping: | Number of cycles 1 Timer oper: When V12 when time "1." After sl | Flag CY ation = 0 : Skill r 1 interrukipping, cle T1F flag is | Skip condition V12 = 0: (T1F) = 1 os the next instruction pt request flag T1F is ears (0) to the T1F flag | | Instruction code | D9 D0 $1 \ 0 \ 1 \ 0 \ 1 \ 0 \ 0 \ 0 \ 0 \ 0 \ $ | Number of words 1 Grouping: | Number of cycles 1 Timer oper: When V12 when time "1." After si When the instruction. | Flag CY - ation = 0 : Skil r 1 interru kipping, cle | Skip condition | | SNZT2 (Sk | tip if Non Zero condition of Timer 2 inerrupt request fl | ag) | | | | |------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------| | Instruction | D9 D0 | Number of words | Number of cycles | Flag CY | Skip condition | | code | 1 0 1 0 0 0 0 0 1 2 2 8 1 16 | 1 | 1 | _ | V13 = 0: (T2F) = 1 | | SZB j (Skip<br>Instruction<br>code | V13 = 0: (T2F) = 1? After skipping, (T2F) $\leftarrow$ 0 V13 = 1: SNZT2 = NOP (V13 = bit 3 of interrupt control register V1) Description of the property prope | Number of words 1 Grouping: Description | when time "1." After si When the instruction. When V13 to the NOF Number of cycles 1 Bit operation Skips the r of bit j (bit mediate fie | Flag CY Flag CY Don next instruction percent in | Skip condition (Mj(DP)) = 0 j = 0 to 3 Stion when the contents by the value j in the im P) is "0." | | SZC (Skip<br>Instruction<br>code | if Zero, Carry flag) D9 D0 0 0 0 0 1 0 1 1 1 1 1 2 0 2 F 16 | Number of words | Number of cycles | Flag CY | Skip condition (CY) = 0 | | | | | | | (01) = 0 | | Operation: | (CY) = 0 ? | Grouping: Description | of carry fla<br>After skip<br>changed. | next instruction of the i | CY flag remains unstruction when the con- | | SZD (Skip | if Zero, port D specified by register Y) | • | | | | | Instruction | D9 D0 0 0 1 0 0 1 0 0 2 4 4 c | Number of words | Number of cycles | Flag CY | Skip condition | | | 0 0 0 0 1 0 1 0 1 1 <sub>2</sub> 0 2 B <sub>16</sub> | 2 | 2 | _ | (D(Y)) = 0<br>(Y) = 0 to 3 | | Operation: | (D(Y)) = 0?<br>(Y) = 0 to 3 | Grouping: Description Note: | specified to<br>next instruction<br>Set 0 to 3<br>four ports | next instructory register ction when to register (D0-D3). | n tion when a bit of port Y is "0." Executes th the bit is "1." or Y because port D When values excepter Y, this instruction | | T1AB (Trai | nsfer data to timer 1 and register R1 from Accumulat | or and regis | ster B) | | | | | |-------------|-------------------------------------------------------|-----------------------------------------------------------------|-------------------------|-------------|---------------------------|--|--| | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | | | code | 1 0 0 0 1 1 0 0 0 0 2 3 0 | words | cycles | | | | | | | 16 | 1 | 1 | - | _ | | | | Operation: | (T17–T14) ← (B) | Grouping: | Timer oper | ation | | | | | operation. | $(R17-R14) \leftarrow (B)$ | <b>Description:</b> Transfers the contents of register B to the | | | | | | | | $(T13-T10) \leftarrow (A)$ | 2000 | | | imer 1 and timer 1 re- | | | | | $(R13-R10) \leftarrow (A)$ | | - | | nsfers the contents of | | | | | (K13-K10) (- (A) | | - | | order 4 bits of timer 1 | | | | | | | and timer 1 | | | | | | T2AB (Trai | nsfer data to timer 2 and register R2 from Accumulat | or and regis | ster B) | | | | | | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | | | code | 1 0 0 0 1 1 0 0 0 1 2 2 3 1 16 | words | cycles | | | | | | | | 1 | 1 | _ | | | | | Operation: | $(T27\text{-}T24) \leftarrow (B)$ | Grouping: | Timer oper | | | | | | | $(R27-R24) \leftarrow (B)$ | Description | | | ts of register B to the | | | | | $(T23-T20) \leftarrow (A)$ | | - | | mer 2 and timer 2 re- | | | | | $(R23-R20) \leftarrow (A)$ | | - | | nsfers the contents of | | | | | | | _ | | order 4 bits of timer 2 | | | | | | | and timer 2 | reload reg | jister R2. | | | | | | | | | | | | | | sfer data to Accumulator from register B) | T | | I = | | | | | Instruction | D9 D0 | Number of words | Number of cycles | Flag CY | Skip condition | | | | code | 0 0 0 0 0 1 1 1 1 0 <sub>2</sub> 0 1 E <sub>16</sub> | 1 | 1 | | | | | | | | ' | ' | _ | | | | | Operation: | $(A) \leftarrow (B)$ | Grouping: | Other oper | ation | | | | | | | Description | : Transfers t<br>ter A. | he content | s of register B to regis- | | | | TAB1 (Trar | nsfer data to Accumulator and register B from timer 1 | ) | | | | | | | Instruction | D9 D0 | Number of words | Number of cycles | Flag CY | Skip condition | | | | code | 1 0 0 1 1 1 0 0 0 0 2 2 7 0 16 | 1 | 1 | _ | - | | | | Operation: | (B) ← (T17–T14) | Crauning | Timer oper | otion | | | | | Operation. | $(A) \leftarrow (T17-T14)$ $(A) \leftarrow (T13-T10)$ | Grouping: Description | | | der 4 bits (T17–T14) of | | | | | (A) ← (113–110) | Description | timer 1 to r | - | uei 4 bits (117–114) bi | | | | | | | | the low-ord | der 4 bits (T13–T10) of | | | | | | | | | | | | | | nsfer data to Accumulator and register B from timer 2 | í — — — | | | | |-------------|----------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------| | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | 1 0 0 1 1 1 0 0 0 1 2 2 7 1 16 | words<br>1 | cycles<br>1 | _ | _ | | | | | | | | | Operation: | $(B) \leftarrow (T27 - T24)$ | Grouping: | Timer oper | | | | | $(A) \leftarrow (T23 - T20)$ | Description | | - | der 4 bits (T27–T24) of | | | | | timer 2 to r | J | | | | | | timer 2 to r | | der 4 bits (T23-T20) of | | TABAD (Tr | ransfer data to Accumulator and register B from regis | ter AD) | | | | | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | 1 0 0 1 1 1 1 0 0 1 2 7 9 | words | cycles | | | | | 16 | 1 | 1 | _ | - | | Operation: | In A/D conversion mode (Q13 = 0), | Grouping: | A/D conve | rsion opera | ation | | орогино | (B) ← (AD9–AD6) | Description | : In the A/D | conversion | mode (Q13 = $0$ ), trans- | | | $(A) \leftarrow (AD5-AD2)$ | | | | its (AD9-AD6) of register | | | In comparator mode (Q13 = 1), | | - | | the middle-order 4 bits | | | $(B) \leftarrow (AD7\text{-}AD4)$ | | ` , | • | AD to register A. In the | | | $(A) \leftarrow (AD3-AD0)$ | | | | <ul><li>3 = 1), transfers the high-</li><li>i) of comparator register</li></ul> | | | (Q13: bit 3 of A/D control register Q1) | | | | low-order 4 bits (AD3– | | | | | _ | | gister to register A. | | TABE (Tra | nsfer data to Accumulator and register B from register | er E) | , | • | <u> </u> | | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | 0 0 0 0 1 0 1 0 1 0 <sub>2</sub> 0 2 A <sub>16</sub> | words | cycles | | | | | | 1 | 1 | _ | - | | Operation: | (B) ← (E7–E4) | Grouping: | Register to | register tra | ansfer | | | $(A) \leftarrow (E3-E0)$ | Description | : Transfers | the high-o | rder 4 bits (E7-E4) of | | | | | - | _ | B, and low-order 4 bits | | | | | of register | E to registe | er A. | | | | | | | | | | | | | | | | | | | | | | | TARP n /T | ransfer data to Accumulator and register B from Proc | ram memo | ry in nage | n) | | | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | 0 0 4 0 0 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 | words | cycles | l lag 01 | Only condition | | | 0 0 1 0 0 p4 p3 p2 p1 p0 2 0 +p p 16 | 1 | 3 | _ | - | | | (SP) ← (SP) + 1 | Grouping: | Arithmetic | operation | <u>l</u> | | Operation: | | Description | | | o register B and bits 3 to | | Operation: | $(SK(SP)) \leftarrow (PC)$ | | 0 to registe | er A. These | bits 7 to 0 are the ROM | | Operation: | $(SK(SP)) \leftarrow (PC)$<br>$(PCH) \leftarrow p$ | | | | | | Operation: | (PCH) ← p | | pattern in | ad-dress ( | | | Operation: | | Note: | pattern in A0)2 specifi | ad-dress (<br>ied by regis | sters A and D in page p. | | Operation: | $(PCH) \leftarrow p$<br>$(PCL) \leftarrow (DR2-DR0, A3-A0)$ | Note: | pattern in a<br>A0)2 specifi<br>p is 0 to 19<br>for M34501 | ad-dress (<br>ied by regis<br>5 for M345<br>IM4/E4. | sters A and D in page p.<br>601M2, and p is 0 to 31 | | Operation: | $(PCH) \leftarrow p$<br>$(PCL) \leftarrow (DR2-DR0, A3-A0)$<br>$(B) \leftarrow (ROM(PC))7-4$ | Note: | pattern in a<br>A0)2 specifi<br>p is 0 to 19<br>for M34501<br>When this | ad-dress (<br>ied by regis<br>5 for M345<br>M4/E4.<br>instruction | DR2 DR1 DR0 A3 A2 A1 sters A and D in page p. 601M2, and p is 0 to 31 is executed, be careful to be because 1 stage of | | TAD /T | | ( | | | | |------------------|------------------------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | | sfer data to Accumulator from register D) | | | T | | | Instruction | D9 D0 | Number of words | Number of cycles | Flag CY | Skip condition | | code | 0 0 0 1 0 1 0 1 0 0 1 2 | 1 | 1 | _ | _ | | Operation: | $(A2-A0) \leftarrow (DR2-DR0)$ $(A3) \leftarrow 0$ | Grouping: Description Note: | low-order 3<br>When this | the conter<br>3 bits (A2–A<br>5 instruction | outs of register D to the Ao) of register A. On is executed, "0" is | | TADAR (T | ransfer data to register AD from Accumulator from re | gistor B) | stored to tr | ne bit 3 (A3 | ) of register A. | | Instruction | D9 D0 | Number of | Number of | Flog CV | Skip condition | | code | 1 0 0 0 1 1 1 0 0 1 2 2 3 9 16 | words | cycles | Flag CY | Skip Condition | | | | 1 | 1 | _ | _ | | Operation: | $(AD7-AD4) \leftarrow (B)$ | Grouping: | A/D conve | | | | | (AD3–AD0) ← (A) | Description | struction is<br>In the com<br>fers the c<br>high-order<br>register, a<br>the low-ord<br>tor register | equivalent<br>nparator montents<br>4 bits (AD<br>nd the corder 4 bits (AD<br>der 4 bits (AD | mode (Q13 = 0), this into the NOP instruction. node (Q13 = 1), transof register B to the node (Q13 = 1) of comparator needs of register A to note (Q13 = 1). | | TAI1 (Tran | sfer data to Accumulator from register I1) | | | | | | Instruction code | D9 D0 1 0 1 0 0 1 1 0 2 5 3 40 | Number of words | Number of cycles | Flag CY | Skip condition | | | 16 | 1 | 1 | _ | - | | Operation: | $(A) \leftarrow (I1)$ | Grouping: | Interrupt o | peration | | | | | Description | : Transfers<br>register I1 | | nts of interrupt control<br>A. | | TAK0 (Trai | nsfer data to Accumulator from register K0) | | | | | | Instruction | D9 D0 1 0 1 0 1 0 1 0 2 5 6 46 | Number of words | Number of cycles | Flag CY | Skip condition | | - | 16 | 1 | 1 | - | - | | Operation: | (A) ← (K0) | Grouping:<br>Description | Input/Outp : Transfers control reg | the conte | nts of key-on wakeup | | | | | | | | | 17 titi ( 11 a | nsfer data t | | Hula | וטו ווע | יו וווע | egisi | eı r | <b>\ I</b> ) | | | | | | | |---------------------------|-----------------------------------------|----------|-------|---------|---------|----------------|------|--------------|-----------------|-------------|-----------------|-------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------| | Instruction | D9 | | | | | D <sub>0</sub> | | | | | Number of | Number of | Flag CY | Skip condition | | code | 1 0 0 | 1 0 | 1 | 1 0 | 0 | 1 | 2 [ | 2 | 5 | 9 16 | words<br>1 | cycles<br>1 | | | | | | | | | | | | | | | ı | ı | _ | _ | | Operation: | $(A) \leftarrow (K1)$ | | | | | | | | | | Grouping: | Input/Outp | | | | | | | | | | | | | | | Description | : Transfers | the conte | nts of key-on wakeup | | | | | | | | | | | | | | control reg | istor ivi to | register 7. | | TAK2 (Trai | nsfer data t | o Accur | nula | tor fro | om r | egist | er k | <b>(2</b> ) | | | | | | | | Instruction | <b>D</b> 9 | | | | | D <sub>0</sub> | | | | | Number of | Number of | Flag CY | Skip condition | | code | 1 0 0 | 1 0 | 1 | 1 0 | 1 | 0 | , [ | 2 | 5 | A 16 | words | cycles | | | | | | | | | | | | | | | 1 | 1 | _ | _ | | Operation: | (A) ← (K2) | | | | | | | Grouping: | '<br>Input/Outp | ut operatio | n | | | | | | | | | | | | | | | | Description | : Transfers control reg | | nts of key-on wakeup<br>register A. | | TALA (Trainstruction code | D9 1 0 0 | 1 0 | nulat | or fro | | D <sub>0</sub> | | .A)<br>2 | 4 | 9 16 | Number of words | Number of cycles | Flag CY | Skip condition | | Operation: | (A3, A2) ← (A | AD1. AD0 | )) | | | | | | | | Grouping: | A/D conve | rsion opera | ation | | operano | $(A_1, A_0) \leftarrow (A_1, A_0)$ | | ′) | | | | | | | | | : Transfers | the low-ord<br>I to the hig | der 2 bits (AD1, AD0) ogh-order 2 bits (A3, A2 | | | | | | | | | | | | | Note: | | | n is executed, "0" is<br>der 2 bits (A1, A0) o | | TAM j (Tra | nsfer data t | o Accur | nula | tor fro | m N | 1em | ory) | | | | 1 | | | | | Instruction | D9 1 | 1 0 | 0 | j j | T i | D <sub>0</sub> | Г | 2 | С | i | Number of words | Number of cycles | Flag CY | Skip condition | | | | 1,10 | 0 | 1 1 | , | J | 2 Ľ | _ | | 16 | 1 | 1 | _ | _ | | Operation: | $(A) \leftarrow (M(DI)$ | <br>2)) | | | | | | | | | Grouping: | RAM to reg | gister trans | fer | | | $(X) \leftarrow (X)EX$<br>j = 0 to 15 | OR(j) | | | | | | | | | Description | register A, formed bet | an exclusion | e contents of M(DP) to<br>ve OR operation is per<br>ster X and the value j in<br>and stores the result in | | | nsfer data to Accumulator from register MR) | Contine | | | | |----------------|-------------------------------------------------------------------------------------|-----------------|------------------|--------------|--------------------------| | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | | words | cycles | l lag 01 | Only condition | | couc | 1 0 0 1 0 1 0 1 0 0 1 0 2 2 5 2 16 | 1 | 1 | - | - | | Operation: | (A) ← (MR) | Grouping: | Other oper | ation | | | Operation. | $(H) \leftarrow (WHC)$ | | | | ts of clock control reg- | | | | | ister MR to | register A | | | TAO1 (Trai | nsfer data to Accumulator from register Q1) | | | | | | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | | words | cycles | l lag C1 | Skip condition | | coue | 1 0 0 1 0 0 1 0 0 0 1 0 0 2 2 4 4 4 16 | 1 | 1 | _ | - | | Operation: | (A) ← (Q1) | Grouping: | A/D conve | reion oper | ation | | <b>Operano</b> | (1) (2.) | | | | ts of A/D control regis- | | | | 2 cccpaic | ter Q1 to re | | to of 702 control regio | | TASP (Trail | nsfer data to Accumulator from Stack Pointer) D9 D0 0 0 0 1 0 1 0 0 0 0 0 5 0 40 | Number of words | Number of cycles | Flag CY | Skip condition | | | | 1 | 1 | _ | _ | | Operation: | $(A2-A0) \leftarrow (SP2-SP0)$ | Grouping: | Register to | register tra | ansfer | | | (A3) ← 0 | Description | : Transfers t | the content | ts of stack pointer (SP) | | | | | | | s (A2–A0) of register A. | | | | Note: | After this | instructio | n is executed, "0" is | | | | | stored to the | ne bit 3 (As | 3) of register A. | | | nsfer data to Accumulator from register V1) | I | | E 01: | | | Instruction | D9 D0 | Number of words | Number of cycles | Flag CY | Skip condition | | code | 0 0 0 1 0 1 0 1 0 0 2 0 5 4 | 1 | 1 | _ | _ | | Operation: | (A) ← (V1) | Grouping: | Interrupt or | neration | | | oporano | | Description | | the conter | nts of interrupt control | | | | | | - | | | TAV2 (Tran | nsfer data to Accumulator from register V2) | | | | | |------------------|------------------------------------------------------|--------------------------|--------------------------------------|-----------------------------|---------------------------| | Instruction | D9 D0 0 0 1 0 1 0 1 0 1 0 1 0 5 5 46 | Number of words | Number of cycles | Flag CY | Skip condition | | | 0 0 0 1 0 1 0 1 0 1 2 0 3 3 16 | 1 | 1 | - | - | | Operation: | (A) ← (V2) | Grouping: | Interrupt o | peration | | | | | Description | | the conten<br>2 to register | ts of interrupt control | | TAW1 (Tra | nsfer data to Accumulator from register W1) | | | | | | Instruction | D9 D0 | Number of words | Number of cycles | Flag CY | Skip condition | | | 10 | 1 | 1 | - | - | | Operation: | (A) ← (W1) | Grouping: | Timer ope | ration | | | | | | : Transfers | | s of timer control reg- | | TAW2 (Tra | nsfer data to Accumulator from register W2) | Number of | Number of | Flag CY | Skip condition | | code | 1 0 0 1 0 0 1 1 0 0 <sub>1</sub> 2 4 C <sub>16</sub> | words 1 | cycles | | | | Operation: | (A) ← (W2) | Grouping: | Timer oper | ation | | | <b>Cpo</b> lunom | | Description | | he contents | s of timer control regis- | | TAW6 (Tra | nsfer data to Accumulator from register W6) | | | | | | Instruction | D9 D0 | Number of words | Number of cycles | Flag CY | Skip condition | | code | 1 0 0 1 0 1 0 0 0 0 0 0 1 2 2 5 0 16 | 1 | 1 | _ | - | | Operation: | (A) ← (W6) | Grouping:<br>Description | Timer oper : Transfers t ter W6 to r | he contents | s of timer control regis- | | | ( | | | | | |------------------|------------------------------------------------------------------------------------|-----------------|----------------------------|---------------|---------------------------| | | sfer data to Accumulator from register X) | 1 | T | | | | Instruction code | D9 D0 | Number of words | Number of cycles | Flag CY | Skip condition | | | 0 0 0 1 0 1 0 0 1 0 2 | 1 | 1 | _ | _ | | Operation: | $(A) \leftarrow (X)$ | Grouping: | Register to | register tr | ansfer | | | | Description | | | ts of register X to reg- | | | | | ister A. | | | | TAY (Trans | efer data to Accumulator from register Y) | | | | _ | | Instruction | D9 D0 | Number of words | Number of cycles | Flag CY | Skip condition | | | 16 | 1 | 1 | _ | - | | Operation: | $(A) \leftarrow (Y)$ | Grouping: | Register to | register tr | ansfer | | | | Description | : Transfers t<br>ter A. | he content | s of register Y to regis- | | TAZ (Trans | Sefer data to Accumulator from register Z) D9 D0 0 0 0 1 0 1 0 0 1 1 2 0 5 3 16 | Number of words | Number of cycles | Flag CY | Skip condition | | Operation: | $(A_1, A_0) \leftarrow (Z_1, Z_0)$ | Grouping: | Register to | register tra | ansfer | | • | (A3, A2) ← 0 | | | | nts of register Z to the | | | | | low-order 2 | 2 bits (A1, A | Ao) of register A. | | | | Note: | After this | instructio | n is executed, "0" is | | | | | stored to t<br>register A. | the high-o | rder 2 bits (A3, A2) of | | TBA (Trans | sfer data to register B from Accumulator) | | | | | | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | 0 0 0 0 0 0 1 1 1 0 0 0 E | words | cycles | | | | | | 1 | 1 | _ | _ | | Operation: | $(B) \leftarrow (A)$ | Grouping: | Register to | | | | | | Description | : Transfers t<br>ter B. | he content | s of register A to regis- | | | | | | | | | | | 1 | | | | | TDA (Tran | sfer data to register D from Accumulator) | | | | | |--------------|------------------------------------------------------|-----------------------|--------------------------------------|---------------|---------------------------| | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | 0 0 0 0 1 0 1 0 1 2 0 2 9 | words | cycles | | | | | | 1 | 1 | _ | _ | | Operation: | $(DR2-DR0) \leftarrow (A2-A0)$ | Grouping: | Register to | register tr | ansfer | | • | | | | | nts of the low-order 3 | | | | | bits (A2–A | o) of registe | er A to register D. | | TEAB (Tra | nsfer data to register E from Accumulator and regist | er B) | | | | | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | 0 0 0 0 0 1 1 0 1 0 0 1 A | words | cycles | | | | | 16 | 1 | 1 | - | _ | | Operation: | (E7–E4) ← (B) | Grouping: | Register to | register tr | ansfer | | - por unioni | $(E3-E0) \leftarrow (A)$ | Description | | | its of register B to the | | | | | -E <sub>0</sub> ) of register E, and | | | | | | | - | | er A to the low-order 4 | | | | | bits (E3–E | _ | | | | | | 2.10 (20 2 | o, oog.or. | <u>_</u> . | | | | | | | | | | | | | | | | | | | | | | | | sfer data to register I1 from Accumulator) | 1 | T | T | | | Instruction | D9 D0 | Number of words | Number of | Flag CY | Skip condition | | code | 1 0 0 0 1 0 1 1 1 1 2 2 1 7 16 | | cycles | | | | | | 1 | 1 | _ | _ | | Operation: | $(I1) \leftarrow (A)$ | Grouping: | Interrupt or | peration | | | | | Description | : Transfers | the content | s of register A to inter- | | | | | rupt contro | l register I1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TK0A (Tra | nsfer data to register K0 from Accumulator) | 1 | | | | | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | 1 0 0 0 0 1 1 0 1 1 0 2 1 B | words | cycles | | | | | 16 | 1 | 1 | - | - | | Onenetien | (1/0) (A) | One combine as | la a vit (Ovita | | | | Operation: | $(K0) \leftarrow (A)$ | Grouping: Description | Input/Outp | | | | | | Description | | | s of register A to key-on | | | | | wakeup co | ntroi regist | ei NU. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | nsfer data to register K1 from Accumulator) | _ | | | | |------------------------------|---------------------------------------------------------------------------|-----------------|----------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------| | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | 1 0 0 0 0 1 0 1 0 0 0 2 2 1 4 | words<br>1 | cycles<br>1 | _ | _ | | Operation: | (K1) ← (A) | Grouping | Input/Outp | ut operatio | <b>n</b> | | Орегаціон. | $(K1) \leftarrow (K)$ | Grouping: | | | ts of register A to key | | | | | | control re | - | | TK2A (Tra | nsfer data to register K2 from Accumulator) | | | | | | Instruction | D9 D0 | Number of words | Number of cycles | Flag CY | Skip condition | | | | 1 | 1 | - | - | | Operation: | (K2) ← (A) | Grouping: | Input/Outp | ut operatio | n | | | | Description | : Transfers | | ts of register A to key | | TMA j (TrailInstruction code | nsfer data to Memory from Accumulator) D9 D0 1 0 1 0 1 1 j j j j 2 B j | Number of words | Number of cycles | Flag CY | Skip condition | | | | 1 | 1 | _ | | | Operation: | $(M(DP)) \leftarrow (A)$ | Grouping: | RAM to reg | | | | | $(X) \leftarrow (X)EXOR(j)$<br>j = 0 to 15 | Description | M(DP), an formed bet | exclusive<br>ween regis<br>late field, a | contents of register A to OR operation is per<br>OR operation is per<br>ter X and the value jith and stores the result in | | TMRA (Tra | nsfer data to register MR from Accumulator) | | | | | | Instruction code | D9 D0 1 0 1 1 0 2 1 6 4 | Number of words | Number of cycles | Flag CY | Skip condition | | | | 1 | 1 | - | - | | Operation: | $(MR) \leftarrow (A)$ | Grouping: | Other oper | ation | | | | | Description | | the content | s of register A to cloo | | | | 1 | | | | | | ansfer data to register PU0 from Accumulator) | Continu | | | | |----------------------------|-----------------------------------------------------------------------------------------|--------------------------|------------------|-------------|---------------------------------| | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | 1 0 0 0 1 0 1 1 0 1 2 2 D | words | cycles | l lag 01 | OKIP CONDITION | | | 1 0 0 0 1 0 1 1 0 1 2 | 1 | 1 | _ | - | | Operation: | (PU0) ← (A) | Grouping: | Input/Outp | ut oneratio | ın | | Operation. | (1 00) (- (A) | Description | | | ts of register A to pull- | | | | | up control | register Pl | JO. | | TPU1A (Tr | ansfer data to register PU1 from Accumulator) | | | | | | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | 1 0 0 0 1 0 1 1 1 0 <sub>2</sub> 2 2 E <sub>16</sub> | words<br>1 | cycles<br>1 | _ | | | Operation: | (PU1) ← (A) | | | | | | Орегацоп. | (POT) ← (A) | Grouping:<br>Description | Input/Outp | | ts of register A to pull- | | | | | up control | | _ | | TPU2A (Trainstruction code | ansfer data to register PU2 from Accumulator) D9 D0 1 0 0 0 1 0 1 1 1 1 1 2 2 2 F 16 | Number of words | Number of cycles | Flag CY | Skip condition | | | (DLIO) (A) | | | | | | Operation: | $(PU2) \leftarrow (A)$ | Grouping:<br>Description | Input/Outp | | n<br>s of register A to pull-up | | | | | control reg | | o on regional vitte pain up | | TQ1A (Trai | nsfer data to register Q1 from Accumulator) | | | | | | Instruction | D9 D0 1 0 0 0 0 0 1 0 0 2 0 4 40 | Number of words | Number of cycles | Flag CY | Skip condition | | 0040 | 16 | 1 | 1 | - | - | | Operation: | (Q1) ← (A) | Grouping: | A/D conve | rsion opera | ation | | | | | | the conten | ts of register A to A/D | | | | | | | | | TR1AB (Tr | ansfer data to register R1 from Accumulator and reg | gister B) | | | | |------------------|--------------------------------------------------------|-----------------|------------------|--------------|---------------------------| | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | 1 0 0 0 1 1 1 1 1 1 2 2 3 F | words | cycles | | | | | 16 | 1 | 1 | - | - | | Operation: | (R17–R14) ← (B) | Grouping: | Timer oper | ation | | | | $(R13-R10) \leftarrow (A)$ | | | | ts of register B to the | | | | | | | 7-R14) of reload regis- | | | | | | | nts of register A to the | | | | | | | –R10) of reload regis- | | TV1A (Tran | nsfer data to register V1 from Accumulator) | | | | | | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | 0 0 0 0 1 1 1 1 1 1 1 <sub>2</sub> 0 3 F <sub>16</sub> | words | cycles | | | | | 10 | 1 | 1 | - | | | Operation: | $(V1) \leftarrow (A)$ | Grouping: | Interrupt o | peration | | | | | Description | : Transfers t | he content | s of register A to inter- | | | | | rupt contro | l register \ | <b>′</b> 1. | | TV2A (Trar | nsfer data to register V2 from Accumulator) | | | | | | Instruction | D9 D0 | Number of | Number of | Flag CY | Skip condition | | code | | words | cycles | | | | | 0 0 0 0 1 1 1 1 0 2 0 3 1 16 | 1 | 1 | - | - | | Operation: | (V2) ← (A) | Grouping: | Interrupt or | | | | | | Description | | | s of register A to inter- | | | | | rupt contro | I register V | 2. | | TW1A (Tra | nsfer data to register W1 from Accumulator) | | | | | | Instruction code | D9 D0 | Number of words | Number of cycles | Flag CY | Skip condition | | code | 1 0 0 0 0 0 1 1 1 0 <sub>2</sub> 2 0 E <sub>16</sub> | 1 | 1 | _ | - | | Operation: | (W1) ← (A) | Grouping: | Timer oper | ation | | | Operation. | $(W1) \leftarrow (A)$ | Description | | the content | s of register A to timer | | | | | | | | | TW2A (Tra | nsfer ( | lata t | | | N2 fr | om A | | | | | | (COIIIII) | | | | |------------------------------------------------------------------|---------|--------|---------|---------------------------------------|---------|----------|----------|--------|-------|--------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------|---------------------------| | Instruction | D9 | iata t | o rogii | , , , , , , , , , , , , , , , , , , , | VVZ 111 | 01117 | D | | ilate | <i>/</i> 1/ | | Number of | Number of | Flag CY | Skip condition | | code | 1 ( | 0 | 0 0 | 0 | 1 1 | 1 1 | 1 | | 2 | 0 F | = ],, | words | cycles | cles 1 | | | | | | | | | | | 2 | | | 16 | 1 | 1 | - | - | | Operation: | (W2) · | - (A) | | | | | | | | | | Grouping: | Timer oper | ration | | | , | () | | | | | | | | | | | | : Transfers | the content | s of register A to timer | | TW6A (Tra | nsfer o | lata t | o reai: | ster ' | W6 fr | om A | Accı | umu | ılato | or) | | | | | | | Instruction | D9 | | 0 0 | | | 0 1 | D | 0 | 2 | | 3 16 | Number of words | Number of cycles | Flag CY | Skip condition | | | | 0 | | ' | | <u> </u> | ' | 2 | | ' ' | 16 | 1 | 1 | _ | - | | Operation: | (W6) | - (A) | | | | | | | | | | Grouping: | Timer ope | ration | | | | | | | | | | | | | | | Description | | | s of register A to timer | | TYA (Trans | sfer da | a to ı | egiste | r Y f | rom A | ccu | mul | ator | r) | | | | | | | | Instruction code | D9 | 0 | 0 0 | 0 | 1 / | 1 0 | D<br>0 0 | $\neg$ | 0 | 0 ( | 2 16 | Number of words | Number of cycles | Flag CY | Skip condition | | | | | | 1 - | - | . - | | 2 | | | 16 | 1 | 1 | _ | _ | | Operation: | (Y) ← | (A) | | | | | | | | | | Grouping: | Register to | register tra | ansfer | | | | | | | | | | | | | | Description | : Transfers t<br>ter Y. | he content | s of register A to regis- | | WRST (Wa | atchdo | j time | r ReS | eT) | | | | | | | | | | | | | Instruction | D9 | ) 1 | 0 1 | 0 | 0 ( | 0 0 | D<br>0 0 | $\neg$ | 2 | A ( | $\Box$ | Number of words | Number of cycles | Flag CY | Skip condition | | | | ' ' | 0 1 | 10 | 0 0 | ) 0 | , | 2 | | A C | 16 | 1 | 1 | - | (WDF1) = 1 | | Operation: $(WDF1) = 1$ ? After skipping, $(WDF1) \leftarrow 0$ | | | | | | | | | | Grouping:<br>Description | : Skips the timer flag \(0) to the \(0) is "0," exestops the \(0) | next instru<br>WDF1 is "1<br>WDF1 flag<br>cutes the<br>watchdog t<br>e WRST ir | ." After skipping, clears . When the WDF1 flag next instruction. Also, mer function when ex- struction immediately | | | | XAM j (eX | change Accumulator and Memory data) | | | | | | | | |------------------|---------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Instruction code | D9 D0 1 1 0 1 j j j 2 2 D j 45 | Number of words | Number of cycles | Flag CY | Skip condition | | | | | | | 1 | 1 | - | - | | | | | Operation: | $(A) \longleftrightarrow (M(DP))$ | Grouping: | RAM to reg | gister trans | sfer | | | | | | $(X) \leftarrow (X)EXOR(j)$<br>j = 0 to 15 | Description: After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is performed between register X and the value j in the immediate field and stores the result in register X. | | | | | | | | XAMD j (e | Xchange Accumulator and Memory data and Decrer | nent regist | er Y and sk | ip) | | | | | | Instruction | D9 D0 | Number of words | Number of cycles | Flag CY | Skip condition | | | | | | | 1 | 1 | _ | (Y) = 15 | | | | | Operation: | $(A) \longleftrightarrow (M(DP))$ $(X) \longleftrightarrow (X)EXOR(j)$ $j = 0 \text{ to } 15$ $(Y) \longleftrightarrow (Y) - 1$ | | RAM to register transfer Pescription: After exchanging the contents of with the contents of register A, an ex OR operation is performed betweer ter X and the value j in the immediar and stores the result in register X. Subtracts 1 from the contents of register Y is 15, the next insi is skipped. When the contents of register When the contents of register Y is 15, the next insi is not 15, the next instruction is executed. | | | | | | | XAMI j (eX | change Accumulator and Memory data and Increme | nt register \ | Y and skip) | | | | | | | Instruction code | D9 D0 1 1 1 0 j j j 2 E j | Number of words | Number of cycles | Flag CY | Skip condition | | | | | | | 1 | 1 | _ | (Y) = 0 | | | | | Operation: | $(A) \longleftarrow (M(DP))$ $(X) \leftarrow (X)EXOR(j)$ $j = 0 \text{ to } 15$ $(Y) \leftarrow (Y) + 1$ | Grouping:<br>Description | with the co<br>OR operat<br>ter X and the<br>and stores<br>Adds 1 to the<br>sult of additing<br>Y is 0, the | anging the ntents of rion is performer in performer in the result the content tion, when next instructs of regis | e contents of M(DP) egister A, an exclusive ormed between regisin the immediate field, in register X. s of register Y. As a rethe contents of register ction is skipped. When ter Y is not 0, the next | | | | ### **MACHINE INSTRUCTIONS (INDEX BY TYPES)** | | INE INS | | | | .,, | | | ction | | | | -0) | | | <u>_</u> | <b>-</b> | | |-------------------------------|----------|----|----|----|-----|----|------------|-------|-----|------------|----------------|------------|--------------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | Parameter | Mnemonic | | | | | ır | istru | Ction | CO0 | e | | | | | Number of<br>words | umber of<br>cycles | Function | | Type of instructions | | D9 | D8 | D7 | D6 | D5 | D4 | Dз | D2 | D1 | D <sub>0</sub> | Hexa<br>no | ade<br>otati | | Num | Number cycles | | | | TAB | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | Е | 1 | 1 | (A) ← (B) | | | ТВА | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | Е | 1 | 1 | (B) ← (A) | | | TAY | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | F | 1 | 1 | $(A) \leftarrow (Y)$ | | | TYA | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | С | 1 | 1 | $(Y) \leftarrow (A)$ | | transfer | TEAB | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | Α | 1 | 1 | (E7–E4) ← (B)<br>(E3–E0) ← (A) | | egister t | TABE | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 2 | Α | 1 | 1 | (B) ← (E7–E4)<br>(A) ← (E3–E0) | | r to re | TDA | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 2 | 9 | 1 | 1 | (DR2−DR0) ← (A2−A0) | | Register to register transfer | TAD | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 5 | 1 | 1 | 1 | $ (A_2-A_0) \leftarrow (DR_2-DR_0) $ $(A_3) \leftarrow 0 $ | | | TAZ | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 5 | 3 | 1 | 1 | $(A_1, A_0) \leftarrow (Z_1, Z_0)$<br>$(A_3, A_2) \leftarrow 0$ | | | TAX | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 5 | 2 | 1 | 1 | $(A) \leftarrow (X)$ | | | TASP | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 5 | 0 | 1 | 1 | $ \begin{array}{l} (A2\text{-}A0) \leftarrow (SP2\text{-}SP0) \\ (A3) \leftarrow 0 \end{array} $ | | | LXY x, y | 1 | 1 | х3 | X2 | X1 | <b>X</b> 0 | уз | у2 | <b>y</b> 1 | у0 | 3 | х | у | 1 | 1 | $(X) \leftarrow x \ x = 0 \text{ to } 15$<br>$(Y) \leftarrow y \ y = 0 \text{ to } 15$ | | sesse. | LZ z | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | Z1 | Z0 | 0 | 4 | 8<br>+z | 1 | 1 | $(Z) \leftarrow z z = 0 \text{ to } 3$ | | RAM addresses | INY | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 3 | 1 | 1 | $(Y) \leftarrow (Y) + 1$ | | | DEY | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 7 | 1 | 1 | $(Y) \leftarrow (Y) - 1$ | | | ТАМ ј | 1 | 0 | 1 | 1 | 0 | 0 | j | j | j | j | 2 | С | j | 1 | 1 | $(A) \leftarrow (M(DP))$ $(X) \leftarrow (X)EXOR(j)$ $j = 0 \text{ to } 15$ | | transfer | XAM j | 1 | 0 | 1 | 1 | 0 | 1 | j | j | j | j | 2 | D | j | 1 | 1 | $ \begin{array}{l} (A) \leftarrow \rightarrow (M(DP)) \\ (X) \leftarrow (X)EXOR(j) \\ j = 0 \text{ to } 15 \end{array} $ | | RAM to register transfer | XAMD j | 1 | 0 | 1 | 1 | 1 | 1 | j | j | j | j | 2 | F | j | 1 | | $ \begin{array}{l} (A) \leftarrow \rightarrow (M(DP)) \\ (X) \leftarrow (X)EXOR(j) \\ j = 0 \text{ to } 15 \\ (Y) \leftarrow (Y) - 1 \end{array} $ | | RAI | XAMI j | 1 | 0 | 1 | 1 | 1 | 0 | j | j | j | j | 2 | E | j | 1 | 1 | $ \begin{array}{l} (A) \leftarrow \rightarrow (M(DP)) \\ (X) \leftarrow (X)EXOR(j) \\ j = 0 \text{ to } 15 \\ (Y) \leftarrow (Y) + 1 \end{array} $ | | | ТМА ј | 1 | 0 | 1 | 0 | 1 | 1 | j | j | j | j | 2 | В | j | 1 | 1 | $(M(DP)) \leftarrow (A)$<br>$(X) \leftarrow (X)EXOR(j)$<br>j = 0 to 15 | | Skip condition | Carry flag CY | Datailed description | |---------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | - | - | Transfers the contents of register B to register A. | | - | - | Transfers the contents of register A to register B. | | - | - | Transfers the contents of register Y to register A. | | - | - | Transfers the contents of register A to register Y. | | - | _ | Transfers the contents of register B to the high-order 4 bits (E3–E0) of register E, and the contents of register A to the low-order 4 bits (E3–E0) of register E. | | - | _ | Transfers the high-order 4 bits (E7–E4) of register E to register B, and low-order 4 bits of register E to register A. | | - | - | Transfers the contents of the low-order 3 bits (A2–A0) of register A to register D. | | - | - | Transfers the contents of register D to the low-order 3 bits (A2–A0) of register A. | | - | _ | Transfers the contents of register Z to the low-order 2 bits (A1, A0) of register A. | | - | - | Transfers the contents of register X to register A. | | - | - | Transfers the contents of stack pointer (SP) to the low-order 3 bits (A2–A0) of register A. | | Continuous<br>description | _ | Loads the value x in the immediate field to register X, and the value y in the immediate field to register Y. When the LXY instructions are continuously coded and executed, only the first LXY instruction is executed and other LXY instructions coded continuously are skipped. | | - | _ | Loads the value z in the immediate field to register Z. | | (Y) = 0 | _ | Adds 1 to the contents of register Y. As a result of addition, when the contents of register Y is 0, the next instruction is skipped. When the contents of register Y is not 0, the next instruction is executed. | | (Y) = 15 | _ | Subtracts 1 from the contents of register Y. As a result of subtraction, when the contents of register Y is 15, the next instruction is skipped. When the contents of register Y is not 15, the next instruction is executed. | | - | - | After transferring the contents of M(DP) to register A, an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X. | | - | _ | After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X. | | (Y) = 15 | _ | After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X. Subtracts 1 from the contents of register Y. As a result of subtraction, when the contents of register Y is 15, the next instruction is skipped. When the contents of register Y is not 15, the next instruction is executed. | | (Y) = 0 | _ | After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X. Adds 1 to the contents of register Y. As a result of addition, when the contents of register Y is 0, the next instruction is skipped. when the contents of register Y is not 0, the next instruction is executed. | | - | _ | After transferring the contents of register A to M(DP), an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X. | | Parameter | INE INS | | | | | | stru | | | | | , | | | of | <u></u> | | |----------------------|----------|----|----|----|----|----|------|----|----|------------|----------------|---|--------|---------|-----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Type of instructions | Mnemonic | D9 | D8 | D7 | D6 | D5 | D4 | Дз | D2 | D1 | D <sub>0</sub> | | | ecimal | Number of words | Number of cycles | Function | | | LA n | 0 | 0 | 0 | 1 | 1 | 1 | n | n | n | n | 0 | 7 | n | 1 | 1 | (A) ← n<br>n = 0 to 15 | | | ТАВР р | 0 | 0 | 1 | 0 | 0 | p4 | рз | p2 | <b>p</b> 1 | р0 | 0 | 8<br>+ | p<br>p | 1 | 3 | $(SP) \leftarrow (SP) + 1$<br>$(SK(SP)) \leftarrow (PC)$<br>$(PCH) \leftarrow p (Note)$<br>$(PCL) \leftarrow (DR2-DR0, A3-A0)$<br>$(B) \leftarrow (ROM(PC))7-4$<br>$(A) \leftarrow (ROM(PC))3-0$<br>$(PC) \leftarrow (SK(SP))$<br>$(SP) \leftarrow (SP) - 1$ | | | AM | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | Α | 1 | 1 | $(A) \leftarrow (A) + (M(DP))$ | | ration | AMC | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | В | 1 | 1 | $(A) \leftarrow (A) + (M(DP)) + (CY)$<br>$(CY) \leftarrow Carry$ | | Arithmetic operation | A n | 0 | 0 | 0 | 1 | 1 | 0 | n | n | n | n | 0 | 6 | n | 1 | 1 | $(A) \leftarrow (A) + n$<br>n = 0 to 15 | | Arit | AND | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 8 | 1 | 1 | $(A) \leftarrow (A) \text{ AND } (M(DP))$ | | | OR | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 9 | 1 | 1 | $(A) \leftarrow (A) OR (M(DP))$ | | | sc | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 7 | 1 | 1 | (CY) ← 1 | | | RC | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 6 | 1 | 1 | (CY) ← 0 | | | szc | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 2 | F | 1 | 1 | (CY) = 0 ? | | | СМА | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | С | 1 | 1 | $(A) \leftarrow (\overline{A})$ | | | RAR | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | D | 1 | 1 | CY A3A2A1A0 | | | SB j | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | j | j | 0 | 5 | C<br>+j | 1 | 1 | (Mj(DP)) ← 1<br>j = 0 to 3 | | Bit operation | RB j | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | j | j | 0 | 4 | C<br>+j | 1 | 1 | $(Mj(DP)) \leftarrow 0$<br>j = 0 to 3 | | Bit o | SZB j | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | j | j | 0 | 2 | j | 1 | 1 | (Mj(DP)) = 0 ?<br>j = 0 to 3 | | | SEAM | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 2 | 6 | 1 | 1 | (A) = (M(DP))? | | arison<br>ation | SEA n | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 2 | 5 | 2 | 2 | (A) = n ? | | Comparison | | 0 | 0 | 0 | 1 | 1 | 1 | n | n | n | n | 0 | 7 | n | | | n = 0 to 15 | | | | | | | | | | | | | | | | | | | | Note : p is 0 to 15 for M34501M2, p is 0 to 31 for M34501M4/E4. | _ | | |---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Carry flag CY | Datailed description | | _ | Loads the value n in the immediate field to register A. When the LA instructions are continuously coded and executed, only the first LA instruction is executed and other LA instructions coded continuously are skipped. | | - | Transfers bits 7 to 4 to register B and bits 3 to 0 to register A. These bits 7 to 0 are the ROM pattern in address (DR2 DR1 DR0 A3 A2 A1 A0)2 specified by registers A and D in page p. When this instruction is executed, be careful not to over the stack because 1 stage of stack register is used. | | _ | Adds the contents of M(DP) to register A. Stores the result in register A. The contents of carry flag CY remains unchanged. | | 0/1 | Adds the contents of M(DP) and carry flag CY to register A. Stores the result in register A and carry flag CY. | | - | Adds the value n in the immediate field to register A, and stores a result in register A. The contents of carry flag CY remains unchanged. Skips the next instruction when there is no overflow as the result of operation. Executes the next instruction when there is overflow as the result of operation. | | _ | Takes the AND operation between the contents of register A and the contents of M(DP), and stores the result in register A. | | _ | Takes the OR operation between the contents of register A and the contents of M(DP), and stores the result in register A. | | 1 | Sets (1) to carry flag CY. | | 0 | Clears (0) to carry flag CY. | | _ | Skips the next instruction when the contents of carry flag CY is "0." | | _ | Stores the one's complement for register A's contents in register A. | | 0/1 | Rotates 1 bit of the contents of register A including the contents of carry flag CY to the right. | | - | Sets (1) the contents of bit j (bit specified by the value j in the immediate field) of M(DP). | | _ | Clears (0) the contents of bit j (bit specified by the value j in the immediate field) of M(DP). | | _ | Skips the next instruction when the contents of bit j (bit specified by the value j in the immediate field) of M(DP) is "0." Executes the next instruction when the contents of bit j of M(DP) is "1." | | - | Skips the next instruction when the contents of register A is equal to the contents of M(DP). Executes the next instruction when the contents of register A is not equal to the contents of M(DP). | | _ | Skips the next instruction when the contents of register A is equal to the value n in the immediate field. Executes the next instruction when the contents of register A is not equal to the value n in the immediate field. | | | - 0/1 - 1 0 - 0/1 | | Mnemonic D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 Hexadecimal notation | on | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | +a +a | | | Second BL p, a 0 0 1 1 1 p4 p3 p2 p1 p0 0 E p | | | 1 0 0 a6 a5 a4 a3 a2 a1 a0 2 a a | | | | | | In the second of | .0) | | 1 0 0 p4 0 0 p3 p2 p1 p0 2 p p | , | | BM a 0 1 0 a6 a5 a4 a3 a2 a1 a0 1 a a 1 1 $(SP) \leftarrow (SP) + 1$ $(SK(SP)) \leftarrow (PC)$ $(PCH) \leftarrow 2$ $(PCL) \leftarrow a6-a0$ | | | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | | | 1 0 0 a6 a5 a4 a3 a2 a1 a0 2 a a (PCL) \( \text{ a6-a0} \) | | | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | | | | )) | | RTI 0 0 0 1 0 0 0 1 1 0 0 4 6 1 1 (PC) $\leftarrow$ (SK(SP)) (SP) $\leftarrow$ (SP) $-$ 1 | | | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | | | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | | Note :p is 0 to 15 for M34501M2, p is 0 to 31 for M34501M4/E4. | Skip condition | Carry flag CY | Datailed description | |---------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | _ | _ | Branch within a page : Branches to address a in the identical page. | | - | _ | Branch out of a page : Branches to address a in page p. | | _ | _ | Branch out of a page: Branches to address (DR2 DR1 DR0 A3 A2 A1 A0)2 specified by registers D and A in page p. | | - | - | Call the subroutine in page 2 : Calls the subroutine at address a in page 2. | | _ | _ | Call the subroutine : Calls the subroutine at address a in page p. | | _ | | Call the subroutine: Calls the subroutine at address (DR2 DR1 DR0 A3 A2 A1 A0)2 specified by registers D and A in page p. | | _ | | Returns from interrupt service routine to main routine. Returns each value of data pointer (X, Y, Z), carry flag, skip status, NOP mode status by the continuous description of the LA/LXY instruction, register A and register B to the states just before interrupt. | | _ | | Returns from subroutine to the routine called the subroutine. | | Skip at uncondition | _ | Returns from subroutine to the routine called the subroutine, and skips the next instruction at uncondition. | | Parameter | | | | | | In | stru | ction | cod | le | | | | | r of<br>s | r of | | |----------------------|----------|----|----|----|----|----|------|-------|-----|----|----------------|---|-----|-------------|-----------|----------|----------------------------------------------------------------------------------------------------------------------| | Type of instructions | Mnemonic | D9 | D8 | D7 | D6 | D5 | D4 | Дз | D2 | D1 | D <sub>0</sub> | | ade | cimal<br>on | Number o | Number o | Function | | | DI | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 4 | 1 | 1 | (INTE) ← 0 | | | EI | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 5 | 1 | 1 | (INTE) ← 1 | | | SNZ0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 3 | 8 | 1 | 1 | V10 = 0: (EXF0) = 1 ?<br>After skipping, (EXF0) ← 0<br>V10 = 1: SNZ0 = NOP | | ation | SNZI0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 3 | Α | 1 | 1 | l12 = 0 : (INT) = "L" ? | | Interrupt operation | | | | | | | | | | | | | | | | | l12 = 1 : (INT) = "H" ? | | nterr | TAV1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 5 | 4 | 1 | 1 | (A) ← (V1) | | <del>-</del> | TV1A | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 3 | F | 1 | 1 | (V1) ← (A) | | | TAV2 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 5 | 5 | 1 | 1 | (A) ← (V2) | | | TV2A | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 3 | E | 1 | 1 | (V2) ← (A) | | | TAI1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 2 | 5 | 3 | 1 | 1 | (A) ← (I1) | | | TI1A | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 2 | 1 | 7 | 1 | 1 | (I1) ← (A) | | | TAW1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 2 | 4 | В | 1 | 1 | (A) ← (W1) | | | TW1A | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 2 | 0 | Ε | 1 | 1 | (W1) ← (A) | | | TAW2 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 2 | 4 | С | 1 | 1 | (A) ← (W2) | | | TW2A | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 2 | 0 | F | 1 | 1 | (W2) ← (A) | | | TAW6 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 2 | 5 | 0 | 1 | 1 | (A) ← (W6) | | | TW6A | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 2 | 1 | 3 | 1 | 1 | (W6) ← (A) | | | TAB1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 2 | 7 | 0 | 1 | 1 | (B) ← (T17–T14)<br>(A) ← (T13–T10) | | Timer operation | T1AB | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 2 | 3 | 0 | 1 | 1 | $(T17-T14) \leftarrow (B)$<br>$(R17-R14) \leftarrow (B)$<br>$(T13-T10) \leftarrow (A)$<br>$(R13-R10) \leftarrow (A)$ | | Timer | TAB2 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 2 | 7 | 1 | 1 | 1 | (B) ← (T27–T24)<br>(A) ← (T23–T20) | | | T2AB | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 2 | 3 | 1 | 1 | 1 | $(T27-T24) \leftarrow (B)$<br>$(R27-R24) \leftarrow (B)$<br>$(T23-T20) \leftarrow (A)$<br>$(R23-R20) \leftarrow (A)$ | | | TR1AB | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 2 | 3 | F | 1 | 1 | (R17–R14) ← (B)<br>(R13–R10) ← (A) | | | SNZT1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 2 | 8 | 0 | 1 | 1 | V12 = 0: (T1F) = 1 ?<br>After skipping, (T1F) $\leftarrow$ 0<br>V12 = 1: SNZT1 = NOP | | | SNZT2 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 2 | 8 | 1 | 1 | 1 | V13 = 0: (T2F) = 1 ?<br>After skipping, (T2F) $\leftarrow$ 0<br>V13 = 1: SNZT2 = NOP | | | | , | |---------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Skip condition | Carry flag CY | Datailed description | | - | _ | Clears (0) to interrupt enable flag INTE, and disables the interrupt. | | _ | _ | Sets (1) to interrupt enable flag INTE, and enables the interrupt. | | V10 = 0: (EXF0) = 1 | _ | When V10 = 0 : Skips the next instruction when external 0 interrupt request flag EXF0 is "1." After skipping, clears (0) to the EXF0 flag. When the EXF0 flag is "0," executes the next instruction. When V10 = 1 : This instruction is equivalent to the NOP instruction. (V10: bit 0 of interrupt control register V1) | | (INT) = "L"<br>However, I12 = 0 | _ | When I12 = 0: Skips the next instruction when the level of INT pin is "L." Executes the next instruction when the level of INT pin is "H." | | (INT) = "H"<br>However, I12 = 1 | | When I12 = 1: Skips the next instruction when the level of INT pin is "H." Executes the next instruction when the level of INT pin is "L." (I12: bit 2 of interrupt control register I1) | | _ | - | Transfers the contents of interrupt control register V1 to register A. | | _ | _ | Transfers the contents of register A to interrupt control register V1. | | _ | _ | Transfers the contents of interrupt control register V2 to register A. | | _ | _ | Transfers the contents of register A to interrupt control register V2. | | _ | _ | Transfers the contents of interrupt control register I1 to register A. | | _ | _ | Transfers the contents of register A to interrupt control register I1. | | - | _ | Transfers the contents of timer control register W1 to register A. | | _ | _ | Transfers the contents of register A to timer control register W1. | | - | _ | Transfers the contents of timer control register W2 to register A. | | _ | _ | Transfers the contents of register A to timer control register W2. | | _ | _ | Transfers the contents of timer control register W6 to register A. | | - | _ | Transfers the contents of register A to timer control register W6. | | - | _ | Transfers the high-order 4 bits (T17–T14) of timer 1 to register B. Transfers the low-order 4 bits (T13–T10) of timer 1 to register A. | | _ | _ | Transfers the contents of register B to the high-order 4 bits of timer 1 and timer 1 reload register R1. Transfers the contents of register A to the low-order 4 bits of timer 1 and timer 1 reload register R1. | | - | _ | Transfers the high-order 4 bits (T27–T24) of timer 2 to register B. Transfers the low-order 4 bits (T23–T20) of timer 2 to register A. | | _ | _ | Transfers the contents of register B to the high-order 4 bits of timer 2 and timer 2 reload register R2. Transfers the contents of register A to the low-order 4 bits of timer 2 and timer 2 reload register R2. | | - | _ | Transfers the contents of register B to the high-order 4 bits (R17–R14) of reload register R1, and the contents of register A to the low-order 4 bits (R13–R10) of reload register R1. | | V12 = 0: (T1F) = 1 | _ | When V12 = 0 : Skips the next instruction when timer 1 interrupt request flag T1F is "1." After skipping, clears (0) to the T1F flag. When the T1F flag is "0," executes the next instruction. When V12 = 1 : This instruction is equivalent to the NOP instruction. (V12: bit 2 of interrupt control register V1) | | V13 = 0: (T2F) =1 | - | When V13 = 0 : Skips the next instruction when timer 1 interrupt request flag T2F is "1." After skipping, clears (0) to the T2F flag. When the T2F flag is "0," executes the next instruction. When V13 = 1 : This instruction is equivalent to the NOP instruction. (V13: bit 3 of interrupt control register V1) | | | 1140 | | Instruction code | | | | | | | | 1 - | -3) | '' | ,011 | LIIIU | eu) | T | |------------------------|----------|----|------------------|----|----|----|------|-------|-----|----|----------------|-----|--------------|-------------|-----------------|--------------------|---------------------------------------------------| | Parameter | | | | | | In | stru | ction | cod | e | | | | | er of | umber of<br>cycles | Function | | Type of instructions | Mnemonic | D9 | D8 | D7 | D6 | D5 | D4 | Dз | D2 | D1 | D <sub>0</sub> | | ade<br>otati | cimal<br>on | Number of words | Number of cycles | Tulcton | | | IAP0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 2 | 6 | 0 | 1 | 1 | (A) ← (P0) | | | OP0A | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 2 | 2 | 0 | 1 | 1 | (P0) ← (A) | | | IAP1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 2 | 6 | 1 | 1 | 1 | (A) ← (P1) | | | OP1A | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 2 | 2 | 1 | 1 | 1 | (P1) ← (A) | | | IAP2 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 2 | 6 | 2 | 1 | 1 | (A1, A0) ← (P21, P20)<br>(A3, A2) ← 0 | | | OP2A | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 2 | 2 | 2 | 1 | 1 | (P21, P20) ← (A1, A0) | | | CLD | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | (D) ← 1 | | | RD | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 4 | 1 | 1 | $ (D(Y)) \leftarrow 0 $ $ (Y) = 0 \text{ to } 3 $ | | | SD | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 5 | 1 | 1 | $(D(Y)) \leftarrow 1$ $(Y) = 0 \text{ to } 3$ | | | SZD | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | | 2 | | 2 | 2 | (D(Y)) = 0?<br>(Y) = 0 to 3 | | _ | SCP | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | | 0 | <b>D</b> | 4 | 1 | (0) (1 | | eratio | RCP | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | | 8 | | 1 | | $(C) \leftarrow 1$<br>$(C) \leftarrow 0$ | | ut ope | SNZCP | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | | 8 | | 1 | | (C) ← 0<br>(C) = 1? | | Outpu | SNZOF | ' | U | ' | U | U | U | ' | U | U | 1 | 2 | 0 | 9 | ! | | (0) = 1? | | Input/Output operation | IAK | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 2 | 6 | F | 1 | 1 | $ (A0) \leftarrow (K) (A3-A1) \leftarrow 0 $ | | | OKA | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 2 | 1 | F | 1 | 1 | $(K) \leftarrow (A_0)$ | | | TK0A | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 2 | 1 | В | 1 | 1 | (K0) ← (A) | | | TAK0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 2 | 5 | 6 | 1 | 1 | (A) ← (K0) | | | TK1A | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 2 | 1 | 4 | 1 | 1 | (K1) ← (A) | | | TAK1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 2 | 5 | 9 | 1 | 1 | (A) ← (K1) | | | TK2A | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 2 | 1 | 5 | 1 | 1 | $(K2) \leftarrow (A)$ | | | TAK2 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 2 | 5 | Α | 1 | 1 | (A) ← (K2) | | | TPU0A | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 2 | 2 | D | 1 | 1 | (PU0) ← (A) | | | TPU1A | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 2 | 2 | E | 1 | | (PU1) ← (A) | | | TPU2A | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 2 | 2 | F | 1 | 1 | (PU2) ← (A) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | I. | | Skip condition | Carry flag CY | Datailed description | |-------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | _ | _ | Transfers the input of port P0 to register A. | | _ | _ | Outputs the contents of register A to port P0. | | _ | _ | Transfers the input of port P1 to register A. | | _ | _ | Outputs the contents of register A to port P1. | | _ | - | Transfers the input of port P2 to the low-order 2 bits (A1, A0) of register A. | | _ | _ | Outputs the contents of the low-order 2 bits (A1, A0) of register A to port P2. | | _ | _ | Sets (1) to port D. | | - | - | Clears (0) to a bit of port D specified by register Y. | | _ | - | Sets (1) to a bit of port D specified by register Y. | | (D(Y)) = 0?<br>(Y) = 0 to 3 | - | Skips the next instruction when a bit of port D specified by register Y is "0." Executes the next instruction when a bit of port D specified by register Y is "1." | | _ | _ | Sets (1) to port C. | | _ | _ | Clears (0) to port C. | | (C) = 1 | - | Skips the next instruction when the contents of port C is "1." Executes the next instruction when the contents of port C is "0." | | _ | _ | Transfers the contents of port K to the bit 0 (A <sub>0</sub> ) of register A. | | _ | _ | Outputs the contents of bit 0 (A <sub>0</sub> ) of register A to port K. | | _ | _ | Transfers the contents of register A to key-on wakeup control register K0. | | _ | _ | Transfers the contents of key-on wakeup control register K0 to register A. | | _ | _ | Transfers the contents of register A to key-on wakeup control register K1. | | _ | _ | Transfers the contents of key-on wakeup control register K1 to register A. | | _ | _ | Transfers the contents of register A to key-on wakeup control register K2. | | _ | _ | Transfers the contents of key-on wakeup control register K2 to register A. | | _ | _ | Transfers the contents of register A to pull-up control register PU0. | | _ | _ | Transfers the contents of register A to pull-up control register PU1. | | _ | - | Transfers the contents of register A to pull-up control register PU2. | | | | | | | | | | Parameter | INE INST | | | | | | | ction | | | | | | | † | <u></u> | | |---------------------------------------------------------------------------------------------------------|----------|----|----|-----------------------------------------------------------------------------------------------------|----|----|----|-------|----|----|----------------|---|--------------|-------------|-----|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Parameter | Mnemonic | | | | | | | | | | | 1 | _ | | ber | Number of cycles | Function | | Type of instructions | | D9 | D8 | D7 | D6 | D5 | D4 | Дз | D2 | D1 | D <sub>0</sub> | | ade<br>otati | cimal<br>on | NuN | NUN<br>S | | | | TABAD | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 2 | 7 | 9 | 1 | 1 | In A/D conversion mode (Q13 = 0),<br>(B) $\leftarrow$ (AD9-AD6)<br>(A) $\leftarrow$ (AD5-AD2)<br>In comparator mode (Q13 = 1),<br>(B) $\leftarrow$ (AD7-AD4)<br>(A) $\leftarrow$ (AD3-AD0) | | tion | TALA | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 2 | 4 | 9 | 1 | 1 | $(A3, A2) \leftarrow (AD1, AD0)$<br>$(A1, A0) \leftarrow 0$ | | TADAB 1 0 0 0 1 1 1 0 0 1 2 3 9 1 TAQ1 1 0 0 0 0 0 1 0 0 0 2 4 4 1 TQ1A 1 0 0 0 0 0 0 1 0 0 0 2 0 4 1 | | | 1 | $ \begin{array}{c} (AD7\text{-}AD4) \leftarrow (B) \\ (AD3\text{-}AD0) \leftarrow (A) \end{array} $ | | | | | | | | | | | | | | | conve | TAQ1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 2 | 4 | 4 | 1 | 1 | (A) ← (Q1) | | ΑP | TQ1A | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 2 | 0 | 4 | 1 | 1 | (Q1) ← (A) | | | ADST | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 2 | 9 | F | 1 | 1 | (ADF) ← 0<br>Q13 = 0: A/D conversion starting<br>Q13 = 1: Comparator operation starting | | | SNZAD | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 2 | 8 | 7 | 1 | 1 | V22 = 0: (ADF) = 1 ?<br>After skipping, (ADF) $\leftarrow$ 0<br>V22 = 1: SNZAD = NOP | | | NOP | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | (PC) ← (PC) + 1 | | | POF | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 2 | 1 | 1 | RAM back-up<br>However, voltage drop detection circuit is valid | | | POF2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 8 | 1 | 1 | RAM back-up | | | EPOF | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 5 | В | 1 | 1 | POF or POF2 instruction valid | | operation | SNZP | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 3 | 1 | 1 | (P) = 1 ? | | er ope | DWDT | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 2 | 9 | С | 1 | 1 | Stop of watchdog timer function enabled | | Other | WRST | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 2 | Α | 0 | 1 | 1 | (WDF1) = 1,<br>after skipping,<br>(WDF1) ← 0 | | | смск | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 2 | 9 | Α | 1 | 1 | Ceramic resonator selected | | | CRCK | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 2 | 9 | В | 1 | 1 | RC oscillation selected | | | TAMR | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 2 | 5 | 2 | 1 | 1 | $(A) \leftarrow (MR)$ | | | TMRA | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 2 | 1 | 6 | 1 | 1 | (MR) ← (A) | | | | | | | | | | | | | | | | | | | | | Skip condition | Carry flag CY | Datailed description | |--------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | - | _ | In the A/D conversion mode (Q13 = 0), transfers the high-order 4 bits (AD9–AD6) of register AD to register B, and the middle-order 4 bits (AD5–AD2) of register AD to register A. In the comparator mode (Q13 = 1), transfers the high-order 4 bits (AD7–AD4) of comparator register to register B, and the low-order 4 bits (AD3–AD0) of comparator register to register A. (Q13: bit 3 of A/D control register Q1) | | - | _ | Transfers the low-order 2 bits (AD1, AD0) of register AD to the high-order 2 bits (AD3, AD2) of register A. | | - | _ | In the A/D conversion mode (Q13 = 0), this instruction is equivalent to the NOP instruction. In the comparator mode (Q13 = 1), transfers the contents of register B to the high-order 4 bits (AD7–AD4) of comparator register, and the contents of register A to the low-order 4 bits (AD3–AD0) of comparator register. (Q13 = bit 3 of A/D control register Q1) | | _ | _ | Transfers the contents of A/D control register Q1 to register A. | | - | _ | Transfers the contents of register A to A/D control register Q1. | | _ | _ | Clears (0) to A/D conversion completion flag ADF, and the A/D conversion at the A/D conversion mode (Q13 = 0) or the comparator operation at the comparator mode (Q13 = 1) is started. (Q13 = bit 3 of A/D control register Q1) | | V22 = 0: (ADF) = 1 | _ | When V22 = 0 : Skips the next instruction when A/D conversion completion flag ADF is "1." After skipping, clears (0) to the ADF flag. When the ADF flag is "0," executes the next instruction. When V22 = 1 : This instruction is equivalent to the NOP instruction. (V22: bit 2 of interrupt control register V2) | | _ | _ | No operation; Adds 1 to program counter value, and others remain unchanged. | | _ | _ | Puts the system in RAM back-up state by executing the POF instruction after executing the EPOF instruction. However, the voltage drop detection circuit is valid. | | _ | _ | Puts the system in RAM back-up state by executing the POF2 instruction after executing the EPOF instruction. Operations of all functions are stopped. | | - | _ | Makes the immediate after POF or POF2 instruction valid by executing the EPOF instruction. | | (P) = 1 | _ | Skips the next instruction when the P flag is "1". After skipping, the P flag remains unchanged. Executes the next instruction when the P flag is "0." | | _ | _ | Stops the watchdog timer function by the WRST instruction after executing the DWDT instruction. | | (WDF1) = 1 | _ | Skips the next instruction when watchdog timer flag WDF1 is "1." After skipping, clears (0) to the WDF1 flag. When the WDF1 flag is "0," executes the next instruction. Also, stops the watchdog timer function when executing the WRST instruction immediately after the DWDT instruction. | | _ | _ | Selects the ceramic resonance circuit and stops the on-chip oscillator. | | _ | _ | Selects the RC oscillation circuit and stops the on-chip oscillator. | | _ | _ | Transfers the contents of clock control register MR to register A. | | _ | _ | Transfers the contents of register A to clock control register MR. | | | | | #### **INSTRUCTION CODE TABLE** | 14011 | 100 | HON | COL | JE 17 | ADLE | | | | | | | | | | | | | | | |-------|------------------|--------|--------|----------|--------|---------|---------|---------|----------|------------|-------------|--------|--------|--------|--------|--------|--------|------------------|-------| | | 09-D4 | 000000 | 000001 | 000010 | 000011 | 000100 | 000101 | 000110 | 000111 | 001000 | 001001 | 001010 | 001011 | 001100 | 001101 | 001110 | 001111 | 010000<br>010111 | | | D3-D0 | Hex.<br>notation | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | 0A | 0B | 0C | 0D | 0E | 0F | 10–17 | 18–1F | | 0000 | 0 | NOP | BLA | SZB<br>0 | BMLA | _ | TASP | A<br>0 | LA<br>0 | TABP<br>0 | TABP<br>16* | _ | _ | BML | BML* | BL | BL* | ВМ | В | | 0001 | 1 | _ | CLD | SZB<br>1 | _ | _ | TAD | A<br>1 | LA<br>1 | TABP<br>1 | TABP<br>17* | _ | _ | BML | BML* | BL | BL* | ВМ | В | | 0010 | 2 | POF | _ | SZB<br>2 | _ | _ | TAX | A<br>2 | LA<br>2 | TABP<br>2 | TABP<br>18* | _ | _ | BML | BML* | BL | BL* | ВМ | В | | 0011 | 3 | SNZP | INY | SZB<br>3 | _ | _ | TAZ | A<br>3 | LA<br>3 | TABP<br>3 | TABP<br>19* | _ | _ | BML | BML* | BL | BL* | ВМ | В | | 0100 | 4 | DI | RD | SZD | _ | RT | TAV1 | A<br>4 | LA<br>4 | TABP<br>4 | TABP<br>20* | _ | _ | BML | BML* | BL | BL* | ВМ | В | | 0101 | 5 | EI | SD | SEAn | _ | RTS | TAV2 | A<br>5 | LA<br>5 | TABP<br>5 | TABP<br>21* | _ | _ | BML | BML* | BL | BL* | ВМ | В | | 0110 | 6 | RC | _ | SEAM | _ | RTI | _ | A<br>6 | LA<br>6 | TABP<br>6 | TABP<br>22* | - | - | BML | BML* | BL | BL* | ВМ | В | | 0111 | 7 | sc | DEY | _ | _ | _ | _ | A<br>7 | LA<br>7 | TABP<br>7 | TABP<br>23* | _ | _ | BML | BML* | BL | BL* | ВМ | В | | 1000 | 8 | POF2 | AND | _ | SNZ0 | LZ<br>0 | _ | A<br>8 | LA<br>8 | TABP<br>8 | TABP<br>24* | _ | _ | BML | BML* | BL | BL* | ВМ | В | | 1001 | 9 | _ | OR | TDA | _ | LZ<br>1 | _ | A<br>9 | LA<br>9 | TABP<br>9 | TABP<br>25* | _ | _ | BML | BML* | BL | BL* | ВМ | В | | 1010 | Α | AM | TEAB | TABE | SNZI0 | LZ<br>2 | _ | A<br>10 | LA<br>10 | TABP<br>10 | TABP<br>26* | _ | _ | BML | BML* | BL | BL* | ВМ | В | | 1011 | В | AMC | _ | _ | _ | LZ<br>3 | EPOF | A<br>11 | LA<br>11 | TABP<br>11 | TABP<br>27* | - | - | BML | BML* | BL | BL* | ВМ | В | | 1100 | С | TYA | СМА | _ | _ | RB<br>0 | SB<br>0 | A<br>12 | LA<br>12 | TABP<br>12 | TABP<br>28* | - | - | BML | BML* | BL | BL* | ВМ | В | | 1101 | D | _ | RAR | _ | _ | RB<br>1 | SB<br>1 | A<br>13 | LA<br>13 | TABP<br>13 | TABP<br>29* | _ | - | BML | BML* | BL | BL* | ВМ | В | | 1110 | Е | ТВА | TAB | _ | TV2A | RB<br>2 | SB<br>2 | A<br>14 | LA<br>14 | TABP<br>14 | TABP<br>30* | _ | - | BML | BML* | BL | BL* | ВМ | В | | 1111 | F | _ | TAY | szc | TV1A | RB<br>3 | SB<br>3 | A<br>15 | LA<br>15 | TABP<br>15 | TABP<br>31* | _ | _ | BML | BML* | BL | BL* | вм | В | The above table shows the relationship between machine language codes and machine language instructions. D3–D0 show the low-order 4 bits of the machine language code, and D9–D4 show the high-order 6 bits of the machine language code. The hexadecimal representation of the code is also provided. There are one-word instructions and two-word instructions, but only the first word of each instruction is shown. Do not use code marked "–." The codes for the second word of a two-word instruction are described below. | | The | secon | d word | |------|-----|-------|--------| | BL | 10 | 0aaa | aaaa | | BML | 10 | 0aaa | aaaa | | BLA | 10 | 0p00 | pppp | | BMLA | 10 | 0p00 | pppp | | SEA | 00 | 0111 | nnnn | | SZD | 00 | 0010 | 1011 | • \* cannot be used in the M34501M2-XXXFP. ### **INSTRUCTION CODE TABLE (continued)** | 11431 | NUC | HON | COL | <u> </u> | IDLL | (COII | tinue | <del>;u</del> ) | | | | | | | | | | | |-------|------------------|--------|--------|----------|--------|--------|--------|-----------------|--------|--------|--------|--------|-----------|-----------|-----------|------------|------------|------------------| | 1 | D9-D4 | 100000 | 100001 | 100010 | 100011 | 100100 | 100101 | 100110 | 100111 | 101000 | 101001 | 101010 | 101011 | 101100 | 101101 | 101110 | 101111 | 110000<br>111111 | | D3-D0 | Hex.<br>notation | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 2A | 2B | 2C | 2D | 2E | 2F | 30–3F | | 0000 | 0 | _ | - | OP0A | T1AB | - | TAW6 | IAP0 | TAB1 | SNZT1 | _ | WRST | TMA<br>0 | TAM<br>0 | XAM<br>0 | XAMI<br>0 | XAMD<br>0 | LXY | | 0001 | 1 | _ | _ | OP1A | T2AB | _ | _ | IAP1 | TAB2 | SNZT2 | _ | - | TMA<br>1 | TAM<br>1 | XAM<br>1 | XAMI<br>1 | XAMD<br>1 | LXY | | 0010 | 2 | _ | - | OP2A | _ | _ | TAMR | IAP2 | _ | _ | _ | - | TMA<br>2 | TAM<br>2 | XAM<br>2 | XAMI<br>2 | XAMD<br>2 | LXY | | 0011 | 3 | _ | TW6A | _ | _ | _ | TAI1 | - | _ | _ | _ | _ | TMA<br>3 | TAM<br>3 | XAM<br>3 | XAMI<br>3 | XAMD<br>3 | LXY | | 0100 | 4 | TQ1A | TK1A | _ | _ | TAQ1 | _ | 1 | _ | _ | _ | _ | TMA<br>4 | TAM<br>4 | XAM<br>4 | XAMI<br>4 | XAMD<br>4 | LXY | | 0101 | 5 | _ | TK2A | _ | _ | _ | _ | - | _ | _ | _ | _ | TMA<br>5 | TAM<br>5 | XAM<br>5 | XAMI<br>5 | XAMD<br>5 | LXY | | 0110 | 6 | _ | TMRA | _ | _ | _ | TAK0 | - | _ | _ | _ | - | TMA<br>6 | TAM<br>6 | XAM<br>6 | XAMI<br>6 | XAMD<br>6 | LXY | | 0111 | 7 | _ | TI1A | - | _ | - | _ | _ | _ | SNZAD | _ | - | TMA<br>7 | TAM<br>7 | XAM<br>7 | XAMI<br>7 | XAMD<br>7 | LXY | | 1000 | 8 | _ | - | - | _ | _ | _ | - | _ | _ | _ | - | TMA<br>8 | TAM<br>8 | XAM<br>8 | XAMI<br>8 | XAMD<br>8 | LXY | | 1001 | 9 | _ | _ | _ | TADAB | TALA | TAK1 | _ | TABAD | SNZCP | _ | _ | TMA<br>9 | TAM<br>9 | XAM<br>9 | XAMI<br>9 | XAMD<br>9 | LXY | | 1010 | Α | _ | _ | _ | _ | _ | TAK2 | _ | _ | _ | смск | - | TMA<br>10 | TAM<br>10 | XAM<br>10 | XAMI<br>10 | XAMD<br>10 | LXY | | 1011 | В | _ | TK0A | _ | Í | TAW1 | ı | Í | _ | _ | CRCK | ı | TMA<br>11 | TAM<br>11 | XAM<br>11 | XAMI<br>11 | XAMD<br>11 | LXY | | 1100 | С | _ | ı | _ | ĺ | TAW2 | ı | ĺ | _ | RCP | DWDT | ı | TMA<br>12 | TAM<br>12 | XAM<br>12 | XAMI<br>12 | XAMD<br>12 | LXY | | 1101 | D | _ | ı | TPU0A | l | - | ı | Í | - | SCP | _ | ı | TMA<br>13 | TAM<br>13 | XAM<br>13 | XAMI<br>13 | XAMD<br>13 | LXY | | 1110 | E | TW1A | - | TPU1A | _ | - | - | ı | _ | _ | _ | - | TMA<br>14 | TAM<br>14 | XAM<br>14 | XAMI<br>14 | XAMD<br>14 | LXY | | 1111 | F | TW2A | ОКА | TPU2A | TR1AB | _ | ı | IAK | _ | _ | ADST | _ | TMA<br>15 | TAM<br>15 | XAM<br>15 | XAMI<br>15 | XAMD<br>15 | LXY | The above table shows the relationship between machine language codes and machine language instructions. D<sub>3</sub>–D<sub>0</sub> show the low-order 4 bits of the machine language code, and D<sub>9</sub>–D<sub>4</sub> show the high-order 6 bits of the machine language code. The hexadecimal representation of the code is also provided. There are one-word instructions and two-word instructions, but only the first word of each instruction is shown. Do not use code marked "–." The codes for the second word of a two-word instruction are described below. | | The | The second word 10 0aaa aaaa 10 0aaa aaaa 10 0p00 pppp 10 0p00 pppp | | | | | | | | | |------|-----|-------------------------------------------------------------------------|------|--|--|--|--|--|--|--| | BL | 10 | 0aaa | aaaa | | | | | | | | | BML | 10 | 0aaa | aaaa | | | | | | | | | BLA | 10 | 0p00 | pppp | | | | | | | | | BMLA | 10 | 0p00 | pppp | | | | | | | | | SEA | 00 | 0111 | nnnn | | | | | | | | | SZD | 00 | 0010 | 1011 | | | | | | | | # **Electrical characteristics** ### Absolute maximum ratings | Symbol | Parameter | Conditions | Ratings | Unit | |--------|--------------------------------------------------|-------------------------------------|-----------------|------| | Vdd | Supply voltage | | -0.3 to 6.5 | V | | Vı | Input voltage P0, P1, P2, D2/C, D3/K, RESET, XIN | | -0.3 to VDD+0.3 | V | | Vı | Input voltage D <sub>0</sub> , D <sub>1</sub> | | -0.3 to 13.0 | V | | Vı | Input voltage AIN0-AIN1 | | -0.3 to VDD+0.3 | V | | Vo | Output voltage P0, P1, P2, D2/C, D3/K, RESET | 0 | -0.3 to VDD+0.3 | V | | Vo | Output voltage Do, D1 | Output transistors in cut-off state | -0.3 to 13.0 | V | | Vo | Output voltage Xout | | -0.3 to VDD+0.3 | V | | Pd | Power dissipation | Ta = 25 °C | 300 | mW | | Topr | Operating temperature range | | -20 to 85 | °C | | Tstg | Storage temperature range | | -40 to 125 | °C | #### Recommended operating conditions 1(Ta = -20 °C to 85 °C, VDD = 2.7 to 5.5 V, unless otherwise noted) | 0 | | 0 1111 | | | | | | |-----------|----------------------------------|-----------------------------------------------|-----------------------|--------------|------|---------|------| | Symbol | Parameter | Conditi | ons | Min. | Тур. | Max. | Unit | | VDD | Supply voltage | High-speed mode | f(XIN) ≤ 4.4 MHz | 2.7 | | 5.5 | V | | | | Middle-speed mode | | (Note 1) | | | | | | | Low-speed mode | | | | | | | | | Default mode | | | | | | | VRAM | RAM back-up voltage | (at RAM back-up mod | e with the POF2 | 1.8 (Note 2) | | | V | | | | instruction) | | | | | | | Vss | Supply voltage | | | | 0 | | V | | VIH | "H" level input voltage | P0, P1, P2, D2, D3, XIN | I | 0.8VDD | | VDD | V | | ViH | "H" level input voltage | D0, D1 | | 0.8VDD | | 12 | V | | VIH | "H" level input voltage | RESET | | 0.85VDD | | VDD | V | | ViH | "H" level input voltage | C, K | VDD = 4.0 to 5.5 V | 0.5VDD | | VDD | V | | | | | VDD = 2.7 to 5.5 V | 0.7Vdd | | VDD | V | | VIH | "H" level input voltage | CNTR, INT | • | 0.85VDD | | VDD | V | | VIL | "L" level input voltage | P0, P1, P2, D0-D3, XIN | I | 0 | | 0.2VDD | V | | VIL | "L" level input voltage | C, K | | 0 | | 0.16VDD | 1 | | VIL | "L" level input voltage | RESET | | 0 | | 0.3VDD | V | | VIL | "L" level input voltage | CNTR, INT | | 0 | | 0.15VDD | 1 | | IoL(peak) | "L" level peak output current | P2, RESET | VDD = 5.0 V | | | 10 | mA | | IoL(peak) | "L" level peak output current | D0, D1 | VDD = 5.0 V | | | 40 | mA | | IoL(peak) | "L" level peak output current | D2/C, D3/K | VDD = 5.0 V | | | 24 | mA | | IoL(peak) | "L" level peak output current | P0, P1 | VDD = 5.0 V | | | 24 | mA | | IoL(avg) | "L" level average output current | P2, RESET (Note 3) | VDD = 5.0 V | | | 5.0 | mA | | loL(avg) | "L" level average output current | Do, D1 (Note 3) | VDD = 5.0 V | | | 30 | mA | | IoL(avg) | "L" level average output current | D <sub>2</sub> /C, D <sub>3</sub> /K (Note 3) | VDD = 5.0 V | | | 15 | mA | | IoL(avg) | "L" level average output current | P0, P1 (Note 3) | VDD = 5.0 V | | | 12 | mA | | ΣloL(avg) | "L" level total average current | P2, D, RESET | | | | 80 | mA | | | | P0, P1 | · | | | 80 | mA | Notes 1: System is in the reset state when the value is the detection voltage of the voltage drop detection circuit or less. 3: The average output current (IOH, IOL) is the average value during 100 ms. <sup>2:</sup> The voltage drop detection circuit is operating in the RAM back-up with the POF instruction (system enters into the reset state when the value is VRST or less). In the RAM back-up mode with the POF2 instruction, the voltage drop detection circuit stops. ### Recommended operating conditions 2 (Ta = -20 °C to 85 °C, VDD = 2.7 to 5.5 V, unless otherwise noted) | Symbol | Parameter | Conditi | one | | | Unit | | |-----------------|-----------------------------------------------|-------------------------------------|-----|-----------|------|-----------|-------| | Cymbol | Faiailletei | Conditi | | Min. | Тур. | Max. | Offic | | f(XIN) | Oscillation frequency | High-speed mode | | | | 4.4 | MHz | | | (with a ceramic resonator/ | Middle-speed mode | | | | | | | | RC oscillation) (Note) | Low-speed mode | | | | | | | | | Default mode | | | | | | | f(XIN) | Oscillation frequency | High-speed mode | | | | 3.2 | MHz | | | (with a ceramic resonator selected, | Middle-speed mode | | | | | | | | external clock input) | Low-speed mode | | | | | | | | | Default mode | | | | | | | $\Delta$ f(XIN) | Oscillation frequency error | VDD = 5.0 V ±10 %, | | | | ±17 | % | | | (at RC oscillation, error value of | Ta = 25 °C, -20 to 85 °C | | | | | | | | exteranal R, C not included) | | | | | | | | | Note: use 30 pF capacitor and vary external R | | | | | | | | f(CNTR) | Timer external input frequency | High-speed mode | | | | f(XIN)/6 | Hz | | | | Middle-speed mode | | | | f(XIN)/12 | | | | | Low-speed mode | | | | f(XIN)/24 | | | | | Default mode | | | | f(XIN)/48 | | | tw(CNTR) | Timer external input period | High-speed mode | | 3/f(XIN) | | | s | | | ("H" and "L" pulse width) | Middle-speed mode | | 6/f(XIN) | | | | | | | Low-speed mode | | 12/f(XIN) | | | | | | | Default mode | | 24/f(XIN) | | | | | TPON | Valid supply voltage rising time for | $VDD = 0 \rightarrow 2.0 \text{ V}$ | | | | 100 | μs | | | power-on reset circuit | | | | | | | Note: The frequency at RC oscillation is affected by a capacitor, a resistor and a microcomputer. So, set the constants within the range of the frequency limits. ### Electrical characteristics (Ta = -20 °C to 85 °C, VDD = 2.7 to 5.5 V, unless otherwise noted) | Symbol | | Parameter | Toot or | onditions | | Limits | | Unit | |-----------|----------------------------------------------|------------------------------|------------------------------------------------------------|-------------------|------|--------|------|------| | Symbol | ' | arameter | lest co | rest conditions | | | Max. | Onit | | Vol | "L" level output v | oltage P0, P1 | VDD = 5.0 V | | | | 2.0 | V | | | | | | IOL = 4.0 mA | | | 0.9 | ] | | Vol | "L" level output v | oltage P2, RESET | VDD = 5.0 V | IOL = 5.0 mA | | | 2.0 | V | | | | | | IOL = 1.0 mA | | | 0.6 | 1 | | VoL | "L" level output v | oltage Do, D1 | VDD = 5.0 V | IOL = 30 mA | | | 2.0 | V | | | | | | IOL = 10 mA | | | 0.9 | ] | | Vol | "L" level output v | oltage D2/C, D3/K | VDD = 5.0 V | IOL = 15 mA | | | 2.0 | V | | | | | | IOL = 5.0 mA | | | 0.9 | ] | | lін | "H" level input co | urrent | VI = VDD | | | | 1.0 | μΑ | | | P0, P1, P2, D2/0 | C, D <sub>3</sub> /K, RESET | | | | | | | | lін | "H" level input co | urrent Do, D1 | VI = 12 V | | | | 1.0 | μΑ | | lı∟ | "L" level input cu | irrent P0, P1, P2 | VI = 0 V P0, P1, P2 No pull-up | | -1.0 | | | μΑ | | lıL | "L" level input current | | VI = 0 V, D <sub>2</sub> /C, D <sub>3</sub> /K, No pull-up | | -1.0 | | | μΑ | | | Do, D1, D2/C, D3 | 3/K | | | | | | | | IDD | Supply current | at active mode | VDD = 5.0 V | High-speed mode | | 1.7 | 5.0 | mA | | | | (Notes 1, 2) | f(XIN) = 4.0 MHz | Middle-speed mode | | 1.3 | 3.9 | | | | | | | Low-speed mode | | 1.1 | 3.3 | 1 | | | | | | Default mode | | 1.0 | 3.0 | | | | | at RAM back-up mode | VDD = 5.0 V | <u>'</u> | | 50 | 100 | μΑ | | | | (POF instruction execution) | | | | | | | | | | at RAM back-up mode | Ta = 25 °C | | | 0.1 | 1.0 | μΑ | | | | (POF2 instruction execution) | VDD = 5.0 V | | | | 10 | 1 | | | | | VDD = 3.0 V | | | | 6.0 | | | Rpu | Pull-up resistor value VI = 0 V, VDD = 5.0 V | | | 30 | 60 | 150 | kΩ | | | | P0, P1, P2, D2/0 | C, D3/K, RESET | | | | | | | | VT+ - VT- | Hysteresis INT, | CNTR | VDD = 5.0 V | | | 0.25 | | V | | VT+ - VT- | Hysteresis RESE | T | VDD = 5.0 V | | | 1.2 | | V | | f(RING) | On-chip oscillato | r clock frequency (Note 3) | VDD = 5.0 V | | 1.0 | 2.0 | 3.0 | MHz | Notes 1: The operation current of the voltage drop detection circuit is included. <sup>2:</sup> When the A/D converter is used, the A/D operation current (IADD) is included. <sup>3:</sup> When system operates by the on-chip oscillator, the system clock frequency is the on-chip oscillator clock divided by the dividing ratio selected with register MR. #### A/D converter recommended operating conditions (Comparator mode included, Ta = -20 °C to 85 °C, unless otherwise noted) | Symbol | Parameter | Conditions | | Limits | | | Unit | |--------|-----------------------|------------------------------------|-------------------|------------|------|----------|-------| | Symbol | i arameter | | | Min. | Тур. | Max. | Offic | | VDD | Supply voltage | Ta = 25 °C<br>Ta = -20 °C to 85 °C | | 2.7 (Note) | | 5.5 | V | | | | | | 3.0 | | 5.5 | V | | VIA | Analog input voltage | | | 0 | | VDD+2LSB | V | | f(XIN) | Oscillation frequency | VDD = 2.7 to 5.5 V | High-speed mode | 0.1 | | | MHz | | | | | Middle-speed mode | 0.2 | | | MHz | | | | | Low-speed mode | 0.4 | | | MHz | | | | | Default mode | 0.8 | | | MHz | Note: System is in the reset state when the value is the detection voltage of the voltage drop detection circuit or less. #### A/D converter characteristics (Comparator mode included, Ta = -20 °C to 85 °C, unless otherwise noted) | Cumbal | Parameter | т. | est conditions | | Limits | | Unit | |--------|----------------------------------|---------------------------------------------------------------------------|--------------------------------|------|--------|------|-------| | Symbol | Parameter | rest conditions | | Min. | Тур. | Max. | Offic | | _ | Resolution | | | | | 10 | bits | | _ | Linearity error | Ta = 25 °C, VDD = | 2.7 to 5.5 V | | | ±2.0 | LSB | | | | Ta = -25 °C to 85 | °C, VDD = 3.0 V to 5.5 V | | | | | | - | Differential non-linearity error | Ta = 25 °C, VDD = 2.7 to 5.5 V Ta = -25 °C to 85 °C, VDD = 3.0 V to 5.5 V | | | | ±0.9 | LSB | | | | | | | | | | | Vот | Zero transition voltage | VDD = 5.12 V | | 10 | 20 | 30 | mV | | VFST | Full-scale transition voltage | VDD = 5.12 V | | 5115 | 5125 | 5135 | mV | | IADD | A/D operating current (Note 1) | VDD = 5.0 V | f(XIN) = 0.4 MHz to 4.0 MHz | | 0.3 | 0.9 | mA | | TCONV | A/D conversion time | f(XIN) = 4.0 MHz | High-speed mode | | | 46.5 | μs | | | | | Middle-speed mode | | | 93.0 | ] | | | | | Low-speed mode | | | 186 | 1 | | | | | Default mode | | | 372 | 1 | | _ | Comparator resolution | Comparator mode | | | | 8 | bits | | _ | Comparator error (Note 2) | VDD = 5.12 V | | | | ±20 | mV | | _ | Comparator comparison time | f(XIN) = 4.0 MHz | High-speed mode | | | 6.0 | μs | | | | | Middle-speed mode | | | 12 | 1 | | | | | Low-speed mode | | | 24 | 7 | | | | | Default mode | | | 48 | 7 | Notes 1: When the A/D converter is used, the IADD is included to IDD. Logic value of comparison voltage Vref $$V_{ref} = \frac{V_{DD}}{256} \times n$$ n = Value of register AD (n = 0 to 255) <sup>2:</sup> As for the error from the logic value in the comparator mode, when the contents of the comparator register is n, the logic value of the comparison voltage V<sub>ref</sub> which is generated by the built-in DA converter can be obtained by the following formula. #### Voltage drop detection circuit characteristics (Ta = -20 °C to 85 °C, unless otherwise noted) | Symbol | Parameter | Test conditions | Limits | | | Unit | | |----------|-----------------------------------------------------|-------------------------------------------------------|-------------|------|------|------|-------| | Syllibol | Falailletei | rest conditions | | Min. | Тур. | Max. | 01111 | | VRST | Detection valteurs (Note 4) | | | 2.7 | | 4.2 | V | | VRST | Detection voltage (Note 1) | Ta = 25 °C | | 3.3 | 3.5 | 3.7 | | | IRST | Operation current of voltage drop detection circuit | RAM back-up mode (POF instruction execution) (Note 2) | VDD = 5.0 V | | 50 | 100 | μΑ | Notes 1: The detected voltage (VRST) is defined as the voltage when reset occurs while the supply voltage (VDD) is falling. #### Basic timing diagram <sup>2:</sup> The voltage drop detection circuit is operating in the RAM back-up with the POF instruction (It stops in the RAM back-up with the POF2 instruction). #### **BUILT-IN PROM VERSION** In addition to the mask ROM versions, the 4501 Group has the One Time PROM versions whose PROMs can only be written to and not be erased. The built-in PROM version has functions similar to those of the mask ROM versions, but it has PROM mode that enables writing to built-in PROM. Table 20 shows the product of built-in PROM version. Figure 56 shows the pin configurations of built-in PROM versions. The One Time PROM version has pin-compatibility with the mask ROM version. Table 20 Product of built-in PROM version | Part number | PROM size<br>(X 10 bits) | RAM size<br>(X 4 bits) | Package | ROM type | |-------------|--------------------------|------------------------|--------------|----------------------------------| | M34501E4FP | 4096 words | 256 words | PRSP0020DA-A | One Time PROM [shipped in blank] | ### (1) PROM mode The 4501 Group has a PROM mode in addition to a normal operation mode. It has a function to serially input/output the command codes, addresses, and data required for operation (e.g., read and program) on the built-in PROM using only a few pins. This mode can be selected by setting pins SDA (serial data input/output), SCLK (serial clock input), PGM to "H" after connecting wires as shown in Figure 56 and powering on the VDD pin, and then applying 12 V to the VPP pin. In the PROM mode, three types of software commands (read, program, and program verify) can be used. Clock-synchronous serial I/O is used, beginning from the LSB (LSB first). Use the special-perpose serial programmer when performing serial read/program. As for the serial programmer for the single-chip microcomputer (serial programmer and control software), refer to the "Renesas Microcomputer Development Support Tools" Hompage (http://www.renesas.com/en/tools). #### (2) Notes on handling - ①A high-voltage is used for writing. Take care that overvoltage is not applied. Take care especially at turning on the power. - ② For the One Time PROM version shipped in blank, Renesas corp. does not perform PROM writing test and screening in the assembly process and following processes. In order to improve reliability after writing, performing writing and test according to the flow shown in Figure 55 before using is recommended (Products shipped in blank: PROM contents is not written in factory when shipped). Fig. 55 Flow of writing and test of the product shipped in blank Fig. 56 Pin configuration of built-in PROM version # Package outline # REVISION DESCRIPTION LIST # 4501 GROUP DATA SHEET | Rev.<br>No. | Revision Description | | | | | |-------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------|--|--| | 1.0 | First Editio | n | date<br>000711 | | | | 1.1 | Page 5: | Input/Output ports; Description of AIN0-AIN3 added. | | | | | | Page 25: | Fig.18 to Fig. 20; Description of "X" revised. | | | | | | Page 33: | (2) Successive comparison register AD; | | | | | | 3.5 | this instruction (error) → these instructions (correct) | | | | | | Page 42: | Table 16; Return condition of port P13/INT revised | | | | | | | bit 1 (error) → bit 2 (correct), EXF1 (error) → EXF0 (correct) | | | | | | Pages 49 t | o 51: Fig. 46 to Fig. 49; Description of "X" revised. | | | | | | Page 73: | SEAM; Instruction code $0000\underline{01}0110$ (error) $\rightarrow 0000\underline{10}0110$ (correct) | | | | | | Page 80: | Description AD3, AD2 (error) → A3, A2 (correct) | | | | | | Page 88: | WRST; | | | | | | | <b>Operation:</b> (WDF) $\leq$ 1? (error) $\rightarrow$ (WDF <u>1</u> ) $\equiv$ 1? (correct) | | | | | | | Description: | | | | | | | Skips the next instruction when watchdog timer flag WDF1 is "1." After skipping, clears | | | | | | | (0) to the WDF1 flag. When the WDF1 flag is "Q," executes the next instruction | | | | | | Page 91: | Description of DEY; "Subtracts 1 from the contents of register Y." added. | | | | | | Page 93: | Description of SEAM and description of SEA n are exchanged. | | | | | | Page 100: | WRST; | | | | | | | $(WDF1) \leftarrow 0, \qquad (WDF1) = 1,$ | | | | | | | after skipping, $\rightarrow$ after skipping, | | | | | | | $(WDF1) \leftarrow \underline{1} \qquad \qquad (WDF1) \leftarrow \underline{0}$ | | | | | | | (error) (correct) | | | | | | Page 101: | | | | | | | | <b>Skip condition:</b> (WDF) = 1 (error) $\rightarrow$ (WDF <u>1</u> ) = 1 (correct) | | | | | | | Description: | | | | | | | Skips the next instruction when watchdog timer flag WDF1 is "1." After skipping, clears | | | | | | D 140 | (0) to the WDF1 flag. When the WDF1 flag is "O," executes the next instruction | | | | | | Page 110: (1) PROM mode; 12.5 V (error) → 12 V (correct) | | | | | | | | Fig. 52; title revised | | | | | 1.2 | Pages 3, 4 | , 22 : Character fonts errors revised | 000905 | | | | | | | | | | | | | | | | | | | | | | | | # REVISION DESCRIPTION LIST # 4501 GROUP DATA SHEET | Rev.<br>No. | Revision Description | | | | | | |-------------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 2.0 | The 4501/4502 Group data sheet is separated. | | | | | | | | Page 9: Port block diagram (3); Block diagram of P12/CNTR pin revised. | | | | | | | | Page 25: Fig. 22 Timers structure; Block diagram of P12/CNTR pin revised. | | | | | | | | Page 28: $(\underline{9})$ Precautions $\rightarrow$ $(\underline{8})$ Precautions | | | | | | | | (8) Timer input/output pin (P12/CNTR pin) added. | | | | | | | | Fig. 23 added. | | | | | | | | Page 29: WATCHDOG TIMER revised all. | | | | | | | | Page 30: Fig. $2\underline{4} \rightarrow$ Fig. $2\underline{5}$ , Fig. $2\underline{5} \rightarrow$ Fig. $2\underline{6}$ | | | | | | | | Fig. 26 NOP instruction added | | | | | | | | Page 39: Fig. 37 Note 3 added. | | | | | | | | Page 61: BL p, a, BLA p instructions revised. | | | | | | | | Page 62: BML p, a, BMLA p instructions revised. | | | | | | | | Page 76: TABP p instruction revised. | | | | | | | | Page 90: TABP p instruction revised. | | | | | | | | Page 92: BL p, a, BLA p, BML p, a, BMLA p instructions revised. | | | | | | | | Page 100: BL, BML, BLA, BMLA instructions; The second word revised. | | | | | | | | Page 101: BL, BML, BLA, BMLA instructions; The second word revised. | | | | | | | | Page 102: ABSOLUTE MAXIMUM RATINGS; VDD $-0.3$ to $6.\underline{0} \rightarrow -0.3$ to $6.\underline{5}$ | | | | | | | | Page 103: RECOMMENDED OPERATING CONDITIONS 1; | | | | | | | | VRST → 2.7 | | | | | | | | Note 1 revised. | | | | | | | | Operating condition map added. | | | | | | | | Page 104: RECOMMENDED OPERATING CONDITIONS 2; VRST $ ightarrow$ 2.7 | | | | | | | | Page 105: ELECTRICAL CHARACTERISTICS; VRST $ ightarrow$ 2.7 | | | | | | | | Page 106: A/D CONVERTER RECOMMENDED OPERATING CONDITIONS; | | | | | | | | VDD (Ta = 25 °C) Min. VRST $\rightarrow$ 2.7, Note added | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # **REVISION HISTORY** # 4501 GROUP DATA SHEET | Rev. | Date | | Description | |------|--------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Page | Summary | | 3.00 | Aug 27, 2004 | All pages<br>4<br>5<br>25<br>26<br>30<br>31<br>32<br>41<br>52<br>78<br>101 | Words standardized: On-chip oscillator, A/D converter Power dissipation "Ta=25°C" added. Description of RESET pin revised. Table 9 : Control register of timer 1 and timer 2 revised. Fig.22 : Note 5 added. Some description revised. Fig.25 : "DI" instruction added. Table 11: Revised. Table 15 Port level and Note 4 revised, Note 6 added. ②Electric Characteristic Differences Between Mask ROM and One Time PROM Version MCU, ③Note on Power Source Voltage added. TABAD : Description revised. TABAD : Description revised. | | 3.01 | Feb 07, 2005 | 1<br>2<br>4<br>29<br>49<br>110<br>111<br>112 | Package name revised. Package name revised. Package name revised. Package name revised. * Timer 1 and timer 2 count start timing and count time when operation starts added. * Timer 1 and timer 2 count start timing and count time when operation starts added. Package name revised. Package name revised. Package outline revised. | Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Keep safety first in your circuit designs! 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap. - (ii) use of nontrammaple material of (iii) prevention against any maintention or misnap. Notes regarding these materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein. The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com). 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained here - use. 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein. Refer to "http://www.renesas.com/en/network" for the latest and detailed information. **RENESAS SALES OFFICES** **Renesas Technology America, Inc.** 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501 Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900 Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071 **Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999 Renesas Technology (Shanghai) Co., Ltd. Unit2607 Ruijing Building, No.205 Maoming Road (S), Shanghai 200020, China Tel: <86> (21) 6472-1001, Fax: <86> (21) 6415-2952 Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001 | © 2005 Panagag Taghnalagy Corn | | |--------------------------------|--| http://www.renesas.com