June 1995 #### DESCRIPTION The SSI 73K324L is a highly integrated single-chip modem IC which provides the functions needed to design a Quad-mode CCITT and Bell 212A compatible modem capable of operation over dial-up lines. The SSI 73K324L adds V.23 capability to the CCITT modes of Silicon Systems' 73K224 one-chip modem, allowing a one-chip implementation in designs intended for European markets which require this added Modulation mode. The SSI 73K324L offers excellent performance and a high level of functional integration in a single IC. The device supports V.22bis, V.22, Bell 212A, V.21, and V.23 operating modes, allowing both synchronous and asynchronous operation as defined by the appropriate standard. The SSI 73K324L is designed to appear to the Systems Engineer as a microprocessor peripheral, and will easily interface with popular one-chip microcontrollers (80C51 typical) for control of modem functions through its 8-bit multiplexed address/data bus. A serial control bus is available for applications not requiring a parallel interface. An optional package with only the serial control bus is also available. Data communications occurs through a separate serial port. (continued) #### **FEATURES** - One chip Multi-mode CCITT V.22bis, V.22, V.21, V.23 and Bell 212A compatible modem data pump - FSK (75, 300, 1200 bit/s), DPSK (600, 1200 bit/s), or QAM (2400 bit/s) encoding - Pin and software compatible with other SSI K-Series family one-chip modems - Interfaces directly with standard microprocessors (8048, 80C51 typical) - Serial and parallel microprocessor bus for control - Selectable asynch/synch with Internal buffer/ debuffer and scrambler/descrambler functions - All synchronous (internal, external, slave) and Asynchronous Operating modes - Adaptive equalization for optimum performance over all lines - Programmable transmit attenuation (16 dB, 1 dB steps), and selectable receive boost (+18 dB) - Call progress, carrier, answer tone, unscrambled mark, S1, and signal quality monitors - DTMF, answer, calling, SCT and guard tone generators - Test modes available: ALB, DL, RDL; Mark, Space and Alternating bit pattern generators - CMOS technology for low power consumption - 4-wire full duplex operation in all modes #### **BLOCK DIAGRAM** ■ 8253965 DO13709 88T ■ ### **DESCRIPTION** (continued) The SSI 73K324L offers full hardware and software compatibility with other products in Silicon Systems' K-Series family of single-chip modems, allowing system upgrades with a single component change. The SSI 73K324L is ideal for use in free-standing or integral system modem products where full-duplex 2400 bit/s operation with Alternate mode capability is required. Its high functionality, low power consumption, and efficient packaging simplify design requirements and increase system reliability. A complete modem requires only the addition of the phone line interface, a control microprocessor, and RS-232 level converters for a typical system. The SSI 73K324L is designed to provide a complete V.22bis, V.22, Bell 212A, V.21, and V.23 compatible modem on a chip. Many functions were included to simplify implementation in typical modern designs. In addition to the basic 2400 bit/s QAM, 1200/600 bit/s DPSK and 1200/300/75 bit/s FSK modulator/demodulator sections, the device also includes synch/asynch buffering, DTMF, answer, soft carrier, guard, and calling tone generator capabilities. Handshake pattern detectors simplify control of connect sequences, and precise tone detectors allow accurate detection of call progress, answer, calling, and soft carrier turn off tones. All Operating modes defined by the incorporated standards are included, and Test modes are provided. Most functions are selectable as options, and logical defaults are provided. The device can be directly interfaced to a microprocessor via its 8-bit multiplexed address/data bus for control and status monitoring. Data communications takes place through a separate serial port. Data may also be sent and received through the control registers. This simplifies designs requiring speed buffering, error control and compression. ### **FUNCTIONAL DESCRIPTION** ### **QAM MODULATOR/DEMODULATOR** The SSI 73K324L encodes incoming data into quadbits represented by 16 possible signal points with specific phase and amplitude levels. The baseband signal is then filtered to reduce intersymbol interference on the bandlimited telephone network. The modulator transmits this encoded data using either a 1200 Hz (Originate mode) or 2400 Hz (Answer mode) carrier. The demodulator, although more complex, essentially reverses this procedure while also recovering the data clock from the incoming signal. Adaptive equalization corrects for varying line conditions by automatically changing filter parameters to compensate for line characteristics. ### **DPSK MODULATOR/DEMODULATOR** The SSI 73K324L modulates a serial bit stream into di-bit pairs that are represented by four possible phase shifts as prescribed by the Bell 212A/V.22 standards. The baseband signal is then filtered to reduce intersymbol interference on the bandlimited 2-wire PSTN line. Transmission occurs on either a 1200 Hz (Originate mode) or 2400 Hz carrier (Answer mode). Demodulation is the reverse of the modulation process, with the incoming analog signal eventually decoded into di-bits and converted back to a serial bit stream. The demodulator also recovers the clock which was encoded into the analog signal during modulation. Demodulation occurs using either a 1200 Hz carrier (Answer mode or ALB Originate mode) or a 2400 Hz carrier (Originate mode or ALB Answer mode). The SSI 73K324L use a phase locked loop coherent demodulation technique that offers excellent performance. Adaptive equalization is also used in DPSK modes for optimium operation with varying lines. #### **FSK MODULATOR/DEMODULATOR** The FSK modulator/demodulator produces a frequency modulated analog output signal using two discrete frequencies to represent the binary data. V.21 frequencies of 980 and 1180 Hz (originate mark and space), or 1650 and 1850 Hz (answer mark and space) are used in V.21 mode. V.23 mode uses 1300 and 2100 Hz for the main channel or 390 and 450 Hz for the back channel. Demodulation involves detecting the received frequencies and decoding them into the appropriate binary value. The rate converter and scrambler/descrambler are automatically bypassed in the FSK modes. #### **PASSBAND FILTERS AND EQUALIZERS** High and low band filters are included to shape the amplitude and phase response of the transmit and receive signals and to provide compromise delay equalization as well as rejection of out-of-band signals. The transmit signal filtering corresponds to a $\sqrt{75\%}$ raised cosine frequency response characteristic. #### **ASYNCHRONOUS MODE** The Asynchronous mode is used for communication with asynchronous terminals which may transfer data at 600, 1200, or 2400 bit/s +1%, -2.5% even though the modem's output is limited to the nominal bit rate ±0.01% in DPSK and QAM modes. When transmitting in this mode the serial data on the TxD input is passed through a rate converter which inserts or deletes stop bits in the serial bit stream in order to output a signal that is the nominal bit rate ±0.01%. This signal is then routed to a data scrambler and into the analog modulator where di-bit or quad-bit encoding results in the output signal. Both the rate converter and scrambler can be bypassed for handshaking and synchronous operation as selected. Received data is processed in a similar fashion except that the rate converter now acts to reinsert any deleted stop bits and output data to the terminal at no greater than the bit rate plus 1%. An incoming break signal (low through two characters) will be recognized and passed through without incorrectly inserting a stop bit. The SYNC/ASYNC converter has an extended Overspeed mode which allows selection of an output speed range of either +1% or +2.3%. In the extended Overspeed mode, some stop bits are output at 7/8 the normal width. Both the SYNC/ASYNC rate converter and the data descrambler are automatically bypassed in the FSK modes. #### **SYNCHRONOUS MODE** Synchronous operation is possible only in the QAM or DPSK modes. Operation is similar to that of the Asynchronous mode except that data must be synchronized to a clock and no variation in data transfer rate is allowable. Serial input data appearing at TXD must be valid on the rising edge of TXCLK. TXCLK is an internally derived 1200 or 2400 Hz signal in Internal mode and is connected internally to the RXCLK pin in Slave mode. Receive data at the RXD pin is clocked out on the falling edge of RXCLK. The asynch/synch converter is bypassed when Synchronous mode is selected and data is transmitted out at essentially the same rate as it is input. #### PARALLEL CONTROL INTERFACE Eight 8-bit registers are provided for control, option select, and status monitoring. These registers are addressed with the AD0, AD1, and AD2 multiplexed address lines (latched by ALE) and appear to a control microprocessor as seven consecutive memory locations. Six contol registers are read/write. The detect and ID registers are read only and cannot be modified except by modem response to monitored parameters. #### SERIAL CONTROL INTERFACE The Serial Command mode allows access to the SSI 73K324L control and status registers via a serial control port. In this mode the A0, A1, and A2 lines provide register addresses for data passed through the DATA pin under control of the $\overline{\text{RD}}$ and $\overline{\text{WR}}$ lines. A read operation is initiated when the $\overline{\text{RD}}$ line is taken low. The next eight cycles of EXCLK will then transfer out eight bits of the selected addresss location LSB first. A write takes place by shifting in eight bits of data LSB first for eight consectuive cycles of EXCLK. $\overline{\text{WR}}$ is then pulsed low and data transfer into the selected register occurs on the rising edge of $\overline{\text{WR}}$ . #### **TONE GENERATOR** The DTMF generator controls the sending of the sixteen standard DTMF tone pairs. The tone pair sent is determined by selecting TRANSMIT DTMF (bit D4) and the 4 DTMF bits (D0-D3) of the TONE register. Transmission of DTMF tones from TXA is gated by the TRANSMIT ENABLE bit of CR0 (bit D1) as with all other analog signals. #### **FULL DUPLEX OPERATION** Four-wire full duplex operation is allowed in all modes. This feature allows transmission and reception in the same band for four wire applications only. ### PIN DESCRIPTION ### **POWER** | NAME | TYPE | DESCRIPTION | |------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GND | 1 | System Ground. | | VDD | 1 | Power supply input, 5V -5% +10%. Bypass with 0.22 $\mu$ F and 22 $\mu$ F capacitors to GND. | | VREF | 0 | An internally generated reference voltage. Bypass with 0.22 $\mu F$ capacitor to GND. | | ISET | 1 | Chip current reference. Sets bias current for op-amps. The chip current is set by connecting this pin to VDD through a 2 M $\Omega$ resistor. Iset should be bypassed to GND with a 0.22 $\mu F$ capacitor. | ### PARALLEL MICROPROCESSOR INTERFACE | ALE | ı | Address latch enable. The falling edge of ALE latches the address on AD0-AD2 and the chip select on $\overline{\text{CS}}$ . | |-------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AD0-<br>AD7 | VO /<br>Tristate | Address/data bus. These bidirectional tri-state multi-plexed lines carry information to and from the internal registers. | | CS | 1 | Chip select. A low on this pin allows a read cycle or a write cycle to occur. AD0-AD7 will not be driven and no registers will be written if $\overline{CS}$ (latched) is not active. $\overline{CS}$ is latched on the falling edge of ALE. | | CLK | 0 | Output clock. This pin is selectable under processor control to be either the crystal frequency (for use as a processor clock) or 16 x the data rate for use as a baud rate clock in QAM/DPSK modes only. The pin defaults to the crystal frequency on reset. | | INT | 0 | Interrupt. This open drain weak pullup, output signal is used to inform the processor that a detect flag has occurred. The processor must then read the detect register to determine which detect triggered the interrupt. INT will stay active until the processor reads the detect register or does a full reset. | | RD | ı | Read. A low requests a read of the SSI 73K324L internal registers. Data cannot be output unless both $\overline{\text{RD}}$ and the latched $\overline{\text{CS}}$ are active or low. | | RESET | 1 | Reset. An active high signal on this pin will put the chip into an inactive state. All control register bits (CR0, CR1, CR2, CR3, Tone) will be reset. The output of the CLK pin will be set to the crystal frequency. An internal pull down resistor permits power on reset using a capacitor to VDD. | | WR | l | Write. A low on this informs the SSI73K324L that data is available on AD0-AD7 for writing into an internal register. Data is latched on the rising edge of $\overline{WR}$ . No data is written unless both $\overline{WR}$ and the latched $\overline{CS}$ are low. | Note: The Serial Control mode is provided in the parallel versions by tying ALE high and $\overline{CS}$ low. In this configuration AD7 becomes DATA and AD0, AD1 and AD2 become A0, A1 and A2, respectively. ### **RS-232 INTERFACE** | NAME | TYPE | DESCRIPTION | |-------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXCLK | | External Clock. This signal is used in synchronous transmission when the external timing option has been selected. In the External Timing mode the rising edge of EXCLK is used to strobe synchronous transmit data available on the TXD pin. Also used for serial control interface. | | RXCLK | O/Tristate | Receive Clock Tri-statable. The falling edge of this clock output is coincident with the transitions in the serial received DPSK/QAM data output. The rising edge of RXCLK can be used to latch the valid output data. RXCLK will be valid as long as a carrier is present. In V.23 or V.21 mode a clock which is 16 x 1200/75 or 16 x 300 Hz data rate is output, respectively. | | RXD | O/<br>Weak<br>Pull-up | Received Data Output. Serial receive data is available on this pin. The data is always valid on the rising edge of RXCLK when in Synchronous mode. RXD will output constant marks if no carrier is detected. | | TXCLK | O/Tristate | Transmit Clock Tri-statable. This signal is used in synchronous DPSK/QAM transmission to latch serial input data on the TXD pin. Data must be provided so that valid data is available on the rising edge of the TXCLK. The transmit clock is derived from different sources depending upon the Synchronization mode selection. In Internal Mode the clock is generated internally (2400 Hz for QAM, 1200 Hz for DPSK or 600 Hz for half-speed DPSK). In External Mode TXCLK is phase locked to the EXCLK pin. In Slave Mode TXCLK is phase locked to the RXCLK pin. TXCLK is always active. In V.23 or V.21 mode the output is a 16 x 1200/75 or 16 x 300 Hz clock, respectively. | | TXD | - | Transmit Data Input. Serial data for transmission is input on this pin. In Synchronous modes, the data must be valid on the rising edge of the TXCLK clock. In Asynchronous modes (2400/1200/600 bit/s, or 75/300 baud) no clocking is necessary. DPSK/QAM data must be +1%, -2.5% or +2.3%, -2.5% in Extended Overspeed mode. | ### **ANALOG INTERFACE** | RXA | 1 | Received modulated analog signal input from the phone line. | |------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TXA | 0 | Transmit analog output to the phone line. | | XTL1 | I | These pins are for the internal crystal oscillator requiring a 11.0592 MHz | | XTL2 | 1/0 | Parallel mode crystal. Two capacitors from these pins to ground are also required for proper crystal operation. Consult crystal manufacturer for proper values. XTL2 can also be driven from an external clock. | ### PIN DESCRIPTION (continued) ### **SERIAL MICROPROCESSOR INTERFACE** | NAME | TYPE | DESCRIPTION | |-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0-A2 | l | Register Address Selection. These lines carry register addresses and should be valid during any read or write operation. | | DATA | I/O | Serial Control Data. Data for a read/write operation is clocked in or out on the falling edge of the EXCLK pin. The direction of data flow is controlled by the RD pin. RD low outputs data. RD high inputs data. | | RD | ı | Read. A low on this input informs the SSI 73K324L that data or status information is being read by the processor. The falling edge of the $\overline{\text{RD}}$ signal will initiate a read from the addressed register. The $\overline{\text{RD}}$ signal must continue for eight falling edges of EXCLK in order to read all eight bits of the referenced register. Read data is provided LSB first. Data will not be output unless the $\overline{\text{RD}}$ signal is active. | | WR | i | Write. A low on this input informs the SSI 73K324L that data or status information has been shifted in through the DATA pin and is available for writing to an internal register. The normal procedure for a write is to shift in data LSB first on the DATA pin for eight consecutive falling edges of EXCLK and then to pulse $\overline{\text{WR}}$ low. Data is written on the rising edge of $\overline{\text{WR}}$ . | Note: In the serial, 22-pin version, the pins $\overline{AD0}$ - $\overline{AD7}$ , $\overline{ALE}$ and $\overline{CS}$ are removed and replaced with the pins; A0, A1, A2, DATA, and EXCLK. Also, the $\overline{RD}$ and $\overline{WR}$ controls are used differently. #### REGISTER DESCRIPTIONS Eight 8-bit internal registers are accessible for control and status monitoring. The registers are accessed in read or write operations by addressing the A0, A1 and A2 address lines in Serial mode, or the AD0, AD1 and AD2 lines in Parallel mode. The address lines are latched by ALE. Register CR0 controls the method by which data is transferred over the phone line. CR1 controls the interface between the microprocessor and the SSI 73K324L internal state. DR is a detect register which provides an indication of monitored modem status conditions. TR, the tone control register, controls the DTMF generator, answer, guard tones, SCT, calling tone, and RXD output gate used in the modem initial connect sequence. CR2 is the primary DSP control interface and CR3 controls transmit attenuation and receive gain adjustments. All registers are read/write except for DR and ID which are read only. Register control and status bits are identified below: #### **REGISTER BIT SUMMARY** | | | ADDRESS | | DATA BIT NUMBER | | | | | | | | | | | |-----------------------------|-----|---------|--------------------------|------------------------------------------------|-------------------------------|-----------------------------------------------|-------------------------|---------------------------|----------------------------|----------------------------------------|--|--|--|--| | REGISTE | R | AD - A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | CONTROL<br>REGISTER<br>0 | CR0 | 000 | MODULATION<br>OPTION | MODULATION<br>TYPE<br>1 | MODULATION<br>TYPE<br>0 | TRANSMIT<br>MODE<br>2 | TRANSMIT<br>MODE<br>1 | TRANSMIT<br>MODE<br>0 | TRANSMIT<br>ENABLE | ANSWER/<br>ORIGINATE | | | | | | CONTROL<br>REGISTER<br>1 | CR1 | 001 | TRANSMIT<br>PATTERN<br>1 | TRANSMIT<br>PATTERN<br>0 | ENABLE<br>DETECT<br>INTERRUPT | BYPASS<br>SCRAMBLER/<br>ADD PH. EQ.<br>(V.23) | CLK<br>CONTROL | RESET | TEST<br>MODE<br>1 | TEST<br>MODE<br>0 | | | | | | DETECT<br>REGISTER | DR | 010 | RECEIVE<br>LEVEL | PATTERN<br>S1 DET | RECEIVE<br>DATA | UNSCR.<br>MARK<br>DETECT | CARRIER<br>DETECT | SPECIAL<br>TONE<br>DETECT | CALL<br>PROGRESS<br>DETECT | SIGNAL<br>QUALITY | | | | | | TONE<br>CONTROL<br>REGISTER | TR | 011 | RXD<br>OUTPUT<br>CONTROL | TRANSMIT<br>GUARD TONE/<br>SCT/CALLING<br>TONE | TRANSMIT<br>ANSWER<br>TONE | TRANSMIT<br>DTMF | DTMF3 | DTMF2/<br>4 WIRE FDX | DTMF1/<br>OVERSPEED | DTMF0/QUARD/<br>ANSWER/<br>CALLING/SCT | | | | | | CONTROL<br>REGISTER<br>2 | CR2 | 100 | 0 | SPECIAL<br>REGISTER<br>ACCESS | CALL<br>INITIALIZE | TRANSMIT<br>S1 | 16 WAY | RESET<br>DSP | TRAIN<br>INHIBIT | EQUALIZER<br>ENABLE | | | | | | CONTROL<br>REGISTER<br>3 | CR3 | 101 | TXDALT | TRISTATE<br>TX/RXCLK | 0 | RECEIVE<br>GAIN<br>BOOST | TRANSMIT<br>ATTEN.<br>3 | TRANSMIT<br>ATTEN.<br>2 | TRANSMIT<br>ATTEN.<br>1 | TRANSMIT<br>ATTEN.<br>0 | | | | | | SPECIAL<br>REGISTER | SR | 101 | 0 | TX BAUD<br>CLOCK | RX UNSCR.<br>DATA | 0 | TXD<br>SOURCE | SQ<br>SELECT 1 | SQ<br>SELECT 0 | 0 | | | | | | ID<br>REGISTER | ΙD | 110 | 1 | 1 | 1 | 0 | x | x | х | x | | | | | NOTE: When a register containing reserved control bits is written into, the reserved bits must be programmed as 0's. X = Undefined, mask in software. #### REGISTER ADDRESS TABLE x = Undefined-mask in software 8253965 0013716 TlT **=** ### **CONTROL REGISTER 0** | | D7 | , | D6 | D5 | I | D4 | | D3 | D2 | D1 | D0 | | | |----------------|--------------|--------|----------------------|------------------|---------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------|-------------------------------------------------------|--|--| | CR0<br>000 | MODI<br>OPTI | | MODUL.<br>TYPE 1 | MODUL.<br>TYPE 0 | Τ | TRANSM<br>MODE | | TRANSMIT<br>MODE 1 | TRANSMIT<br>MODE 0 | TRANSMIT<br>ENABLE | ANSWER/<br>ORIGINATE | | | | BIT N | IO. | | NAME | CONI | DIT | ION | | DESCRIPTION | ON | | | | | | DO | | | Answer/<br>Originate | | 0 | | | | in V.23 HDX | | eand, receive in<br>re at 1200 bit/s | | | | | | | | | 1 | | | in high band) | | OX mode, rec | v band,receive<br>eive at 75 bit/s | | | | | | | | | | | | Note: This bit works with Tone Register bits D0 and D to program special tones detected in the Detect Register. See Detect and Tone Registers. | | | | | | | D1 | | T | ransmit | | 0 | | | Disables tran | nsmit output a | nt TXA. | | | | | | | Enable | | 1 | · · · · · · · · · · · · · | | | smit output a | | | | | | | | | | | | | | | | mit Enable n<br>Answer Tone | | to 1 to allow<br>Carrier. | | | | | | | | D5 D4 | D | 3 D2 | | | | | | | | | D5, D<br>D3, D | | T | ransmit<br>Mode | 0 0 | C | 0 | Selects Power Down mode. All functions disabled except digital interface. | | | | | | | | | o, bi | | | | C | ) 1 | Internal Synchronous mode. In this mode TXCLK is an internally derived 600, 1200 or 2400 Hz signal. Serial input data appearing at TXD must be valid on the rising edge of TXCLK. Receive data is clocked out of RXD on the falling edge of RXCLK. | | | | | | | | | | | | 0 0 | 1 | 0 | | internal sync<br>nally to EXC | hronous, but | TXCLK is co<br>600, 1200 or | n is identical to<br>onnected inter-<br>2400 Hz clock | | | | | | | | 0 0 | 1 | 1 | | Synchronous | | LK is connect | ration as other<br>ted internally to | | | | | | | | 0 1 | C | 0 | | | ichronous mo<br>ts, 1 stop bit). | | aracter (1 start | | | | | | | | 0 1 | O | ) 1 | | | chronous mo<br>ts, 1 stop bit). | | aracter (1 start | | | | | | | | 0 1 | 1 | 0 | | | chronous mo<br>ts, 1 stop bit). | | aracter (1 start | | | | | | | | 0 1 | 1 | 1 | | | chronous mo | | naracter (1 start<br>p bits). | | | | | | | | 1 X | C | 0 | | Selects FSK | operation. | | | | | ### **CONTROL REGISTER 0** (continued) | BIT NO. | NAME | CONDITION | DESCRIPTION | |---------|----------------------|-----------|-------------------------------------------------------------------------| | | | D6 D5 | | | D6,D5 | Modulation | 1 0 | QAM | | | Туре | 0 0 | DPSK | | | 1 | 0 1 | FSK | | D7 | Modulation<br>Option | 0 | QAM selects 2400 bit/s. DPSK selects 1200 bit/s. FSK selects V.23 mode. | | | | 1 | DPSK selects 600 bit/s.<br>FSK selects V.21 mode. | ### **CONTROL REGISTER 1** | | | D7 | | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | |------------|----|--------------------------------|-----|--------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------|-------------------|-------------------|--|--| | CR1<br>001 | | NSMIT<br>ITERN<br>1 | l | NSMIT<br>TERN<br>0 | ENABLE<br>DETECT<br>INT. | BYPASS<br>SCRAMB/<br>ADD PH.EQ | | RESET | TEST<br>MODE<br>1 | TEST<br>MODE<br>0 | | | | BIT NO | Э. | NAME CONDITION | | | | DESCRIPTI | ON | | | | | | | | | | | D1 | D0 | | | | | | | | | D1, D0 | ) | Test Me | ode | 0 | 0 | Selects Non | mal Operating | g mode. | | | | | | | | | | 0 | 1 | Analog Loopback mode. Loops the transmitted analog signal back to the receiver, and causes the receiver to use the same carrier frequency as the transmitter. To squelch the TXA pin, transmit enable bit must be low. Tone Register bit D2 must be zero. | | | | | | | | | | | | 1 | 0 | Selects remote digital loopback. Received data is looped back to transmit data internally, and RXD is forced to a mark. Data on TXD is ignored. | | | | | | | | | | | | 1 | 1 | Selects local digital loopback. Internally loops TXD back to RXD and continues to transmit data carrrier at TXA pin. | | | | | | | | D2 | | Rese | et | | 0 | Selects non | nal operation | • | | | | | | | | | : | | 1 | Resets modem to power down state. All control register bits (CR0, CR1, CR2, CR3 and Tone) are reset to zero except CR3 bit D2. The output of the clock pin will be set to the crystal frequency. | | | | | | | | D3 | | CLK Control<br>(Clock Control) | | | 0 | Selects 11.0592 MHz crystal echo output at CLK pin. | | | | | | | | | | | | | 1 | Selects 16 X the data rate output at CLK pin in QAM and DPSK only. | | | | | | | ### **CONTROL REGISTER 1** (continued) | | | D7 | I | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | |------------|----------------------------|------------------|-------|--------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|-------------------|-------------------|--|--| | CR1<br>001 | | | | NSMIT<br>TERN<br>0 | ENABLE<br>DETECT<br>INT. | BYPASS<br>SCRAMB/<br>ADD PH.EQ. | CLK<br>CONTROL | RESET | TEST<br>MODE<br>1 | TEST<br>MODE<br>0 | | | | BIT NO | Э. | NAM | E | CONE | NOITION | DESCRIPTI | ON | | | | | | | D4 | | Bypa:<br>Scramb | oler/ | ( | ) | | mal operatio | | and QAN | 1 data is | | | | : | Add Ph. Eq. | | | | 1 | Selects Scrambler Bypass. DPSK and QAM data is routed around scrambler in the transmit path. In the V.23 mode, additional phase equalization is added to the main channel filters when D4 is set to 1. | | | | | | | | D5 | D5 Enable Detect Interrupt | | | | ) | Disables interrupt at INT pin. All interrupts are normally disabled in Power Down mode. | | | | | | | | | | | | | 1 | Enables INT output. An interrupt will be generated with a change in status of DR bits D1-D4 and D6. The answer tone and call progress detect interrupts are masked when the TX enable bit is set. Carrier detect is masked when TX DTMF is activated. All interrupts will be disabled if the device is in Power Down mode. | | | | | | | | | | | | D7 | D6 | | | | | | | | | D7, D6 | • | Transr<br>Patter | | 0 | 0 | Selects normal data transmission as controlled by the state of the TXD pin. | | | | | | | | | 0 1 | | | | | Selects an alternating mark/space transmit pattern for modem testing and handshaking. Also used for S1 pattern generation. See CR2 bit D4. | | | | | | | | | | | | 1 | 0 | Selects a constant mark transmit pattern. | | | | | | | | | | | | 1 | 1 | Selects a co | nstant space | transmit p | attern. | | | | #### **DETECT REGISTER** | | | D7 | De | 3 | D | 5 | D4 | D3 | D2 | D1 | D0 | | | | |-----------|-------------|-----------------------------|--------------------|--------|-----------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------|--------------------------------|--|--|--| | DR<br>010 | | RECEIVE<br>LEVEL<br>DICATOR | S1<br>PATT<br>DETE | ERN | RECEIVE<br>DATA | | UNSCR.<br>MARK<br>DETECT | CARRIER<br>DETECT | SPECIAL<br>TONE<br>DETECT | CALL<br>PROG.<br>DETECT | SIGNAL<br>QUALITY<br>INDICATOR | | | | | BIT N | <b>1</b> 0. | NAM | Ę | CC | NDIT | ION | DESCR | IPTION | | | | | | | | D0 | | Signal Q | • | | 0 | <u>-</u> | Indicates normal received signal. | | | | | | | | | | | Indica | | | 1 | | | Indicates low received signal quality (above average error rate). Interacts with Special Register SQ bits D2, D1. | | | | | | | | D1 | | Call Prog | | 0 | | | · | progress tone | | | | | | | | | | Dete | CI | | 1 | | progress | | rcuitry is ac | tivated by | es. The call<br>energy in the | | | | | D2 | | Special | | | 0 | | | n not detecte | ed . | | | | | | | | | Dete | Ct | | 1 | T . | Conditio | n detected | · · · · · · · · · · · · · · · · · · · | | | | | | | | | | | CR0 D0 | 0 | CR2 D5 | 2225 Hz<br>V.21 mc | | wer tone de | etected in V | .22bis, V.22, | | | | | | | | | 1 | 1 | 1 | 2100 Hz<br>V.21 mc | | wer tone de | etected in V | .22bis, V.22, | | | | | | | | | 0 | Х | 0 | 900 Hz | SCT tone det | ected in V.2 | 3 mode. | | | | | | | | | · | | × | 0 | 2100 Hz<br>or V.21 | | nswer tone | detected in | QAM, DPSK, | | | | | D3 | | Carrier D | etect | | 0 | | No carrier detected in the receive channel. | | | | | | | | | | | | | | 1 | | Indicated carrier has been detected in the received channel. Should be time qualified by software. | | | | | | | | | D4 | | Unscr. M | | | 0 | | No unscrambled mark being received. | | | | | | | | | | | Dete | CI. | | 1 | | | s detection of<br>lould be time | | | the received | | | | | D5 | | Recei | | | | | Continue | ously outputs | the receive | d data stre | am. | | | | | | | Data | 1 | | | | | a is the same<br>sabled when | | | RXD pin, but it | | | | | D6 | | S1 Patt | - | | 0 | | No S1 p | attern being | received. | | | | | | | | | Detec | | | 1 | | S1 pattern detected. Should be time qualified by softwar S1 is an unscrambled double dibit (11001100) sent DPSK 1200 bit/s mode. Generated pattern must be pro erly aligned to transmitter baud clock to be detected. | | | | | | | | | D7 | | Receive<br>Indicat | | | 0 | | Received signal level below threshold,<br>(≈ -25 dBm0);can use receive gain boost (+18 dB) | | | | | | | | | | | | | | 1 | | Receive | d signal abov | e threshold | | | | | | ### **TONE REGISTER** | | D7 | | D6 | | | )5 | | | D4 | D3 | D2 | D1 | D0 | | | |-----------|---------------------|--------|--------------------------------------|----|--------|-------|----|---|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------|--|--| | TR<br>011 | RXI<br>OUTP<br>CONT | UT | TRANSM<br>GUARD<br>CALLING/S<br>TONE | / | ANSWER | | | | RANSMIT<br>DTMF | DTMF 3 | DTMF 2/<br>WIRE<br>FDX | DTMF 1/<br>OVER-<br>SPEED | DTMF 0/<br>G.T./ANSW./<br>CALLING/SCT<br>TONE/SEL | | | | BIT | NO. | | NAME | 0 | ONE | OITIC | NC | | DESCRIPTION | | | | | | | | | | | : | De | D5 | D4 | DO | ) | D0 inte | racts with | bits D6, D5 | 5, D4, and C | R0 as shown. | | | | D0, | | | OTMF 0/ | Х | Х | 1 | Χ | | Transn | nit DTMF t | ones (overi | des all othe | er functions). | | | | D5, I | DB | Ans | ard Tone/<br>wer Tone/<br>alling/SCT | 1 | 0 | 0 | 0 | | | 1800 Hz (<br>r mode in ( | | if in V.22bi | s or V.22 and | | | | | Tone/ | | Tone/<br>Fransmit | 1 | 0 | 0 | 1 | | | 550 Hz g<br>r mode in ( | | if in V.22bi | s or V.22 and | | | | | | Select | No | | | | | | | | ed in Origina<br>) for details | ate mode, see | | | | | | | | | 1 | 0 | 0 | 0 | | 1300 Hz calling tone will be transmittled if V.21, V.22, V.22bis or V.23 Originate mode is selected in CR0. | | | | | | | | | | | | X | 1 | 0 | 0 | | Transmit 2225 Hz Answer Tone. Must be in DPSK Answer mode. | | | | | | | | | | | | Х | 1 | 0 | 1 | | Transmit 2100 Hz Answer Tone. Must be in DPSK Answer mode. | | | | | | | | | | | | 1 | 0 | 0 | 1 | | | | | urnoff) tone<br>. (CR0 bit D | transmitted in 0 = 1). | | | | D1 | | | | | D4 | D1 | | | D1 inte | eracts with | D4 as show | wn. | | | | | | | | OTMF 1/ | | 0 | 0 | | | Asynch | ronous Q | AM/DPSK - | +1% -2 <i>.</i> 5%. | (Normal). | | | | | | | verspeed | · | 0 | 1 | | | | | AM/DPSK,<br>ktended over | | 0 or 600 bit/s | | | | D2 | | | OTMF 2/ | | D4 | D2 | | | | | | | | | | | | | | 4 WIRE | | 0 | 0 | | | Selects | s 2-wire ful | II-duplex or | half-duplex | | | | | | | | FDX | | 0 | 1 | | | selecte<br>ORIG t<br>The tra<br>does n | ed. The re-<br>bit CR0 D0<br>Insmitter is<br>ot have ma | ceive path<br>in terms of<br>in the sam | correspond<br>high or low l<br>e band as th<br>ering or equ | dulation mode<br>is to the ANS/<br>pand selection.<br>he receiver, but<br>halization on its | | | Note: DTMF0 - DTMF2 should be set to an appropriate state after DTMF dialing to avoid unintended operation. ### TONE REGISTER (continued) | | D. | 7 | D6 | D5 | D4 | D3 | | D2 | | D1 | | D0 | | | |-----------|--------------------------------------|-----|-------------------------------------------------------|----------------------------|------------------|----------------------------------------|------------------------|---------------|------------|---------------------------|---------------|----------------------------------------------|--|--| | TR<br>011 | RX<br>OUT<br>CON | PUT | TRANSMIT<br>GUARD/<br>CALLING/SC <sup>*</sup><br>TONE | TRANSMIT<br>ANSWER<br>TONE | TRANSMIT<br>DTMF | DTMF 3 | DTMF 2/<br>WIRE<br>FDX | | | DTMF 1/<br>OVER-<br>SPEED | | DTMF 0/<br>GUARD/<br>CALLING/SCT<br>TONE SEL | | | | BIT | NO. | | NAME | CONDITION | DESC | DESCRIPTION | | | | | | | | | | | D3, D2,<br>D1, D0 DTMF 3,<br>2, 1, 0 | | · · · · · · · · · · · · · · · · · · · | D4 = 1 | transm | ms 1 of 16<br>litted when<br>set. Tone | TXI | MTC | Far | nd TX | enab | le bit (CR0, bit | | | | | | | | | | OARD<br>ALENT | | MF<br>D2 | | DE<br>D0 | | TONES<br>W HIGH | | | | | | | | | | 1 | 0 | 0 | 0 | 1 | 69 | 7 1209 | | | | | | | | | | 2 | 0 | 0 | 1 | 0 | 69 | 7 1336 | | | | | | | | | | 3 | 0 | 0 | 1 | 1 | 69 | 7 1477 | | | | | | | | | | 4 | 0 | 1 | 0 | 0 | 77 | 0 1209 | | | | | | | | | | 5 | 0 | 1 | 0 | 1 | 77 | 0 1336 | | | | | | | | | | 6 | 0 | 1 | 1 | 0 | 77 | 0 1477 | | | | | | | | | | 7 | 0 | 1 | 1 | 1 | 85 | 2 1209 | | | | | | | | | | 8 | 1 | 0 | 0 | 0 | 85 | 2 1336 | | | | | | | | | | 9 | 1 | 0 | 0 | 1 | 85 | 2 1477 | | | | | | | | | | 0 | 1 | 0 | 1 | 0 | 94 | 1 1336 | | | | | | | | | | * | 1 | 0 | 1 | 1 | 94 | 1 1209 | | | | | | | | | | # | 1 | 1 | 0 | 0 | 94 | 1 1477 | | | | | | | | | | Α | 1 | 1 | 0 | 1 | 69 | 7 1633 | | | | | | | | | | В | 1 | 1 | 1 | 0 | 77 | | | | | | | | | | | C | 1 | 1 | 1 | 1 | 85 | 2 1633 | | | | | | | | | | D | 0 | 0 | 0 | 0 | 94 | 1 1633 | | | | D7 | RXD Output 0 Control | | RXD. | es RXD pin | | | | | | | | | | | | | | | | 1 | Disabl<br>imped | es RXD p<br>ance with i | in.T<br>nter | he f<br>nal w | RXE<br>vea | ) pin<br>k pull- | reve<br>up re | erts to a high<br>esistor. | | | ### **CONTROL REGISTER 2** | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | |------------|----|-----------------------|--------------|----------------|--------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------|---------------------------------------------------------|--| | CR2<br>100 | 0 | SPEC<br>REG<br>ACCESS | CALL<br>INIT | TRANSMIT<br>S1 | 16 WAY | RESET<br>DSP | TRAIN<br>INHIBIT | EQUALIZER<br>ENABLE | | | BIT NO | | NAME | CON | DITION | DESCRIPTION | ON | | | | | D0 | | Equalizer | | 0 | The adaptive | e equalizer is | in its initializ | ed state. | | | | | Enable | | | | to control who | | is bit is used in<br>izer should cal- | | | D1 | | | | 0 | The adaptive | equalizer is | active. | | | | | | Inhibit | | 1 | The adaptive | equalizer co | efficients ar | e frozen. | | | D2 | | RESET DSI | 5 | 0 | The DSP is i | nactive and a | II variables a | are initialized. | | | | | | | 1 | The DSP is a control bits | running based | d on the mo | de set by other | | | D3 | · | 16 Way | | 0 | | | | the same deci-<br>ontrol Mode). | | | | | | | | The receiver, independent of the transmitter, is for into a 16 point decision plane. Used for QAM I shaking. | | | | | | D4 | | Transmit<br>S1 | | | mode transm | | scrambled o | ing Mark/Space<br>r not dependent<br>lation mode. | | | | | | | | placed in alt<br>D7, D6, an ur | ernating Mark | √Space moe<br>epetitive dou | e transmitter is<br>de by CR1 bits<br>ble dibit pattern | | | D5 | | Call Init | | | detection ba | sed on the Vare detected in | arious mode | on and pattern<br>e bits. Both an-<br>de concurrently; | | | | | | | | | | | ling tones, un-<br>225 Hz answer | | | D6 | | Special | | 0 | Normal CR3 | access. | | | | | | | Register<br>Access | | 1 | | REGISTER. | | lows access to<br>ECIAL REGIS- | | | D7 | | N/A | | 0 | Must be 0 fo | r normal oper | ation. | | | ### **CONTROL REGISTER 3** | | Dî. | 7 | D6 | D5 | | | D4 | | D3 | D2 | D1 | D0 | | | |-------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------|-------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------|-------------------------|-------------------------------------------|-----------|--|--| | CR3<br>101 | | | TRISTATE<br>TX/RXCLK | , | | Ξ | TRANSMIT<br>ATTEN.<br>3 | TRANSMIT<br>ATTEN.<br>2 | TRANSMIT<br>ATTEN.<br>1 | TRANSMIT<br>ATTEN.<br>0 | | | | | | BIT NO | BIT NO. NAME | | | | CONDITION | | | | DESCRIPTION | ON | | | | | | D3 D2 D1 D0 | | | | | | | | | | | | | | | | | D3, D2,<br>D1,D0 | | ransmit<br>tenuator | 0 0 0 0 - | | | Sets the attenuation level of the transmitted signal in 1 dB steps. The default (D3-D0=0100) is for transmit level of -10 dBm0. The total range is 16 d | | | | | | | | | D4 | | | Receive | | 0 | | | | 18 dB receiv | e front end bo | oost is not use | d. | | | | | | Gain Boost (18 dB) 1 Boost is in the path. This boost does not clareference levels. It is used to extend dynamic range compensating for internally generated noise receiving weak signals. The receive level detect and knowledge of the hybrid and transmit atterpretations. | | | | | amic range by<br>noise when<br>detect signal<br>nit attenuator | | | | | | | | | D5 | 5 Not Used | | Not Used 0 | | Not used. Only write zeros this location. | | | | | | Not used. Only write zeros this location. | | | | | D6 | | | Tristate | | 0 | | TXCLK, RXCLK outputs driven | | | | | | | | | | | IXC | CLK/RXCLK | | 1 | | | TXCLK, RXCLK outputs in Tristate mode | | | | 8 | | | | D7 | | T | XDALT | Spec. F | leg. | bit | D3=1 | | Alternate TX | data source. | See Special I | Register. | | | ### **ID REGISTER** ### **SPECIAL REGISTER** | | D | 7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----------------|----------------------------------|------------|--------------|---------------|------------------------------------------------|----| | SR<br>101 | | | TXBAUD<br>CLOCK | DSCR SOURCE QUALITY QUALITY DATA | | | | SIGNAL<br>QUALITY<br>LEVEL<br>SELECTO | 0 | | BIT NO. NAME DESCRIPTION | | | | | | | | | | | D7, D4 | , D0 | | | NOT US | ED AT THIS | TIME. Only v | vrite ZEROs t | o these bits. | | | D6 | TXBAUD CLK TXBAUD clock is the transmit baud-synchronous clock that can be used to synchronize the input of arbitrary quad/di-bit patterns. The rising edge of TXBAUD signals the latching of a baud-worth of data internally. Synchronous data to be entered via the TXDALT bit, CR3 bit D7, should have data transitions that start 1/2 bit period delayed from the TXBAUD clock edges. | | | | | | | rising edge of<br>Synchronous<br>Ild have data | | | D5 | D5 RXUNDSCR This bit outputs the data received before going to the descrambler. This is useful for sending special unscrambled patterns that can be used for signaling. | | | | | | | | | ### SPECIAL REGISTER (continued) | BIT NO. | NA | ME | DESCRIPTION | | |---------|------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D3 | TXD SOURCE | | | ata source; either the TXD pin if ZERO or the eTRANSMIT PATTERN bits D7 and D6 in CR1 es. | | D2, D1 | QUA<br>LE\ | NAL<br>LITY<br>/EL<br>ECT | acceptable for low error rate Mean Squared Error (MSE) compared to a given threshold rate. The SQI bit will be low for crosses the threshold setting, will continue until the error convergence and a retrain is retrain. | s a logical zero when the signal received is reception. It is determined by the value of the calculated in the decisioning process when it. This threshold can be set to four levels of error good or average connections. As the error rate the SQI bit will toggle at a 1.66 ms rate. Toggling rate indicates that the data pump has lost required. At that point the SQI bit will be a ONE reshold selection are valid for QAM and DPSK | | | D2 | D1 | TYPICAL<br>THRESHOLD VALUE | UNITS | | | 0 | 0 | 10⁻⁵ | BER (default) | | | 0 | 1 | 10-6 | BER | | | 1 | 0 | 10⁴ | BER | | | 1 | 1 | 10 <sup>-3</sup> | BER | NOTE: This register is "mapped" and is accessed by setting CR2 bit D6 to a ONE and addressing CR3. This register provides functions to the 73K324L user that are not necessary in normal communications. Bits D7-D4 are read only, while D3-D0 are read/write. To return to normal CR3 access, CR2 bit D6 must be returned to a ZERO. | | | | | | | | * | | | 1 | | <del></del> | | | |-------|---------|------|------------|-------------|-------------------------------------------|----|-------------|------------------------|--------------|----|----|-------------|--|--| | | D7 | | D6 | D5 | | | D4 | D3 | D2 | D1 | D0 | | | | | ID | DI | | D | ID | | | ID | Χ | X | Х | X | | | | | 110 | 3 | | 2 | | 1 | | | 0 | • | | | | | | | BIT | NO. | IAME | CONDITION | | | N | DESCRIPTION | | | | | | | | | | | | | D7 D6 D5 D4 | | | D4 | Indicates Device: | | | | | | | | D7, I | D6, D5, | D | evice | 0 | 0 0 X X SSI 73K212L or 73K322L or 73K321L | | | | | | | | | | | D4 | | lden | tification | 0 | 1 | Χ | Х | SSI 73K221L or 73K302L | | | | | | | | | | Sig | nature | 1 | 0 | X | Х | SSI | 73K222L | | | | | | | | | | | 1 | 1 | 0 | 0 | SSI | 73K224L | | | | | | | | | | | 1 | 1 | 1 | 0 | SSI | 73K324L | | | | | | | | | | | 1 | 1 | 0 | 1 | SSI | 73K312L | | | | | | | D3-1 | 00 | Une | defined | | N | IA | | Mas | k in softwar | е | | | | | ### **ELECTRICAL SPECIFICATIONS** ### **ABSOLUTE MAXIMUM RATINGS** | PARAMETER | RATING | |---------------------------------|------------------| | VDD Supply Voltage | 7V | | Storage Temperature | -65 to 150°C | | Soldering Temperature (10 sec.) | 260°C | | Applied Voltage | -0.3 to VDD+0.3V | | A1 . AII | | Note: All inputs and outputs are protected from static charge using built-in, industry standard protection devices and all outputs are short-circuit protected. ### **RECOMMENDED OPERATING CONDITIONS** | PARAMETER | CONDITION | MIN | NOM | MAX | UNIT | |---------------------------------------|------------------------------------------|-------|-----|-------|------| | VDD Supply voltage | | 4.5 | 5 | 5.5 | ٧ | | External Components (Refe | r to Application section for placement.) | ) | | | | | VREF Bypass capacitor | (VREF to GND) | 0.22 | | | μF | | Bias setting resistor | (Placed between VDD and ISET pins) | 1.8 | 2 | 2.2 | MΩ | | ISET Bypass capacitor | (ISET pin to GND) | 0.22 | | | μF | | VDD Bypass capacitor 1 | (VDD to GND) | 0.22 | | | μF | | VDD Bypass capacitor 2 | (VDD to GND) | 22 | | | μF | | XTL1 Load Capacitance | Depends on crystal requirements | | 18 | 39 | pF | | XTL2 Load Capacitance | Depends on crystal requirements | | 18 | 27 | pF | | Clock Variation | (11.0592 MHz) Crystal or external clock | -0.01 | | +0.01 | % | | TA, Operating Free-Air<br>Temperature | | -40 | | 85 | °C | #### DC ELECTRICAL CHARACTERISTICS (TA = -40°C to 85°C, VDD = recommended range unless otherwise noted) | PARAMETER | CONDITION | MIN | NOM | MAX | UNIT | |------------------------------------|-----------------------------------|------|-----|-----|------| | IDD, Supply Current | CLK = 11.0592 MHz | | | | | | | ISET Resistor = 2 MΩ | | | | | | IDD1, Active | Operating with crystal oscillator | | 18 | 25 | mA | | IDD2, Idle | < 5 pF capacitive load on CLK pin | | | 5 | mA | | Digital Inputs | | | | | | | VIL, Input Low Voltage | | | | 0.8 | ٧ | | VIH, Input High Voltage | | | | | | | All Inputs except Reset XTL1, XTL2 | | 2.0 | | VDD | V | | Reset, XTL1, XTL2 | | 3.0 | | VDD | ٧ | | IIH, Input High Current | VI = VDD | | | 100 | μΑ | | IIL, Input Low Current | VI = 0V | -200 | | | μА | | Reset Pull-down Current | Reset = VDD | -2 | -30 | -70 | μΑ | | Digital Outputs | | | | | | | VOH, Output High Voltage | IO = IOH Min<br>IOUT = -0.4 mA | 2.4 | | VDD | ٧ | | VOL, Output Low Voltage | IO = IOUT = 1.6 mA | | | 0.4 | ٧ | | RXD Tri-State Pull-up Curr. | RXD = GND | -2 | | -50 | μА | | Capacitance | | | | • | | | Maximum Capacitive Load | | | | | | | CLK | | | | 25 | рF | | Input Capacitance | All Digital Inputs | | | 10 | рF | #### **DYNAMIC CHARACTERISTICS AND TIMING** (TA = -40°C to +85°C, VDD = recommended range unless otherwise noted) | PARAMETER | CONDITION | MIN | NOM | MAX | UNIT | |----------------------------------------------------|---------------------------------------------------------------------|-------|-------|-------|------| | QAM/DPSK Modulator | | | | • | | | Carrier Suppression | Measured at TXA | 35 | | | dB | | Output Amplitude | TX scrambled marks<br>ATT= 0100 (default) | -11.5 | -10.0 | -9 | dBm0 | | FSK Modulator/Demodulator | | | | | | | Output Freq. Error | CLK = 11.0592 MHz | 31 | | +0.20 | % | | Transmit Level | ATT = 0100 (Default)<br>Transmit Dotting Pattern | -11.5 | -10.0 | -9 | dBm0 | | TXA Output Distortion | All products through BPF | | | -45 | dB | | Output Bias Distortion at RXD | Dotting Pattern measured at RXD<br>Receive Level -20 dBm, SNR 20 dB | -10 | | +10 | % | | Output Jitter at RXD | Integrated for 5 seconds | -15 | | +15 | % | | Sum of Bias Distortion and<br>Output Jitter at RXD | Integrated for 5 seconds | -15 | | +15 | % | | 2100 Hz Answer Tone Gener | ator | | | | • | | Output Amplitude | ATT = 0100 (Default Level)<br>Not in V.21 or V.23 Mode | -11.5 | -10 | -9 | dBm0 | | Output Distortion | Distortion products in receive band | | | -40 | dB | | DTMF Generator | Not in V.21 or V.23 mode | | | | | | Freq. Accuracy | | -0.03 | | +0.25 | % | | Output Amplitude | Low Band, ATT = 0100 | -10 | | -8 | dBm0 | | Output Amplitude | High Band, ATT = 0100 | -8 | | -6 | dBm0 | | Twist | High-Band to Low-Band | 1.0 | 2.0 | 3.0 | dB | | Receiver Dynamic Range | Refer to Performance Curves | -43 | | -3.0 | dBm0 | | Call Progress Detector | In Call Init mode | | | _ | - | | Detect Level | 460 Hz input signal | -34 | | 0 | dBm0 | | Reject Level | | | | -40 | dBm0 | | Delay Time | -70 dBm0 to -30 dBm0 STEP | | | 25 | ms | | Hold Time | -30 dBm0 to -70 dBm0 STEP | | | 25 | ms | | Hysteresis | @ 460 Hz input signal | 2 | | | dB | NOTE: Parameters expressed in dBm0 refer to the following definition: 0 dB loss in the Transmit path to the line 2 dB gain in the Receive path from the line Refer to the Basic Box Modern diagram in the Applications section for the DAA design. 20 8253965 0013728 731 ### **DYNAMIC CHARACTERISTICS AND TIMING (continued)** | PARAMETERS | | CONDITIONS | MIN | NOM | MAX | UNITS | |-------------------------------|--------------|------------------------------------------------|---------|----------|----------|-------| | Carrier Detect Re | ceive Gain I | Boost "On" for Lower Input Level Mea | suremen | ts | | | | Threshold | | QAM/DPSK or FSK receive data | -48 | | -43 | dBm0 | | Hysteresis | | All Modes | 2 | | | dB | | Delay Time | FSK | 70 dBm0 to -6 dBm0 | 25 | | 37 | ms | | • | | 70 dBm0 to -40 dBm0 | 25 | | 37 | ms | | | DPSK | -70 dBm0 to -6 dBm0 | 7 | | 17 | ms | | | | -70 dBm0 to -40 dBm0 | 7 | | 17 | ms | | : | QAM | -70 dBm0 to -6 dBm0 | 25 | | 37 | ms | | | | -70 dBm0 to -40 dBm0 | 25 | | 37 | ms | | Hold Time | FSK | -6 dBm0 to -70 dBm0 | 25 | | 37 | ms | | | | -40 dBm0 to -70 dBm0 | 15 | | 30 | ms | | | DPSK | -6 dBm0 to -70 dBm0 | 20 | | 29 | ms | | | | -40 dBm0 to -70 dBm0 | 14 | | 21 | ms | | | QAM | -6 dBm0 to -70 dBm0 | 25 | | 32 | ms | | | | -40 dBm0 to -70 dBm0 | 8 | | 28 | ms | | Special Tone D | etectors | | | | | | | Detect Level | | See definitions for D0 of Tone Register | -48 | | -43 | dBm0 | | Delay and Hold | Time | | | | | | | 2225 or 2100 l<br>answer tone | Hz | Call INIT mode<br>2225 ± 10 Hz<br>2100 ± 21 Hz | 6 | | 50 | ms | | 900 Hz SCT<br>Receive V.23 m | ain channel | Tone Accuracy ±9 Hz | 10 | | 45 | ms | | Hysteresis | | | 2 | | | dB | | Pattern Detectors | <del></del> | DPSK Mode | | <u> </u> | | | | S1 Pattern | | | | | 1 | | | Delay Time | | For signals from -6 to -40 dBm0, | 10 | | 55 | ms | | Hold Time | | Demod Mode | 10 | | 45 | ms | | Unscrambled Ma | ark | | | | | | | Delay Time | | For signals from -6 to -40 | 10 | | 45 | ms | | Hold Time | | Demod or call Init Mode | 10 | | 45 | ms | | Receive Level Inc | dicator | 1 | 1 | I | <u> </u> | | | Detect On | | | -22 | 1 | -28 | dBm0 | | Valid after Carrie | er Detect | DPSK Mode | 1 | 4 | 7 | ms | 21 **■** 8253965 0013729 678 **■** ### **DYNAMIC CHARACTERISTICS AND TIMING (continued)** | PARAMETER | CONDITION | MIN | NOM | MAX | UNIT | |-----------------------------------------------------|------------------------------------------------------|-------|------|-------|----------| | Output Smoothing Filter | | | | | | | Output Impedance | TXA pin | | 200 | 300 | Ω | | Output Load | TXA pin; FSK Single | 10 | | | kΩ | | | Tone out for THD = -50 dB<br>in 0.3 to 3.4 kHz range | | | 50 | pF | | Maximum Transmitted | 4 kHz, Guard Tones off | | | -35 | dBm0 | | Energy | 10 kHz, Guard Tones off | | | -55 | dBm0 | | | 12 kHz, Guard Tones off | | | -65 | dBm0 | | Anti Alias Low Pass Filter | | | | | 1 | | Maximum allowed<br>Out-of-Band Signal Energy | Scrambled data at 2400 bit/s in opposite band | | -14 | | dBm | | (Defines Hybrid Trans-<br>Hybrid loss requirements) | Sinusoids out of band | | -9 | | dBm | | Transmit Attenuator | | | | | | | Range of Transmit Level | 1111-0000<br>Default ATT = 0100 (-10 dBm0) | -21 | | -6 | dBm0 | | Step Accuracy | | -0.15 | | +0.15 | dB | | Clock Noise | TXA pin; 153.6 kHz | | 1.5 | | mV rms | | Carrier Offset | | · | | | <u> </u> | | Capture Range | Originate or Answer | | ±5 | | Hz | | Recovered Clock | | | | 1 | I | | Capture Range | % of data rate originate or answer | 02 | | +.02 | % | | Guard Tone Generator | | | | | <u> </u> | | Tone Accuracy | 550 Hz | | +1.2 | | % | | | 1800 Hz | | -0.8 | | % | | Tone Level | 550 Hz | -4.5 | -3.0 | -1.5 | dB | | (Below QAM/DPSK Output) | 1800 Hz | -7.5 | -6.1 | -4.5 | dB | | Harmonic Distortion<br>(700 to 2900 Hz) | 550 or 1800 Hz | | | -50 | dB | ### **DYNAMIC CHARACTERISTICS AND TIMING (continued)** | PARAMETER | CONDITION | MIN | NOM | MAX | UNIT | |-------------------------|------------------------------------------------|----------|-------|--------|------| | Timing (Refer to Timing | g Diagrams) | • | | | | | Parallel Mode: | | | | | | | TAL | CS/Addr. setup before ALE Low | 30 | | | ns | | TLA | CS/Addr. hold after ALE Low | 6 | | | ns | | TLC | ALE Low to RD/WR Low | 40 | | l | ns | | TCL | RD/WR Control to ALE High | 10 | | | ns | | TRD | Data out from RD Low | | | 90 | ns | | TLL | ALE width | 25 | | | ns | | TRDF | Data float after RD High | | | 40 | ns | | TRW | RD width | 70 | | | ns | | TWW | WR width | 70 | | | ns | | TDW | Data setup before WR High | 70 | | | ns | | TWD | Data hold after WR High | 20 | | | ns | | Serial Mode: | | | | | | | TRCK | Clock high after RD | 250 | | T1 | ns | | TAR | Address setup before RD low | 0 | | | ns | | TRA | Address hold after RD low | 350 | | | ns | | TRD | RD to data valid | | | 110 | ns | | TRDF | Data float after RD high | | | 50 | ns | | TCKDR | Read data out after falling edge of EXCLK | | | 300 | ns | | TWW | WR width | 350 | | | ns | | TAW | Address setup before WR | 50 | | | ns | | TWA | Address hold after rising edge of WR | 50 | | | ns | | TCKDW | Write data hold after falling edge of EXCLK | 200 | | | ns | | TCKW | WR high after falling edge of EXCLK | 330 | | T1& T2 | ns | | TDCK | Data setup before falling edge of EXCLK | 50 | | | ns | | T1, T2 | Minimum period | 500 | | | ns | | Note: T1 and T2 are the | ne low/high periods, respectively, of EXCLK in | n Serial | mode. | • | | NOTE: Asserting ALE, $\overline{CS}$ , and $\overline{RD}$ or $\overline{WR}$ concurrently can cause unintentional register accesses. When using non-8031 compatible processors, care must be taken to prevent this from occurring when designing the interface logic. 23 8253965 0013731 226 ### **TIMING DIAGRAMS** 24 8253965 0013732 162 ### **APPLICATIONS INFORMATION** #### **GENERAL CONSIDERATIONS** Figures 1 and 2 show basic circuit diagrams for K-Series modem integrated circuits. K-Series products are designed to be used in conjunction with a control processor, a UART or RS-232 serial data interface, and a DAA phone line interface to function as a typical intelligent modem. The K-Series ICs interface directly with Intel 8048 and 80C51 microprocessors for control and status monitoring purposes. Two typical DAA arrangements are shown: one for a split $\pm 5$ or $\pm 12$ volt design and one for a single 5 volt design. These diagrams are for reference only and do not represent production-ready modem designs. K-Series devices are available with two control interface versions: one for a parallel multiplexed address/data interface, and one for a serial interface. The parallel version is intended for use with 8039/48 or 8031/51 microcontrollers from Intel or many other manufacturers. The serial interface 22-pin version can be used with other microcontrollers or in applications where only a limited number of port lines are available or the application does not lend itself to a multiplexed address/data interface. The parallel versions may also be used in the Serial mode, as explained in the data sheet pin description. In most applications the controller will monitor the serial data for commands from the DTE and the received data for break signals from the far end modem. In this way, commands to the modem are sent over the same line as the transmitted data. In other applications the RS-232 interface handshake lines are used for modem control FIGURE 1: Basic Box Modem with Dual-Supply Hybrid 25 ■ 8253965 0013733 OT9 ■ #### **DIRECT ACCESS ARRANGEMENT (DAA)** The telephone line interfaces show two examples of how the "hybrid" may be implemented. The split supply design (Figure 1) is a typical two op-amp hybrid. The receive op-amp serves two purposes. It supplies gain to amplify the receive signal to the proper level for the modem's detectors and demodulator, and it removes the transmitted signal from the receive signal present at the transformer. This is done by supplying a portion of the transmitted signal to the non-inverting input of the receive op-amp at the same amplitude as the signal appearing at the transformer, making the transmit signal Common mode. The single-supply hybrid is more complex than the dual-supply version described above, but its use eliminates the need for a second power supply. This circuit (Figure 2) uses a bridged drive to allow undistorted signals to be sent with a single 5 volt supply. Because DTMF tones utilize a higher amplitude than data, these signals will dip if a single-ended drive approach is used. The bridged driver uses an extra op-amp (U1A) to invert the signal coming from the gain setting op-amp (U1B) before sending it to the other leg of the transformer. Each op-amp then supplies half the drive signal to the transformer. The receive amplifier (U1C) picks off its signal at the junction of the impedance matching resistor and the transformer. Because the bottom leg of the transformer is being driven in one direction by U1A and the resistor is driven in the opposite direction at the same time by U1B, the junction of the transformer and resistor remains relatively constant and the receive signal is unaffected. #### **DESIGN CONSIDERATIONS** Silicon Systems' 1-chip modern products include all basic modern functions. This makes these devices adaptable for use in a variety of applications, and as easy to control as conventional digital bus peripherals. FIGURE 2: Single 5V Hybrid Version 8253965 0013734 T35 Unlike digital logic circuitry, modem designs must properly contend with precise frequency tolerances and very low level analog signals, to ensure acceptable performance. Using good analog circuit design practices will generally result in a sound design. Following are additional recommendations which should be taken into consideration when starting new designs. #### CRYSTAL OSCILLATOR The K-Series crystal oscillator requires a Parallel mode (antiresonant) crystal which operates at 11.0592 MHz. It is important that this frequency be maintained to within $\pm 0.01\%$ accuracy. In order for a Parallel mode crystal to operate correctly and to specification, it must have a load capacitor connected to the junction of each of the crystal and internal inverter connections, terminated to ground. The values of these capacitors depend primarily on the crystal's characteristics, and to a lesser degree on the internal inverter circuit. The values used affect the accuracy and start up characteristics of the oscillator. #### LAYOUT CONSIDERATIONS Good analog/digital design rules must be used to control system noise in order to obtain highest performance in modern designs. The more digital circuitry present on the PC board, the more this attention to noise control is needed. The modern should be treated as a high impedance analog device. A 22 µF electrolytic capacitor in parallel with a 0.22 µF ceramic capacitor between VDD and GND is recommended. Liberal use of ground planes and larger traces on power and ground are also highly favored. High speed digital circuits tend to generate a significant amount of EMI (Electro-Magnetic Interference) which must be minimized in order to meet regulatory agency limitations. To accomplish this, high speed digital devices should be locally bypassed, and the telephone line interface and K-Series device should be located close to each other near the area of the board where the phone line connection is accessed. To avoid problems, power supply and ground traces should be routed separately to the analog and digital functions on the board, and digital signals should not be routed near low level or high impedance analog traces. The analog and digital grounds should only connect at one point near the K-Series device ground pin to avoid ground loops. The K-Series modem IC's should have both high frequency and low frequency bypassing as close to the package as possible. The ISET resistor and bypass capacitor need to be as close to device as possible. # MODEM PERFORMANCE CHARACTERISTICS The curves presented here define modem IC performance under a variety of line conditions while inducing disturbances that are typical of those encountered during data transmission on public service telephone lines. Test data was taken using an AEA Electronics' "Autotest I" modem test set and line simulator, operating under computer control. All tests were run full-duplex, using a Hayes 2400 Smartmodem™ as the reference modem. A 511 pseudo-random-bit pattern was used for each data point. Noise was C-message weighted and all signal-to-noise (S/N) ratios reflect total power measurements similar to the CCITT V.56 measurement specification. The individual tests are defined as follows. #### BER vs. S/N This test measures the ability of the modem to operate over noisy lines with a minimum of data-transfer errors. Since some noise is generated in the best of dial-up lines, the modem must operate with the lowest S/N ratio possible. Better modem performance is indicated by test curves that are closest to the BER axis. A narrow spread between curves representing the four line parameters indicates minimal variation in performance while operating over a range of aberrant operating conditions. Typically, a modem will exhibit better BER-performance test curves receiving in the low band than in the high band. #### **BER vs. Receive Level** This test measures the dynamic range of the modern. Because signal levels vary widely over dial-up lines, the widest possible dynamic range is desirable. The minimum Bell specification calls for 36 dB of dynamic range. S/N ratios are held constant at the indicated values while the receive level is lowered from a very high to very low signal levels. The width of the "bowl" of these curves, taken at the BER point, is the measure of dynamic range. 27 **8253965 0013735 971** 28 **3253965 0013736 808** ### **PACKAGE PIN DESIGNATIONS** (Top View) 28-Pin PLCC 32-Pin PLCC CAUTION: Use handling procedures necessary for a static sensitive component. 30 8253965 0013738 680 🖿 ### ORDERING INFORMATION | PART DESCRIPTION | ORDER NO. | PKG. MARK | | |-------------------------------------|--------------|--------------|--| | SSI 73K324L | | | | | 22-Pin Plastic Dual-In-Line | 73K324LS-IP | 73K324LS-IP | | | SSI 73K324L | | | | | 28-Pin Plastic Dual-In-Line | 73K324L-IP | 73K324L-IP | | | 28-Pin Plastic Leaded Chip Carrier | 73K324L-28IH | 73K324L-28IH | | | 32-Pin Plastic Leaded Chip Carrier | 73K324L-32IH | 73K324L-32IH | | | 44-Pin Plastic Leaded Chip Carrier | 73K324L-IH | 73K324L-IH | | | 52-Pin Quad Flat Pack Package | 73K324L-IG | 73K324L-IG | | | 64-Lead Thin Quad Flat Pack Package | 73K324L-IGT | 73K324L-IGT | | No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders. Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680-7022, (714) 573-6000, FAX: (714) 573-6914 Protected by the following patents: (4,777,453) (4,789,995) (4,870,370) (4,847,868) (4,866,739) 31 06/29/95 - rev ©1990 Silicon Systems, Inc.. **■** 8253965 0013739 517 **■**