# FM25640 ### 64Kb FRAM Serial Memory # RAMTRON #### **Features** #### 64K bit Ferroelectric Nonvolatile RAM - Organized as 8,192 x 8 bits - High Endurance 1 Trillion (10<sup>12</sup>) Read/Writes - 45 Year Data Retention - NoDelay<sup>TM</sup> Writes - Advanced high-reliability ferroelectric process #### **Very Fast Serial Peripheral Interface - SPI** - Up to 5 MHz maximum bus frequency - Direct hardware replacement for EEPROM - SPI Mode 0 & 3 (CPOL, CPHA=0,0 & 1,1) # **Description** The FM25640 is a 64-kilobit nonvolatile memory employing an advanced ferroelectric process. A ferroelectric random access memory or FRAM is nonvolatile but operates in other respects as a RAM. It provides reliable data retention for 45 years while eliminating the complexities, overhead, and system level reliability problems caused by EEPROM and other nonvolatile memories. Unlike serial EEPROMs, the FM25640 performs write operations at bus speed. No write delays are incurred. Data is written to the memory array immediately after it has been successfully transferred to the device. The next bus cycle may commence immediately. In addition, the product offers substantial write endurance compared with other nonvolatile memories. The FM25640 is capable of supporting up to $10^{12}$ read/write cycles -- far more than most systems will require from a serial memory. These capabilities make the FM25640 ideal for nonvolatile memory applications requiring frequent or rapid writes. Examples range from data collection, where the number of write cycles may be critical, to demanding industrial controls where the long write time of EEPROM can cause data loss. The FM25640 provides substantial benefits to users of serial EEPROM, in a hardware drop-in replacement. The FM25640 uses the high-speed SPI bus, which enhances the high-speed write capability of FRAM technology. The specifications are guaranteed over an industrial temperature range of -40°C to +85°C. #### **Sophisticated Write Protection Scheme** - Hardware Protection - Software Protection #### **Low Power Consumption** • 10 μA Standby Current ### **Industry Standard Configuration** - Industrial Temperature -40° C to +85° C - 8-pin "Green"/RoHS SOIC (-G) - Grade 3 AEC-Q100 Qualified (-G) ### **Pin Configuration** | Pin Names | Function | |-----------|--------------------| | /CS | Chip Select | | /HOLD | Hold | | /WP | Write Protect | | SCK | Serial Clock | | SI | Serial Data Input | | SO | Serial Data Output | | VDD | 5V | | VSS | Ground | | Ordering Information | | | | | |----------------------|--------------------------|--|--|--| | FM25640-G | "Green"/RoHS 8-pin SOIC | | | | | FM25640-GTR | "Green"/RoHS 8-pin SOIC, | | | | | | Tape & Reel | | | | | FM25640-S * | 8-pin SOIC | | | | | FM25640-STR * | 8-pin SOIC, Tape & Reel | | | | <sup>\*</sup> End of life. Last time buy June 2009. Figure 1. Block Diagram # **Pin Description** | Pin Name | I/O | Pin Description | |----------|-----------------------------------------|-----------------------------------------------------------------------------------------------| | | l . | • | | /CS | Input | Chip Select: Enables and disables the device. When /CS is high, the output pin SO is hi- | | | | Z, all other inputs are ignored, and the device remains in a low-power standby mode. | | | | When /CS is low, the part will respond to the SCK signal. A falling edge on /CS must | | | | occur for every op-code. | | SCK | Input | Serial Clock: All I/O activity is synchronized to the serial clock. Inputs are latched on the | | | | rising edge and outputs occur on the falling edge. The device is static so the clock | | | | frequency may be any value between 0 and 5 MHz and may be interrupted at any time. | | /HOLD | Input | Hold: The /HOLD signal is used when the host CPU must interrupt a memory operation | | | 1 | for another task. Asserting the /HOLD signal low pauses the current operation. The | | | | device ignores SCK and /CS. All transitions on /HOLD must occur while SCK is low. | | /WP | Input | Write Protect: This pin prevents write operations to the status register. This is critical | | | 1 | since other write protection features are controlled through the status register. A | | | | complete explanation of write protection is provided below. *Note that the function of | | | | /WP is different from the FM25040 where it prevents all writes to the part. | | SI | Input | Serial Input: SI is the data input pin. It is sampled on the rising edge of SCK and is | | | 1 | ignored otherwise. It should always be driven to a valid logic level to meet IDD | | | | specifications. | | | | *SI may be connected to SO for a single pin data interface. | | SO | Output | Serial Output: SO is the data output pin. It is driven during read cycles and remains hi-Z | | | - · · · · · · · · · · · · · · · · · · · | at all other times including when HOLD\ is low. Data transitions are driven on the falling | | | | edge of the serial clock. | | | | * SO can be connected to SI for a single pin data interface since the part communicates | | | | in half-duplex. | | VDD | Supply | Supply Voltage: 5V | | VSS | Supply | Ground | | . 55 | - uppry | O C C C C C C C C C C C C C C C C C C C | #### Overview The FM25640 is a serial FRAM memory. The memory array is logically organized as 8,192 x 8 and is accessed using an industry standard Serial Peripheral Interface or SPI bus. Functional operation of the FRAM is similar to serial EEPROMs. The major difference between the FM25640 and a serial EEPROM with the same pinout relates to its superior write performance. ### **Memory Architecture** When accessing the FM25640, the user addresses 8,192 locations of 8 data bits each. These data bits are shifted in and out serially. The addresses are accessed using the SPI protocol, which includes a chip select (to permit multiple devices on the bus), an op-code and a two-byte address. The upper 3 bits of the address range are ignored by the device. The complete address of 13-bits specifies each byte address uniquely. Most functions of the FM25640 either are controlled by the SPI interface or are handled automatically by on-board circuitry. The access time for memory operation essentially is zero, beyond the time needed for the serial protocol. That is, the memory is read or written at the speed of the SPI bus. Unlike an EEPROM, it is not necessary to poll the device for a ready condition since writes occur at bus speed. That is, by the time a new bus transaction can be shifted into the part, a write operation will be complete. This is explained in more detail in the interface section. Users expect several obvious system benefits from the FM25640 due to its fast write cycle and high endurance as compared with EEPROM. However there are less obvious benefits as well. For example in a high noise environment, the fast-write operation is less susceptible to corruption than an EEPROM since it is completed quickly. By contrast, an EEPROM requiring milliseconds to write is vulnerable to noise during much of the cycle. Note that the FM25640 contains no power management circuits other than a simple internal power-on reset. It is the user's responsibility to ensure that $V_{DD}$ is within datasheet tolerances to prevent incorrect operation. It is recommended that the part is not powered down with chip enable active. ### Serial Peripheral Interface – SPI Bus The FM25640 employs a Serial Peripheral Interface (SPI) bus. It is specified to operate at speeds up to 5 MHz. This high-speed serial bus provides high performance serial communication to a host microcontroller. Many common microcontrollers have hardware SPI ports allowing a direct interface. It is quite simple to emulate the port using ordinary port pins for microcontrollers that do not. The FM25640 operates in SPI Mode 0 and 3. The SPI interface uses a total of four pins: clock, data-in, data-out, and chip select. It is possible to connect the two data lines together. Figure 2 illustrates a typical system configuration using the FM25640 with a microcontroller that offers an SPI port. Figure 3 shows a similar configuration for a microcontroller that has no hardware support for the SPI bus. #### **Protocol Overview** The SPI interface is a synchronous serial interface using clock and data lines. It is intended to support multiple devices on the bus. Each device is activated using a chip select. Once chip select is activated by the bus master, the FM25640 will begin monitoring the clock and data lines. The relationship between the falling edge of /CS, the clock, and data is dictated by the SPI mode. The device will make a determination of the SPI mode on the falling edge of each chip select. While there are four such modes, the FM25640 supports modes 0 and 3. Figure 4 shows the required signal relationships for modes 0 and 3. In both cases, data is clocked into the FM25640 on the rising edge of SCK and data is expected on the first rising edge after /CS goes active. If the clock begins from a high state, it will fall prior to beginning data transfer in order to create the first rising edge. The FM25640 is controlled by SPI op-codes. These op-codes specify the commands to the part. After /CS is asserted, the first byte transferred from the bus master is the op-code. Following the op-code, addresses and data are then transferred. Note that the WREN and WRDI op-codes are commands with no subsequent data transfer. Important: The /CS must go inactive after an operation is complete and before a new op-code can be issued. There is one valid op-code only per active chip select. MOSI : Master Out Slave In MISO : Master In Slave Out SS : Slave Select Figure 2. System Configuration with SPI port Figure 3. System Configuration without SPI port Figure 4. SPI Modes 0 & 3 #### **Data Transfer** All data transfers to and from the FM25640 occur in 8-bit groups. They are synchronized to the clock signal (SCK) and they transfer most significant bit (MSB) first. Serial inputs are registered on the rising edge of SCK. The SO output is driven from the falling edge of SCK. ### **Command Structure** There are six commands called op-codes that can be issued by the bus master to the FM25640. They are listed in the table below. These op-codes control the functions performed by the memory. They can be divided into three categories. First, there are commands that have no subsequent operations. They perform a single function such as to enable a write operation. Second are commands followed by one byte, either in or out. They operate on the status register. The third group includes commands for memory transactions followed by an address and one or more bytes of data. Table 1. Op-code Commands | Name | Description | Op-code value | |-------|------------------------|---------------| | WREN | Set Write Enable Latch | 0000_0110b | | WRDI | Write Disable | 0000_0100b | | RDSR | Read Status Register | 0000_0101b | | WRSR | Write Status Register | 0000_0001b | | READ | Read Memory Data | 0000_0011b | | WRITE | Write Memory Data | 0000_0010b | #### WREN - Set Write Enable Latch The FM25640 will power up with writes disabled. The WREN command must be issued prior to any write operation. Sending the WREN op-code will allow the user to issue subsequent op-codes for write operations. These include writing the status register and writing the memory. Sending the WREN op-code causes the internal Write Enable Latch to be set. A flag bit in the status register, called WEL, indicates the state of the latch. WEL=1 indicates that writes are permitted. Attempting to write the WEL bit in the status register has no effect. Completing any write operation will automatically clear the write-enable latch and prevent further writes without another WREN command. Figure 5 illustrates the WREN command bus configuration. #### **WRDI - Write Disable** The WRDI command disables all write activity by clearing the Write Enable Latch. The user can verify that writes are disabled by reading the WEL bit in the status register and verifying that WEL=0. Figure 6 illustrates the WRDI command bus configuration. Figure 5. WREN Bus Configuration Figure 6. WRDI Bus Configuration #### **RDSR - Read Status Register** The RDSR command allows the bus master to verify the contents of the Status register. Reading Status provides information about the current state of the write protection features. Following the RDSR opcode, the FM25640 will return one byte with the contents of the Status register. The Status register is described in detail below. #### WRSR – Write Status Register The WRSR command allows the user to select certain write protection features by writing a byte to the Status register. Prior to issuing a WRSR command, the /WP pin must be high or inactive. Note that on the FM25640, /WP only prevents writing to the Status register, not the memory array. Prior to sending the WRSR command, the user must send a WREN command to enable writes. Note that executing a WRSR command is a write operation and therefore clears the Write Enable Latch. The bus configuration of RDSR and WRSR in the timing diagrams below. Figure 7. RDSR Bus Configuration Figure 8. WRSR Bus Configuration ### **Status Register & Write Protection** The write protection features of the FM25640 are multi-tiered. First, a WREN op-code must be issued prior to any write operation. Assuming that writes are enabled using WREN, writes to memory are controlled by the Status register. As described above, writes to the status register are performed using the WRSR command and subject to the /WP pin. The Status Register is organized as follows. Table 2. Status Register | _ <del>_</del> | . 2000 | 8- | | | | | | | |----------------|--------|----|---|---|-----|-----|-----|---| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | WPEN | 0 | 0 | 0 | BP1 | BP0 | WEL | 0 | Bits 0 and 4-6 are fixed at 0 and cannot be modified. Note that bit 0 (Ready in EEPROMs) is unnecessary as the FRAM writes in real-time and is never busy. The WPEN, BP1 and BP0 control write protection features. They are nonvolatile (shaded yellow). The WEL flag indicates the state of the Write Enable Latch. This bit is internally set by the WREN command and is cleared by terminating a write cycle (/CS high) or by using the WRDI command. BP1 and BP0 are memory block write protection bits. They specify portions of memory that are write-protected as shown in the following table. **Table 3. Block Memory Write Protection** | | | · · | |-----|-----|----------------------------| | BP1 | BP0 | Protected Address Range | | 0 | 0 | None | | 0 | 1 | 1800h to 1FFFh (upper 1/4) | | 1 | 0 | 1000h to 1FFFh (upper ½) | | 1 | 1 | 0000h to 1FFFh (all) | The BP1 and BP0 bits and the Write Enable Latch are the only mechanisms that protect the memory from writes. The remaining write protection features protect inadvertent changes to the block protect bits. The WPEN bit controls the effect of the hardware /WP pin. When WPEN is low, the /WP pin is ignored. When WPEN is high, the /WP pin controls write access to the status register. Thus the Status register is write protected if WPEN=1 and /WP=0. This scheme provides a write protection mechanism, which can prevent software from writing the memory under any circumstances. This occurs if the BP1 and BP0 are set to 1, the WPEN bit is set to 1, and /WP is set to 0. This occurs because the block protect bits prevent writing memory and the /WP signal in hardware prevents altering the block protect bits (if WPEN is high). Therefore in this condition, hardware must be involved in allowing a write operation. The following table summarizes the write protection conditions. **Table 4. Write Protection** | WEL | WPEN | /WP | Protected Blocks | <b>Unprotected Blocks</b> | Status Register | |-----|------|-----|------------------|---------------------------|-----------------| | 0 | X | X | Protected | Protected | Protected | | 1 | 0 | X | Protected | Unprotected | Unprotected | | 1 | 1 | 0 | Protected | Unprotected | Protected | | 1 | 1 | 1 | Protected | Unprotected | Unprotected | ### **Memory Operation** The SPI interface, with its relatively high maximum clock frequency, highlights the fast write capability of the FRAM technology. Unlike SPI-bus EEPROMs, the FM25640 can perform sequential writes at bus speed. No page register is needed and any number of sequential writes may be performed. #### **Write Operation** All writes to the memory array begin with a WREN op-code. The next op-code is the WRITE instruction. This op-code is followed by a two-byte address value. The upper 3-bits of the address are ignored. In total, the 13-bits specify the address of the first byte of the write operation. Subsequent bytes are data and they are written sequentially. Addresses are incremented internally as long as the bus master continues to issue clocks. If the last address of 1FFFh is reached, the counter will roll over to 0000h. Data is written MSB first. Unlike EEPROMs, any number of bytes can be written sequentially and each byte is written to memory immediately after it is clocked in (after the 8<sup>th</sup> clock). The rising edge of /CS terminates a WRITE op-code operation. ### **Read Operation** After the falling edge of /CS, the bus master can issue a READ op-code. Following this instruction is a two-byte address value. The upper 3-bits of the address are ignored. In total, the 13-bits specify the address of the first byte of the read operation. After the op-code and address are complete, the SI line is ignored. The bus master issues 8 clocks, with one bit read out for each. Addresses are incremented internally as long as the bus master continues to issue clocks. If the last address of 1FFFh is reached, the counter will roll over to 0000h. Data is read MSB first. The rising edge of /CS terminates a READ op-code operation. The bus configuration for read and write operations is shown below. ### Hold The /HOLD pin can be used to interrupt a serial operation without aborting it. If the bus master pulls the /HOLD pin low while SCK is low, the current operation will pause. Taking the /HOLD pin high while SCK is low will resume an operation. The transitions of /HOLD must occur while SCK is low, but the SCK pin can toggle during a hold state. Figure 9. Memory Write Figure 10. Memory Read ### **Endurance** Internally, a FRAM operates with a read and restore mechanism similar to a DRAM. Therefore, endurance cycles are applied for each access: read or write. The FRAM architecture is based on an array of rows and columns. Each access causes a cycle for an entire row. Therefore, data locations targeted for substantially differing numbers of cycles should not be located within the same row. In the FM25640, there are 2048 rows each 32 bits wide. Each 4 bytes in the address mark the beginning of a new row. Regardless, FRAM read and write endurance is effectively unlimited at the 5MHz clock speed. Even at 2000 accesses per second to the same row, 15 years time will elapse before 10<sup>12</sup> endurance cycles occur. # **Electrical Specifications** **Absolute Maximum Ratings** | Symbol | Description | Ratings | |--------------------|------------------------------------------------------|------------------------------| | $ m V_{DD}$ | Power Supply Voltage with respect to V <sub>SS</sub> | -1.0V to +7.0V | | $V_{IN}$ | Voltage on any pin with respect to V <sub>SS</sub> | -1.0V to +7.0V | | | | and $V_{IN} < V_{DD} + 1.0V$ | | $T_{STG}$ | Storage Temperature | -55°C to + 125°C | | $T_{LEAD}$ | Lead Temperature (Soldering, 10 seconds) | 300° C | | $V_{\mathrm{ESD}}$ | Electrostatic Discharge Voltage | | | | - Human Body Model (JEDEC Std JESD22-A114-B) | 4.5kV | | | - Charged Device Model (JEDEC Std JESD22-C101-A) | 1.25kV | | | Package Moisture Sensitivity Level | MSL-1 | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only, and the functional operation of the device at these or any other conditions above those listed in the operational section of this specification is not implied. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability. **DC Operating Conditions** ( $T_A = -40^{\circ} \text{ C to} + 85^{\circ} \text{ C}$ , $V_{DD} = 4.5 \text{ V to} 5.5 \text{ V}$ unless otherwise specified) | Symbol | Parameter | Min | Тур | Max | Units | Notes | |-------------|--------------------------------|------------------------|------|-----------------------|-------|-------| | $V_{ m DD}$ | Power Supply Voltage | 4.5 | 5.0 | 5.5 | V | | | $I_{DD}$ | V <sub>DD</sub> Supply Current | | | | | | | | @ SCK = 1.0 MHz | | 0.45 | 0.6 | mA | 1 | | | @ SCK = 2.0 MHz | | 0.9 | 1.2 | | | | | @ SCK = 5.0 MHz | | 2.2 | 3.0 | | | | $I_{SB}$ | Standby Current | | 1 | 10 | μΑ | 2 | | $I_{LI}$ | Input Leakage Current | | | ±1 | μΑ | 3 | | $I_{LO}$ | Output Leakage Current | | | ±1 | μΑ | 3 | | $V_{ m IL}$ | Input Low Voltage | -0.3 | | $0.3~\mathrm{V_{DD}}$ | V | | | $V_{ m IH}$ | Input High Voltage | $0.7~\mathrm{V_{DD}}$ | | $V_{\rm DD} + 0.3$ | V | | | $V_{OL}$ | Output Low Voltage | | | 0.4 | V | | | | $@I_{OL} = 2 \text{ mA}$ | | | | | | | $V_{OH}$ | Output High Voltage | V <sub>DD</sub> - 0.8 | | | V | | | | $@I_{OH} = -2 \text{ mA}$ | | | | | | | $V_{HYS}$ | Input Hysteresis | $0.05~\mathrm{V_{DD}}$ | | | V | 4 | #### Notes - 1. SCK toggling between $V_{DD}$ -0.3V and $V_{SS}$ , other inputs $V_{SS}$ or $V_{DD}$ -0.3V - 2. $SCK = SI = /CS = V_{DD}$ . All inputs $V_{SS}$ or $V_{DD}$ . - 3. $V_{IN}$ or $V_{OUT} = V_{SS}$ to $V_{DD}$ . - 4. This parameter is characterized but not 100% tested. AC Parameters ( $T_A = -40^{\circ} \text{ C}$ to $+85^{\circ} \text{ C}$ , $V_{DD} = 4.5 \text{ V}$ to 5.5 V unless otherwise specified) | Symbol | Parameter | Min | Max | Units | Notes | |--------------------|-----------------------------|-----|-----|-------|-------| | $f_{CK}$ | SCK Clock Frequency | 0 | 5.0 | MHz | | | $t_{CH}$ | Clock High Time | 90 | | ns | | | $t_{\mathrm{CL}}$ | Clock Low Time | 90 | | ns | | | $t_{CSU}$ | Chip Select Setup | 90 | | ns | | | $t_{CSH}$ | Chip Select Hold | 90 | | ns | | | $t_{\mathrm{OD}}$ | Output Disable | | 100 | ns | 2 | | $t_{\mathrm{ODV}}$ | Output Data Valid | | 60 | ns | 3 | | $t_{OH}$ | Output Data Hold | 0 | | ns | | | $t_{\mathrm{D}}$ | Deselect Time | 100 | | ns | | | $t_R$ | Data In Rise Time | | 1 | μs | 1,2 | | $t_{\mathrm{F}}$ | Data In Fall Time | | 1 | μs | 1,2 | | $t_{\mathrm{H}}$ | Data In Hold Time | 30 | | ns | | | $t_{ m SU}$ | Data In Setup Time | 20 | | ns | | | $t_{ m HS}$ | /HOLD Input Setup Time | 70 | | ns | | | $t_{ m HH}$ | /HOLD Input Hold Time | 40 | | ns | | | $t_{ m HZ}$ | /HOLD Low to Data Out Hi-Z | | 100 | ns | 2 | | $t_{LZ}$ | /HOLD High to Data Out Lo-Z | | 50 | ns | 2 | ### Notes - 1. Rise and fall times measured between 10% and 90% of waveform. - 2. This parameter is characterized but not 100% tested. - 3. For Clock High Time $t_{CH} \le 100$ ns, the parameter $t_{ODV}$ is extended such that $t_{CH} + t_{ODV} \le 160$ ns. Capacitance ( $T_A = 25^{\circ} \text{ C}$ , f=1.0 MHz, $V_{DD} = 5V$ ) | Symbol | Parameter | Max | Units | Notes | |---------|-------------------------|-----|-------|-------| | Co | Output Capacitance (SO) | 8 | pF | 1 | | $C_{I}$ | Input Capacitance | 6 | pF | 1 | #### Notes 1. This parameter is characterized and not 100% tested. ### **AC Test Conditions** Input Pulse Levels 10% and 90% of $V_{DD}$ $\begin{array}{lll} \text{Input rise and fall times} & 10 \text{ ns} \\ \text{Input and output timing levels} & 0.5 \text{ V}_{\text{DD}} \\ \text{Output Load Capacitance} & 100 \text{ pF} \end{array}$ # **Serial Data Bus Timing** # /HOLD Timing **Data Retention** ( $V_{DD} = 4.5V$ to 5.5V, +85°C) | | Parameter | Min | Units | Notes | |---|----------------|-----|-------|-------| | I | Data Retention | 45 | Years | | # **Mechanical Drawing** (8-pin SOIC - JEDEC MS-012, Variation AA) Refer to JEDEC MS-012 for complete dimensions and notes. All dimensions in <u>millimeters</u>. FM25640 # **Revision History** | Revision | Date | Summary | |----------|-----------|---------------------------------------------------------------------------------------------------| | 1.0 | 10/23/00 | Changed status to Preliminary. | | 2.0 | 10/21/02 | Changed status to Production. Changed endurance from 10 <sup>10</sup> to 10 <sup>12</sup> cycles. | | | | Extended storage temperature limits. | | 2.1 | 8/5/03 | Removed DIP packaging option. | | 2.2 | 11/10/03 | Changed I <sub>DD</sub> limits. Changed Input & Output Leakage limits. Added note to | | | | Output Data Valid spec. | | 2.3 | 3/17/04 | Added "green" package. Updated package drawing. | | 3.0 | 3/31/05 | Changed Data Retention spec. Added ESD and package MSL ratings. | | | | Updated package drawing, added pcb footprint. Added note about powering | | | | down with /CS active (pg 3). | | 3.1 | 5/26/2009 | Added tape and reel ordering information. Added last time buy notice on –S | | | | ordering numbers. Added note that -G device is Grade 3 AEC-Q100 | | | | qualified. |