

S3041

#### **FEATURES**

- Micro-power Bipolar technology
- Complies with Bellcore and ITU-T specifications
- On-chip high-frequency PLL for clock generation
- Supports 2.488 GHz (OC-48)
- Reference frequency of 155.52 MHz
- 8-bit LVDS data path
- Compact 100 TQFP/TEP package
- Diagnostic loopback mode
- · Line loopback
- · Lock detect
- · Low jitter LVPECL interface
- Single 3.3V supply

#### **APPLICATIONS**

- SONET/SDH-based transmission systems
- SONET/SDH modules
- SONET/SDH test equipment
- ATM over SONET/SDH
- Section repeaters
- · Add drop multiplexers
- · Broad-band cross-connects
- · Fiber optic terminators
- · Fiber optic test equipment

#### **GENERAL DESCRIPTION**

The S3041 SONET/SDH Mux chip is a fully integrated serialization SONET OC-48 (2.488 GHz) interface device. The chip performs all necessary parallel-to-serial and clock synthesis functions in conformance with SONET/SDH transmission standards. The device is suitable for SONET-based ATM applications. Figure 1 shows a typical network application.

On-chip clock synthesis PLL components are contained in the S3041 Mux chip allowing the use of a slower external transmit clock reference. The chip can be used with a 155.52 MHz reference clock, in support of existing system clocking schemes.

The low jitter LVPECL interface guarantees compliance with the bit-error rate requirements of the Bellcore and ITU-T standards. The S3041 is packaged in a 100 TQFP/TEP, offering designers a small package outline.

Figure 1. System Block Diagram



#### **S3041 OVERVIEW**

The S3041 Mux implements SONET/SDH serialization and transmission functions. The block diagram in Figure 2 shows basic operation of the chip. This chip can be used to implement the front end of SONET equipment, which consists primarily of the serial transmit interface and the serial receive interface. The chip includes parallel-to-serial conversion and system timing. The system timing circuitry consists of a high-speed phase detector, clock dividers, and clock distribution throughout the front end.

The sequence of operations is as follows:

Transmitter Operations:

- 1. 8-bit parallel input
- 2. Parallel-to-serial conversion
- 3. Serial output

Internal clocking and control functions are transparent to the user. Details of data timing can be seen in Figures 7 through 10.

#### Suggested Interface Devices

| AMCC | S3040 | OC-48 Clock Recovery Device |
|------|-------|-----------------------------|
| AMCC | S3045 | OC-48 to OC-12 Demux        |
| AMCC | S3042 | OC-48 Demux                 |

Figure 2. S3041 Functional Block Diagram





#### **SONET OVERVIEW**

Synchronous Optical Network (SONET) is a standard for connecting one fiber system to another at the optical level. SONET, together with the Synchronous Digital Hierarchy (SDH) administered by the ITU-T, forms a single international standard for fiber interconnect between telephone networks of different countries. SONET is capable of accommodating a variety of transmission rates and applications.

The SONET standard is a layered protocol with four separate layers defined. These are:

- Photonic
- Section
- Line
- Path

Figure 3 shows the layers and their functions. Each of the layers has overhead bandwidth dedicated to administration and maintenance. The photonic layer simply handles the conversion from electrical to optical and back with no overhead. It is responsible for transmitting the electrical signals in optical form over the physical media. The section layer handles the transport of the framed electrical signals across the optical cable from one end to the next. Key functions of this layer are framing, scrambling, and error monitoring. The line layer is responsible for the reliable transmission of the path layer information stream carrying voice, data, and video signals. Its main functions are synchronization, multiplexing, and reliable transport. The path layer is responsible for the actual transport of services at the appropriate signaling rates.

Figure 4 shows a standard OC-48 Frame former structure.

#### **Data Rates and Signal Hierarchy**

Table 1 contains the data rates and signal designations of the SONET hierarchy. The lowest level is the basic SONET signal referred to as the synchronous transport signal level-1 (STS-1). An STS-*N* signal is made up of *N* byte-interleaved STS-1 signals. The optical counterpart of each STS-*N* signal is an optical carrier level-*N* signal (OC-*N*). The S3041 chip supports OC-48 rate (2.488 Gbps).

Figure 3. SONET Structure



Table 1. SONET Signal Hierarchy

| Elec.  | CCITT  | Optical | Data Rate (Mbps) |
|--------|--------|---------|------------------|
| STS-1  |        | OC-1    | 51.84            |
| STS-3  | STM-1  | OC-3    | 155.52           |
| STS-12 | STM-4  | OC-12   | 622.08           |
| STS-24 | STM-8  | OC-24   | 1244.16          |
| STS-48 | STM-16 | OC-48   | 2488.32          |

Figure 4. STS-48/OC-48 Frame Format



# S3041 ARCHITECTURE/FUNCTIONAL DESIGN

#### **Mux Operation**

The S3041 performs the serializing stage in the processing of a transmit SONET STS-48 bit serial data stream. It converts the byte serial 311 Mbyte/sec data stream to bit serial format at 2.488 Gbps. Diagnostic loopback is provided (transmitter to receiver), and Line Loopback is also provided (receiver to transmitter).

A high-frequency bit clock is generated from a 155.52 MHz frequency reference by using a frequency synthesizer consisting of an on-chip phase-locked loop circuit with a divider.

#### **Clock Divider and Phase Detector**

The Clock Divider and Phase Detector, shown in the block diagram in Figure 2, contains monolithic PLL components.

The REFCLK input must be generated from a differential LVPECL crystal oscillator which has a frequency accuracy of better than 20 ppm in order for the VCOCLK frequency to have the same accuracy required for operation in a SONET system.

In order to meet the .01 UI SONET jitter specifications, the maximum reference clock jitter must be guaranteed over the 12 KHz to 20 MHz bandwidth. For details of reference clock jitter requirements, see Table 2.

Table 2. Reference Jitter Limits

| Maximum Reference Clock Jitter in 12 kHz to 20 MHz Band | Operating<br>Mode |  |
|---------------------------------------------------------|-------------------|--|
| 1 ps rms                                                | STS-48            |  |

#### **Timing Generator**

The Timing Generator function, seen in Figure 2, provides two separate functions. It provides a byte rate version of the TSCLK, and a mechanism for aligning the phase between the incoming byte clock and the clock which loads the parallel-to-serial shift register.

The PCLK output is a byte rate version of TSCLK. For STS-48, the PCLK frequency is 311 MHz. PCLK is intended for use as a byte speed clock for upstream multiplexing and overhead processing circuits. Using PCLK for upstream circuits will ensure a stable frequency and phase relationship between the data coming into and leaving the S3041 device.

In the parallel-to-serial conversion process, the incoming data is passed from the PICLK byte clock timing domain to the internally generated byte clock timing domain, which is phase aligned to TSCLK.

The Timing Generator also produces a feedback reference clock to the Phase Detector. A counter divides the synthesized clock down to the same frequency as the reference clock REFCLK.

#### Parallel-to-Serial Converter

The FIFO is used to accommodate phase differences between the internal byte clock and the external PICLK. The READ and PULSE signals are used to control the FIFO to prevent overflow/underflow conditions.

The Parallel-to-Serial converter shown in Figure 2 is comprised of a FIFO and a parallel-to-serial register. The FIFO latches the data from the PIN[7:0] bus on the rising edge of PICLK. The parallel-to-serial register is a parallel loadable shift register which takes its parallel input from the FIFO.

An internally generated byte clock, which is phase aligned to the transmit serial clock as described in the Timing Generator description, activates the parallel data transfer between registers. The serial data is shifted out of the second register at the TSCLK rate.



Table 3. Input Pin Assignment and Description

| Pin Name                                                                                                          | Level                                   | I/O | Pin #                                                                                        | Description                                                                                                                                                                                                                                                                                                                                              |
|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PINP7 PINN7 PINP6 PINN6 PINP5 PINN5 PINP4 PINN4 PINP3 PINN3 PINP2 PINN2 PINN2 PINN1 PINP1 PINN1 PINN1 PINP0 PINN0 | LVDS                                    | I   | 29<br>30<br>31<br>32<br>33<br>34<br>35<br>36<br>37<br>38<br>39<br>40<br>41<br>42<br>43<br>44 | Parallel Data Input. A 311 Mbyte/sec word, aligned to the PICLK parallel input clock. PIN<7> is the most significant bit (corresponding to bit 1 of each PCM word, the first bit transmitted). PIN<0> is the least significant bit (corresponding to bit 8 of each PCM word, the last bit transmitted). PIN<7:0> is sampled on the rising edge of PICLK. |
| PICLKP<br>PICLKN                                                                                                  | LVDS                                    | I   | 47<br>48                                                                                     | Parallel Input Clock. A 311 MHz nominally 50% duty cycle input clock, to which PIN<7:0> is aligned. PICLK is used to transfer the data on the PIN inputs into a holding register in the parallel-to-serial converter. The rising edge of PICLK samples PIN<7:0>.                                                                                         |
| LLDP<br>LLDN                                                                                                      | Externally<br>Biased<br>Diff.<br>LVPECL | I   | 58<br>57                                                                                     | Line Loopback Data. Inputs normally provided from a companion S3042 device. Used to implement a line loopback function in which the receive serial data and clock signals are regenerated and passed through the S3041 transmitter.                                                                                                                      |
| LLCLKP<br>LLCLKN                                                                                                  | Externally<br>Biased<br>Diff.<br>LVPECL | I   | 62<br>61                                                                                     | Line Loopback Clock. Inputs normally provided from a companion S3042 device. Used to implement a line loopback function in which the receive serial data and clock signals are regenerated and passed through the S3041 transmitter.                                                                                                                     |
| REFCLKP<br>REFCLKN                                                                                                | Internally<br>Biased<br>Diff.<br>LVPECL | Ι   | 80<br>81                                                                                     | Reference Clock. 155.52 MHz. The clock generator circuit will lock to this reference clock by comparing the REFCLK with an internally divided down clock.                                                                                                                                                                                                |
| DLEB                                                                                                              | LVTTL                                   | I   | 65                                                                                           | Diagnostic Loopback Enable. Active Low. When active, selects diagnostic loopback. The primary data (TSD) and clock (TSCLK) are always active. When active, the diagnostic loopback clock, (LSCLK), and data (LSD) outputs are active.                                                                                                                    |
| RSTB                                                                                                              | LVTTL                                   | I   | 64                                                                                           | Master Reset. Reset input for the device, active low. During reset, PCLK does not toggle.                                                                                                                                                                                                                                                                |
| LLEB                                                                                                              | LVTTL                                   | I   | 68                                                                                           | Line Loopback Enable. Active Low. Selects Line Loopback when active. When LLEB is active, the S3041 will route the data from the LLD/LLCLK inputs to the TSD/TSCLK outputs. Inactive for normal operation.                                                                                                                                               |

Table 3. Input Pin Assignment and Description (Con't.)

| Pin Name       | Level  | I/O | Pin #    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|----------------|--------|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| READP<br>READN | LVDS   | _   | 20<br>21 | Elastic Store Write Differential Input. This input pin is clocked in using the rising edge of PICLK clock. This input is used to align the elastic store. The S3041 mux will monitor the READ input for a fault condition. If there is no activity or stuck high more than one pulse every twelfth 311 MHz clock cycle, a fault condition will be declared. The PULSE0 signal will output two 311 MHz pulse width instead of one every sixth 311 MHz clock cycle. |  |
| KILLTXCLKN     | LVTTL  | I   | 69       | Kill Transmit Clock Input. In normal operation, the KILLTXCLKI should be set High. When this input is Low, it will force the PCLI and PULSE0 outputs Low.                                                                                                                                                                                                                                                                                                         |  |
| TESTEN         | LVTTL  | I   | 60       | Test Clock Enable. When this input is High, it will select the LLCLK input instead of the internally generated 2.488 GHz clock as the system clock. When this input is Low, it will select the internally generated 2.488 GHz clock. For normal operation, set low.                                                                                                                                                                                               |  |
| CAP1<br>CAP2   | Analog | I   | 94<br>93 | External loop filter capacitor pins. The loop filter capacitor and resistors are connected to these pins. (See Figure 18).                                                                                                                                                                                                                                                                                                                                        |  |



Table 4. Output Pin Assignment and Description

| Pin Name           | Level                        | I/O | Pin #    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|--------------------|------------------------------|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| TSCLKP<br>TSCLKN   | Diff.<br>CML                 | 0   | 7<br>8   | Transmit Clock output. Transmit serial clock that can be used to retime the TSD signal. An optical transmitter can use the rising edge of TSCLK to retime the TSD data.                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| TSDP<br>TSDN       | Diff.<br>CML                 | 0   | 11<br>12 | Transmit Serial Data. Serial data stream signals, normally connected to an optical transmitter module.                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| PCLKP<br>PCLKN     | LVDS                         | 0   | 45<br>46 | Parallel Clock. A reference clock generated by dividing the interna bit clock by eight. It is normally used to coordinate byte-wide transfers between upstream logic and the S3041 device.                                                                                                                                                                                                                                                                                                                                                          |  |  |
| LSDP<br>LSDN       | Low<br>Swing<br>Diff.<br>CML | 0   | 67<br>66 | Loopback Serial Data. Serial data stream signals normally connected to a companion S3042 device for diagnostic loopback purposes. The LSD outputs are updated on the rising edge of the LSCLK.                                                                                                                                                                                                                                                                                                                                                      |  |  |
| LSCLKP<br>LSCLKN   | Low<br>Swing<br>Diff.<br>CML | 0   | 75<br>74 | Loopback Serial Clock. Serial clock signals normally connected a companion S3042 device for diagnostic loopback purposes. Th LSD outputs are updated on the rising edge of the LSCLK.                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 77MCK              | LVTTL                        | 0   | 51       | 77 MHz Clock Output. 77 MHz clock output from the clock synthesizer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| PULSE0P<br>PULSE0N | LVDS                         | 0   | 22<br>23 | Elastic Store Read Differential Outputs. This output pulse is sychronized with the falling edge of PCLKP/N. This signal is used to align the elastic store. The PULSE0 output should be active for only one pulse every twelfth 311 MHz clock cycle during the normal (no fault) operation. If the S3041 mux detects no activity or stuck high more than one pulse every twelfth 311 MHz on the READ input, a fault condition will be declared. The S3041 mux will output a two 311 MHz pulse width instead of one every sixth 311 MHz clock cycle. |  |  |
| LOCKDET            | LVTTL                        | 0   | 19       | Lock Detect. Goes Low after the PLL has locked to the clock provided on the REFCLK pins. LOCKDET is an asynchronous output.                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |



## 

Table 5. Common Pin Assignment and Descriptions

| Pin Name | Level | I/O | Pin #                                                 | Description   |
|----------|-------|-----|-------------------------------------------------------|---------------|
| COREGND  | GND   |     | 1, 2, 15,<br>83, 96,<br>98, 99                        | Core Ground   |
| COREVCC  | +3.3V |     | 3, 4, 16,<br>90, 97,<br>100                           | Core VCC      |
| CMLVCC   | +3.3V |     | 5, 14, 72,<br>73, 76, 77                              | CML VCC       |
| CMLGND   | GND   |     | 6, 13, 63,<br>70, 71,<br>78, 79,                      | CML Ground    |
| TTLVCC   | +3.3V |     | 18                                                    | TTL VCC       |
| TTLGND   | GND   |     | 52<br>53                                              | TTL Ground    |
| LVDSGND  | GND   |     | 24<br>25                                              | LVDS Ground   |
| LVDSVCC  | +3.3V |     | 27<br>28                                              | LVDS VCC      |
| PECLVCC  | +3.3V |     | 55<br>56                                              | PECL VCC      |
| PECLGND  | GND   |     | 54                                                    | PECL Ground   |
| AVCC     | +3.3V |     | 84, 88, 91                                            | Analog VCC    |
| AGND     | GND   |     | 85, 89, 92                                            | Analog Ground |
| NC       |       |     | 9, 10, 17,<br>26, 49,<br>50, 59,<br>82, 86,<br>87, 95 | Not Connected |









Figure 6. 100 TQFP/TEP Package



#### Thermal Management

| Device | Max Power | ⊖ја    | Comments                                                  |
|--------|-----------|--------|-----------------------------------------------------------|
| S3041  | 1.6 W     | 26°C/W | Required air flow of 100 LFPM or with DW0045-28 heatsink. |

#### OTHER OPERATING MODES

#### **Diagnostic Loopback**

When the Diagnostic Loopback Enable (DLEB) input is active, the differential serial clock and data outputs are enabled. A loopback from the transmitter to the receiver at the serial data rate can be set up for diagnostic purposes.

#### Line Loopback

The Line Loopback circuitry consists of alternate clock and data inputs. For the S3041, it selects the source of the data and clock which is output on TSD and TSCLK. When the Line Loopback Enable input (LLEB) is high, it selects data and clock from the Parallel to Serial Converter block. When LLEB is low, it forces the output data multiplexer to select data and clock from the LLD and LLCLK inputs, and a receive-to-transmit loopback can be established at the serial data rate. Both Diagnostic and Line Loopback can be active at the same time.

Table 6. Performance Specifications

| Parameter                              | Min | Тур           | Max | Units | Condition                                              |
|----------------------------------------|-----|---------------|-----|-------|--------------------------------------------------------|
| Nominal VCO Center Frequency           |     | 2.488<br>±12% |     | MHz   |                                                        |
| Reference Clock<br>Frequency Tolerance | -20 |               | +20 | ppm   | Required to meet SONET output frequency specification. |
| Reference Clock Input<br>Duty Cycle    | 45  |               | 55  | %     |                                                        |
| Reference Clock Rise & Fall Times      |     |               | 1.5 | ns    | 20% to 80% of amplitude.                               |

Table 7. Output Jitter Generation vs. Ambient Temperature with Heatsink (DW0045-28) and 100 LFPM

|         | Temperature |       | Jitter Generation |       |    |  |  |  |  |
|---------|-------------|-------|-------------------|-------|----|--|--|--|--|
| Voltage |             | 3.1   | 3.3               | 3.47  | V  |  |  |  |  |
|         | –40° C      | 0.006 | 0.006             | 0.006 | UI |  |  |  |  |
|         | 25° C       | 0.007 | 0.006             | 0.006 | UI |  |  |  |  |
|         | 70° C       | 0.007 | 0.007             | 0.007 | UI |  |  |  |  |
|         | 85° C       | 0.007 | 0.007             | 0.007 | UI |  |  |  |  |

Table 8. Output Jitter Generation vs. Ambient Temperature in Still Air

|         | Temperature |       | Jitter Generation |       |    |  |  |  |  |
|---------|-------------|-------|-------------------|-------|----|--|--|--|--|
| Voltage |             | 3.1   | 3.3               | 3.47  | V  |  |  |  |  |
|         | –40° C      | 0.006 | 0.006             | 0.006 | UI |  |  |  |  |
|         | 25° C       | 0.007 | 0.007             | 0.007 | UI |  |  |  |  |
|         | 70° C       | 0.008 | 0.007             | 0.007 | UI |  |  |  |  |
|         | 85° C       | 0.008 | 0.008             | 0.008 | UI |  |  |  |  |

Note: Data were taken with 100 sweeps on HP test equipment.

Table 9. LVTTL Input/Output DC Characteristics

| Symbol          | Description         | Min  | Тур | Max                 | Unit | Conditions                                                    |
|-----------------|---------------------|------|-----|---------------------|------|---------------------------------------------------------------|
| V <sub>IH</sub> | Input High Voltage  | 2.0  |     | TTL V <sub>cc</sub> | V    | TTL V <sub>cc</sub> = Max                                     |
| V <sub>IL</sub> | Input Low Voltage   | 0.0  |     | 0.8                 | V    | TTL V <sub>cc</sub> = Max                                     |
| I <sub>IH</sub> | Input High Current  |      |     | 50                  | μΑ   | V <sub>IN</sub> = 2.4 V                                       |
| I               | Input Low Current   | -500 |     |                     | μΑ   | V <sub>IN</sub> = 0.5 V                                       |
| V <sub>OH</sub> | Output High Voltage | 2.2  |     |                     | V    | $V_{IH} = Min.$<br>$V_{IL} = Max.$<br>$I_{OH} = -100 \mu A$   |
| V <sub>OL</sub> | Output Low Voltage  |      |     | 0.5                 | V    | $V_{IH} = Min.$<br>$V_{IL} = Max.$<br>$I_{OL} = 4 \text{ mA}$ |

Note: All parameters are specified with respect to the source termination and ground with  $V_{TTL} = Max. = 3.465V$ .



Table 10. LVDS Input/Output DC Characteristics1

| Symbol                            | Description                   | Min   | Тур | Max  | Unit | Conditions                                                               |
|-----------------------------------|-------------------------------|-------|-----|------|------|--------------------------------------------------------------------------|
| V <sub>IH</sub>                   | Input High Voltage            | 1.1   |     | 1.7  | V    | V <sub>LVDSVCC</sub> = Max                                               |
| V <sub>IL</sub>                   | Input Low Voltage             | .9    |     | 1.5  | V    | V <sub>LVDSVCC</sub> = Max                                               |
| V <sub>INDIFF</sub> <sup>2</sup>  | Input Voltage Differential    | 200   |     | 900  | mV   | V <sub>LVDSVCC</sub> = Max                                               |
| V <sub>INSINGLE</sub>             | Input Single-ended Voltage    | 100   |     | 450  | mV   | V <sub>LVDSVCC</sub> = Max                                               |
| R <sub>DIFF</sub>                 | Differential Input Resistance | 80    | 100 | 120  | Ω    | V <sub>LVDSVCC</sub> = Max                                               |
| I <sub>IH</sub>                   | Input High Current            |       |     | +10  | μA   | V <sub>IN</sub> = Max                                                    |
| I <sub>IL</sub>                   | Input Low Current             | -10   |     |      | μA   | V <sub>IN</sub> = V <sub>LVDSVCC</sub>                                   |
| V <sub>KH</sub>                   | High I/O Clamp Voltage        | 0.15  |     | 1.5  | V    | $I_{I} = Io = +100\mu A$ $V_{LVDSVCC} = 0V$                              |
| V <sub>KL</sub>                   | Low I/O Clamp Voltage         | -0.15 |     | -1.5 | ٧    | $\begin{vmatrix} I_1 = Io = -100\mu A \\ V_{LVDSVCC} = 0V \end{vmatrix}$ |
| V <sub>OH</sub>                   | Output High Voltage           | 1.00  |     | 1.80 | V    | $V_{IH} = Min$<br>$V_{IL} = Max$                                         |
| V <sub>OL</sub>                   | Output Low Voltage            | .700  |     | 1.40 | V    | $V_{IH} = Min$<br>$V_{IL} = Max$                                         |
| V <sub>OUTDIFF</sub> <sup>2</sup> | Output Differential Voltage   | 460   | 740 | 900  | mV   | V <sub>IH</sub> = Max<br>V <sub>IL</sub> = Min                           |
| V <sub>OUTSINGLE</sub>            | Output Single-ended Voltage   | 230   | 370 | 450  | mV   | V <sub>IH</sub> = Max<br>V <sub>IL</sub> = Min                           |

**Note:** Output loading is  $220\Omega$  to GND and  $100\Omega$  line-to-line.

<sup>1.</sup> All parameters are specified with respect to the source termination and ground with  $V_{TTL}$  = Max. = 3.465V.

<sup>2.</sup> See Figure 11.



Table 11. Recommended Operating Conditions

| Parameter                                      | Min                | Тур | Max             | Units |
|------------------------------------------------|--------------------|-----|-----------------|-------|
| Ambient Temperature Under Bias                 | -40                |     | 85              | °C    |
| Junction Temperature Under Bias                |                    |     | +130            | °C    |
| Voltage on V <sub>cc</sub> with Respect to GND | 3.13               | 3.3 | 3.47            | V     |
| Voltage on any LVPECL Input Pin                | V <sub>CC</sub> -2 |     | V <sub>cc</sub> | V     |
| ICC                                            |                    | 390 | 455             | mA    |

#### Table 12. Absolute Maximum Ratings

| Parameter                                      | Min  | Тур | Max             | Units |
|------------------------------------------------|------|-----|-----------------|-------|
| Storage Temperature                            | -65  |     | 150             | °C    |
| Voltage on V <sub>cc</sub> with Respect to GND | -0.5 |     | +4.0            | V     |
| Voltage on any LVPECL Input Pin                | 0    |     | V <sub>cc</sub> | V     |
| High Speed LVPECL Output Source Current        |      |     | 50              | mA    |

#### **ESD Ratings**

The S3041 is rated to the following ESD voltages based on the human body model:

1. All pins are rated at or above 500 V except pin 57, pin 58, pin 61, pin 62, pin 92, and pin 94.



Table 13. Differential CML Output DC Characteristics

| Parameter                    | Description                                      | Min                      | Тур | Max                      | Units | Condition                                 |
|------------------------------|--------------------------------------------------|--------------------------|-----|--------------------------|-------|-------------------------------------------|
| V <sub>OL</sub>              | CML Output LOW Voltage                           | V <sub>cc</sub><br>-0.95 |     | V <sub>cc</sub><br>-0.55 | V     | 100Ω line-to-line.                        |
| V <sub>OH</sub>              | CML Output HIGH Voltage                          | V <sub>cc</sub><br>-0.35 |     | V <sub>cc</sub><br>-0.10 | V     | 100Ω line-to-line.                        |
| $\Delta V_{\text{OUTDIFF}}$  | CML Serial Output Differential Voltage Swing     | 560                      |     | 1300                     | mV    | 100 $\Omega$ line-to-line. See Figure 11. |
| $\Delta V_{	ext{OUTSINGLE}}$ | CML Serial Output Single-<br>ended Voltage Swing | 280                      |     | 650                      | mV    | 100 $\Omega$ line-to-line. See Figure 11. |

#### Table 14. Low Swing Differential CML Output DC Characteristics

| Parameters                   | Description                                               | Min                      | Тур | Max                      | Units | Conditions                                |
|------------------------------|-----------------------------------------------------------|--------------------------|-----|--------------------------|-------|-------------------------------------------|
| V <sub>OL</sub>              | Low Swing CML Output LOW Voltage                          | V <sub>cc</sub><br>-0.50 |     | V <sub>cc</sub><br>-0.25 | V     | 100 $\Omega$ line-to-line.                |
| V <sub>OH</sub>              | Low Swing CML Output HIGH Voltage                         | V <sub>cc</sub><br>-0.20 |     | V <sub>cc</sub><br>-0.05 | V     | 100 $\Omega$ line-to-line.                |
| $\Delta V_{	ext{OUTDIFF}}$   | Low Swing CML Serial Output<br>Differential Voltage Swing | 360                      |     | 800                      | mV    | 100 $\Omega$ line-to-line. See Figure 11. |
| $\Delta V_{	ext{OUTSINGLE}}$ | Low Swing CML Serial Output<br>Single-ended Voltage Swing | 180                      |     | 400                      | mV    | 100 $\Omega$ line-to-line. See Figure 11. |

#### Table 15. Internally Biased Differential LVPECL Input DC Characteristics

| Parameters            | Description                      | Min | Тур | Max  | Units | Conditions     |
|-----------------------|----------------------------------|-----|-----|------|-------|----------------|
| $\Delta V_{INDIFF}$   | Differential Input Voltage Swing | 300 |     | 1200 | mV    | See Figure 11. |
| $\Delta V_{INSINGLE}$ | Single-ended Input Voltage Swing | 150 |     | 600  | mV    | See Figure 11. |
| R <sub>DIFF</sub>     | Differential Input Resistance    | 80  | 100 | 120  | Ω     |                |

#### Table 16. Externally Biased Differential LVPECL Input DC Characteristics

| Parameters            | Description                      | Min                       | Тур | Max                      | Units | Conditions     |
|-----------------------|----------------------------------|---------------------------|-----|--------------------------|-------|----------------|
| V <sub>BIAS</sub>     | LVPECL DC Bias Voltage           | V <sub>cc</sub><br>-1.2   |     | V <sub>cc</sub><br>-0.8  | V     | Inputs open.   |
| V <sub>IL</sub>       | LVPECL Input LOW Voltage         | V <sub>cc</sub><br>-2.000 |     | V <sub>cc</sub><br>-0.25 | V     |                |
| V <sub>IH</sub>       | LVPECL Input HIGH Voltage        | V <sub>cc</sub><br>-1.20  |     | V <sub>cc</sub><br>-0.05 | V     |                |
| $\Delta V_{INDIFF}$   | Differential Input Voltage Swing | 300                       |     | 1200                     | mV    | See Figure 11. |
| $\Delta V_{INSINGLE}$ | Single-ended Input Voltage Swing | 150                       |     | 600                      | mV    | See Figure 11. |
| R <sub>DIFF</sub>     | Differential Input Resistance    | 80                        | 100 | 120                      | Ω     |                |



Figure 7. Line Loopback Input Timing Diagram



Notes on High-Speed LVPECL Input Timing:

1. Timing is measured from the cross-over point of the reference signal to the cross-over point of the input.

Table 17. AC Transmitter Timing Characteristics

| Symbol              | Description                                                                | Min  | Max   | Units |
|---------------------|----------------------------------------------------------------------------|------|-------|-------|
|                     | TSCLK/LSCLK Frequency (nom. 2.488 GHz)                                     |      | 2.6   | GHz   |
|                     | TSCLK/LSCLK Duty Cycle                                                     | 40   | 60    | %     |
|                     | PICLK Duty Cycle                                                           | 33   | 67    | %     |
| tS <sub>PIN</sub>   | READP/N PIN [7.0] Set-up Time w.r.t. PICLK                                 | 0.5  |       | ns    |
| tH <sub>PIN</sub>   | READP/N PIN [7.0] Hold Time w.r.t. PICLK                                   | 0.5  |       | ns    |
| tP <sub>TSD</sub>   | TSCLK/LSCLK Low to TSD/LSD Valid Propagation Delay                         | -100 | + 100 | ps    |
| tS <sub>TSD</sub>   | TSD/LSD Set-up Time w.r.t. TSCLK/LSCLK                                     | 125  |       | ps    |
| tH <sub>TSD</sub>   | TSD/LSD Hold Time w.r.t. TSCLK/LSCLK                                       | 100  |       | ps    |
| tS <sub>⊞D</sub>    | LLDP/N Set-up Time w.r.t. LLCLKP/N                                         | 100  |       | ps    |
| tH <sub>IID</sub>   | LLDP/N Hold Time w.r.t. LLCLKP/N                                           | 100  |       | ps    |
|                     | 77MCK Duty Cycle                                                           | 40   | 60    | %     |
|                     | 77MCK Output rise and fall times (10pf load)                               |      | 2.1   | ns    |
|                     | LVDS Output rise and fall times (20-80% 275Ω to GND and 100Ω line-to-line) |      | 800   | ps    |
|                     | CML Output rise and fall times (20-80% 100Ω line-to-line)                  |      | 150   | ps    |
|                     | Low Swing CML Output rise and fall times (20-80% 100Ω line-to-line)        |      | 150   | ps    |
| tP <sub>PICLK</sub> | PICLK Delay from PCLK                                                      | 0    | 13    | ns    |
| tP <sub>PROLK</sub> | Read Delay from Pulse                                                      | 0    | 13    | ns    |
| tS <sub>PULSE</sub> | PULSE0 Set-up Time w.r.t. PCLK                                             | 1    |       | ns    |
| tH <sub>PULSE</sub> | PULSE0 Hold Time w.r.t. PCLK                                               | 1    |       | ns    |





Figure 8.



Figure 9. Pin AC Input Timing



- When a set-up time is specified on LVDS signals between an input and a clock, the set-up time is the time in picoseconds from the cross-over point of the input to the cross-over point of the clock.
- When a hold time is specified on LVDS signals between an input and a clock, the hold time is the time in picoseconds from the cross-over point of the clock to the cross-over point of the input.

Figure 10. Output Timing



#### **Notes on High-Speed CML Output Timing**

 Output propagation delay time is the time in nanoseconds from the cross-over point of the reference signal to the cross-over point of the output.

Figure 11. Differential Voltage Measurement



Figure 12. S3045 LVDS Driver to S3041 LVDS Input Direct Coupled Termination





VCC -1.3V (DC AVG) +5V +3.3V  $0.01 \, \mu F$ 

Figure 13. S3041 CML Output to +5V PECL Input AC Coupled Termination



Figure 14. S3041 to S3042 for Diagnostic Loopback



Figure 15. Single-Ended LVPECL Driver to S3041 Input AC Coupled Termination





Figure 16. +5V Differential PECL Driver to S3041 Input AC Coupled Termination



Figure 17. S3041 to S3045 Terminations



Figure 18. External Loop Filter Components



**S3041** 

The S3041 utilizes a unique elastic store buffer which can be set in two different configurations allowing the system designer to be flexible in the way a system is to be layed out. The configuration of the elastic store buffer is dependent upon the I/O pins which comprise the Synch Timing loop. This loop is formed from PULSE(I/P) to READ(O/P) and PCLK(I/P) to PICLK(O/P). The elastic store buffer can be thought of as a memory stack with a read pointer. The PULSE signal is the read pointer which announces that it has read a register and when fed back to READ input, it synchronizes the write operation of the buffer so as not to simultaneously write over the same register that it has read previously.

Figure 19.



In the figure shown above, we are using the second configuration of the elastic store buffer. This configuration fully utilizes the elastic store buffer and allows the user a delay accommodation of 0 to 13ns. The PULSE delay must follow the PCLK delay. It is very important that the relationship between these two signals be kept all the way through the loop. Otherwise it is possible to under or over spill the buffer. It is important to insure that the PULSE signal is retimed along with the outgoing data to the S3041.



Figure 20. Typical Eye Opening for TSD





#### Ordering Information

| PREFIX                 | DEVICE | PACKAGE           | HEATSINK                                |
|------------------------|--------|-------------------|-----------------------------------------|
| S – Integrated Circuit | 3041   | TF – 100 TQFP/TEP | H2 – W/DW0045-28<br>Heatsink Unattached |





# Applied Micro Circuits Corporation • 6290 Sequence Dr., San Diego, CA 92121 Phone: (858) 450-9333 • (800) 755-2622 • Fax: (858) 450-9885 http://www.amcc.com

AMCC reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

AMCC does not assume any liability arising out of the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.

AMCC reserves the right to ship devices of higher grade in place of those of lower grade.

AMCC SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

AMCC is a registered trademark of Applied Micro Circuits Corporation. Copyright ® 1999 Applied Micro Circuits Corporation