# SC1154 Programmable Synchronous DC/DC Hysteretic Controller for Advanced Processors **POWER MANAGEMENT** PRELIMINARY ### Description The SC1154 is a synchronous-buck switch-mode controller designed for use in single ended power supply applications where efficiency is the primary concern. The controller is a hysteretic type, with a user selectable hysteresis. The SC1154 is ideal for implementing DC/DC converters needed to power advanced microprocessors such as Pentium® II in both single and multiple processor configurations. Inhibit, under-voltage lockout and soft-start functions are included for controlled power-up. SC1154 features include an integrated 5 bit D/A converter, temperature compensated voltage reference, current limit comparator, over-current protection, and an adaptive deadtime circuit to prevent shoot-through of the power MOSFET during switching transitions. Power good signaling, logic compatible shutdown, and over-voltage protection are also provided. The integrated D/A converter provides programmability of output voltage from 1.3V to 3.5V with no external components. The SC1154 high side driver can be configured as either a ground-referenced or as a floating bootstrap driver. The high and low side MOSFET drivers have a peak current rating of 2 amps. #### **Features** - Programmable hysteresis - 5 bit DAC programmable output (1.3V-3.5V) - On-chip power good and OVP functions - ◆ Designed to meet latest Intel specifications - ◆ Up to 95% efficiency - ♦ ±1% tolerance over temperature ### **Applications** - ◆ Server Systems and Workstations - Pentium<sup>®</sup> II Core Supplies - ◆ Multiple Microprocessor Supplies - Voltage Regulator Modules ### Typical Application Circuit # **PRELIMINARY** # Absolute Maximum Ratings | Parameter | Symbol | Maximum | Units | |------------------------------------------------------|--------------------|-------------|-------| | VIN12V | VIN <sub>MAX</sub> | -0.3 to 14 | V | | BOOT to DRVGND | | -0.3 to 25 | V | | BOOT to BOOTLO | | -0.3 to 15 | V | | BOOTLO tp DRVGND | | -0.5 to 18 | V | | VIDS, INHIB, LODRV, PWRGD, OCP, DROOP | | -0.5 to 7.3 | V | | AGND to DRVGND | | ±0.5 | V | | LOHIB to AGND | | -0.3 to 14 | V | | LOSENSE to AGND | | -0.3 to 14 | V | | IOTLO to AGND | | -0.3 to 14 | V | | HISENSE to AGND | | -0.3 to 14 | V | | VSENSE to AGND | | -0.3 to 5 | V | | Continuous Power Dissipation, T <sub>A</sub> = 25 °C | P <sub>D</sub> | 1.2 | W | | Continuous Power Dissipation, T <sub>c</sub> = 25 °C | P <sub>D</sub> | 6.25 | W | | Operating Junction Temperature Range | T <sub>J</sub> | 0 to +125 | °C | | Lead Temperature (Soldering) 10 Sec. | T <sub>L</sub> | 300 | °C | | Storage Temperature | T <sub>STG</sub> | -65 to 150 | °C | # DC Electrical Characteristics Unless specified: 0 < T<sub>J</sub> < 125°C, VIN = 12V | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|-------| | Supply Voltage Range | VIN12V | | 11.4 | 12 | 13 | V | | Supply Current (Quiescent) | l <sub>IN</sub> q | INH = 5V, VID not 11111, Vin above UVLO threshold during start-up, $f_{sw} = 200 \text{ kHz}, \text{BOOTLO} = 0\text{V}, \\ C_{DH} = C_{DL} = 50 \text{pF}$ | | 15 | | mA | | High Side Driver Supply<br>Current (Quiescent) | I <sub>BOOT</sub> q | INH = OV or VID = 11111 or Vin below UVLO threshold during start-up, BOOT = 13V, BOOTLO = OV | | | 10 | μA | | | | INH = 5V, VID not 11111, VIN above UVLO threshold during start-up, $f_{sw} = 200 \text{kHz}$ , BOOT = 13V, BOOTLO = 0V, $C_{DH} = 50 \text{pF}$ | | 5 | | mA | **PRELIMINARY** ### DC Electrical Characteristics (Cont.) Unless specified: $0 < T_{_J} < 125^{\circ}C$ , VIN = 12V | Parameter | Symbols | Conditions | Min | Тур | Max | Units | |---------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------|------|-------|-------|-------------------| | Reference/Voltage Identification | | | l | | | | | Reference Voltage Accuracy | V <sub>REF</sub> | 11.4V < VIN12V< 12.6V, over full VID range (see Output Voltage Table) | -1 | | 1 | % | | VIDO - VID4 High Threshold<br>Voltage | V <sub>TH(H)</sub> | | 2.25 | | | V | | VIDO - VID4 Low Threshold Voltage | V <sub>TH(L)</sub> | | | | 1 | V | | Power Good | | | , | | | | | Undervoltage Threshold | V <sub>TH(PWRGD)</sub> | | 90 | | 95 | %V <sub>REF</sub> | | Output Saturation Voltage | V <sub>SAT</sub> | I <sub>o</sub> = 5mA | | 0.5 | | V | | Hysteresis | V <sub>HYS(PWRGD)</sub> | | | 10 | | mV | | Over Voltage Protection | | | | | | | | OVP Trip Point | V <sub>OVP</sub> | | 12 | 15 | 20 | %V <sub>out</sub> | | Hysteresis (1) | V <sub>HYS(OVP)</sub> | | | 10 | | mV | | Soft Start | | | | | | | | Charge Current | I <sub>CHG</sub> | $V_{SS}$ = 0.5V, resistance from VREFB pin to AGND = $20k\Omega$ , $V_{REFB}$ = 1.3V Note: $I_{CHG}$ = ( $I_{VREFB}$ / 5) | 10.4 | 13 | 15.6 | μA | | Discharge Current | ldischg | V <sub>(S/S)</sub> = 1V | | 1 | | mA | | Inhibit Comparator | | | I | | | | | Start Threshold | Vstart <sub>(NH)</sub> | | 1 | 2.0 | 2.4 | V | | VIN 12V UVLO | | | | | | | | Start Threshold | Vstart | | 9.25 | 10.25 | 11.25 | V | | Hysteresis | Vhys | | 1.8 | 2 | 2.2 | V | | Hysteretic Comparator | | | | | | | | Input Offset Voltage | Vos <sub>HYSCMP</sub> | V <sub>DROOP</sub> pin grounded | | | 5 | mV | | Input Bias Current | lbias <sub>HYSCMP</sub> | | | | 1 | uA | | Hysteresis Accuracy | V <sub>HYS ACC</sub> | | | | 7 | mV | | Hysteresis Setting | V <sub>HYS SET</sub> | | | | 60 | mV | # **PRELIMINARY** # DC Electrical Characteristics (Cont.) | Parameter | Symbols | Conditions | Min | Тур | Max | Units | |----------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------|------|-----|------|-------| | Droop Compensation | | | | | | | | Initial Accuracy | V <sub>DROOP ACC</sub> | V <sub>DROOP</sub> = 50 mV | | | 5 | mV | | Overcurrent Protection | | | | | | | | OCP Trip Point | V <sub>OCP</sub> | | 0.09 | 0.1 | 0.11 | V | | Input Bias Current | <b>l</b> bias <sub>ocp</sub> | | | | 100 | nA | | High-Side VDS Sensing | | I | | | | | | Gain | | | | 2 | | V/V | | Initial Accuracy | V <sub>IOUT ACC</sub> | V <sub>HISENSE</sub> = 12V, V <sub>IOUTLO</sub> = 11.9V | | | 6 | mV | | IOUT Source | Isource <sub>IOUT</sub> | $V_{\text{IOUT}} = 0.5 \text{V}, V_{\text{HISENSE}} = 12 \text{V}, \\ V_{\text{IOUTLO}} = 11.5 \text{V}$ | 500 | | | μA | | IOUT Sink Current | Isink <sub>IOUT</sub> | $V_{IOUT} = 0.05V, V_{HISENSE} = 12V,$<br>$V_{IOUTLO} = 12V$ | 40 | 50 | | μA | | VIOUT Voltage Swing | V <sub>IOUT (11)</sub> | $V_{HISENSE} = 11V, R_{IOUT} = 10kOhm$ | 0 | | 3.75 | V | | | V <sub>IOUT (4.5)</sub> | $V_{HISENSE} = 4.5V, R_{IOUT} = 10kOhm$ | 0 | | 2.0 | V | | | V <sub>IOUT (3)</sub> | V <sub>HISENSE</sub> = 3V, R <sub>IOUT</sub> = 10kOhm | 0 | | 1.0 | V | | LOSENSE High Level Input Voltage | Vih | V <sub>HISENSE</sub> = 4.5V (Note 1) | 2.85 | | | V | | LOSENSE Low Level Input Voltage | VIILOISENSE | V <sub>HISENSE</sub> = 4.5V (Note 1) | | | 1.8 | V | | Sample/Hold Resistance | R <sub>s/H</sub> | (Note 1) | 50 | 65 | 80 | Ω | | Buffered Reference | | | | | | | | VREFB Load Regulation | Vldreg <sub>REFB</sub> | 10μA < I <sub>REFB</sub> < 500μA | | 2 | | mV | | Deadtime Circuit | | | | | | | | LOHIB High Level Voltage | Vih | (Note 1) | 2 | | | V | | LOHIB Low Level Input Voltage | Vil <sub>LOHIB</sub> | (Note 1) | | | 1.0 | V | | LOWDR High Level Input Voltage | Vih <sub>LOWDR</sub> | (Note 1) | 2 | | | V | | LOWDR Low Level Input Voltage | Vil <sub>LOWDR</sub> | (Note 1) | | | 1.0 | V | | Drive Regulator | | | | | | | | Output Voltage | $V_{DRV}$ | 11.4 < VIN12V < 12.6V, I <sub>DRV</sub> = 50mA | 7 | | 9 | V | | Load Regulation | Vldreg <sub>DRV</sub> | 1mA < I <sub>DRV</sub> < 50mA | | 100 | | mV | | Short Circuit Current | Ishort <sub>DRV</sub> | | 100 | | | mA | # **PRELIMINARY** # DC Electrical Characteristics (Cont.) | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |---------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------| | High-Side Output Driver | | | | | | | | Peak Output Current | Isrc <sub>HIGHDR</sub> | duty cycle < 2%, tpw < 100us, | 2 | | | Α | | | Isink <sub>HIGHDR</sub> | $\begin{split} & T_{_J} = 125 ^{\circ}\text{C} \\ & V_{_{BOOT}} - V_{_{BOOTLO}} = 6.5 \text{V}, \ V_{_{HIGHDR}} = 1.5 \text{V(src)}, \\ & \text{or } V_{_{HIGHDR}} = 5 \text{V (sink)} \end{split}$ | | | | | | Equivalent Output<br>Resistance | Rsrc <sub>HIGHDR</sub> | $T_J = 125$ °C<br>$V_{BOOT} - V_{BOOTLO} = 6.5$ V, $V_{HIGHDR} = 6$ V | | | 45 | Ω | | | Rsink <sub>HIGHDR</sub> | $T_{J} = 125^{\circ}C$ $V_{BOOT} - V_{BOOTLO} = 6.5V,$ $V_{HIGHDR} = 0.5V$ | | | 5 | | | Low-Side Output Driver | | | | | | | | Peak Output Current | Isrc <sub>LOWDR</sub> | | 2 | | | А | | Equivalent Output<br>Resistance | Rsrc <sub>LOWDR</sub> | $T_{J} = 125^{\circ}C$ $V_{DRV} = 6.5V, V_{LOWDR} = 6V$ | | | 45 | Ω | | | Rsink <sub>LOWDR</sub> | $T_{J} = 125$ °C<br>$V_{DRV} = 6.5$ V, $V_{LOWDR} = 0.5$ V | | | 5 | | # AC Electrical Characteristics (Note 1) | Parameter | Symbol | Conditions | Min | Тур | Max | Units | | | |----------------------------------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------|-----|-----|-----|-------|--|--| | Hysteretic Comparators | Hysteretic Comparators | | | | | | | | | Propagation Delay Time from VSENSE to HIGHDR or LOWDR (excluding deadtime) | t <sub>HCPROP</sub> | 10mV overdrive,<br>1.3V < Vref < 3.5V | | 150 | 250 | ns | | | | Output Drivers | | | | | | | | | | HIGHDR rise/fall time | tr <sub>HIGHDR</sub><br>tr <sub>HIGHDR</sub> | $CI = 9nF$ , $V_{BOOT} = 6.5V$ ,<br>$V_{BOOTLO} = grounded$ ,<br>$T_{J} = 125$ °C | | | 60 | ns | | | | LOWDR rise/falltime | tr <sub>LOWDR</sub><br>tf <sub>LOWDR</sub> | $CI = 9nF, V_{DRV} = 6.5V,$<br>$T_J = 125$ °C | | | 60 | ns | | | | Overcurrent Protection | | | | | | | | | | Comparator Propagation Delay Time | t <sub>OCPROP</sub> | | | 1 | | μs | | | | Deglitch Time | t <sub>ocdgl</sub> | | 1 | | 3 | μs | | | # **PRELIMINARY** # AC Electrical Characteristics (Cont.) (Note 1) | Parameter | Symbol | Conditions | Min | Тур | Max | Units | | | |-----------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|--|--| | Overvoltage Protection | | | | | | | | | | Comparator Propagation Delay Time | t <sub>OVPROP</sub> | | | 1 | | μs | | | | Deglitch Time (Includes comparator protection delay time) | t <sub>OVPDGL</sub> | | 1 | | 3 | μs | | | | High-Side Vds Sensing | | | | | | | | | | Response Time | t <sub>vdsresp</sub> | V <sub>HISENSE</sub> = 12V, V <sub>IOUTLO</sub> pulsed from 12V to 11.9V, 100ns rise and fall times | | | 2 | μs | | | | | | $V_{\text{HISENSE}}$ = 4.5V, $V_{\text{IOUTLO}}$ pulsed from 4.5V to 4.4V, 100ns rise and fall times | | | 3 | μs | | | | | | V <sub>HISENSE</sub> = 3V, V <sub>IOUTLO</sub> pulsed from 3.0v to 2.9V, 100ns rise and fall times | | | 3 | μs | | | | Short Circuit Protection Rising Edge<br>Delay | t <sub>VDSRED</sub> | LOSENSE grounded | 300 | | 500 | ns | | | | Sample/Hold Switch turn-on/turn-off<br>Delay | t <sub>SWXDLY</sub> | 3V < V <sub>HISENSE</sub> < 11V<br>V <sub>LOSENSE</sub> = V <sub>HISENSE</sub> | 30 | | 100 | ns | | | | Power Good | | | | | | | | | | Comparator Propagation Delay | t <sub>PWRGD</sub> | | | 1 | | μs | | | | Softstart | | | | | | | | | | Comparator Propagation Delay | t <sub>slst</sub> | overdrive = 10mV | | 560 | 900 | ns | | | | Deadtime | | | | | | | | | | Driver Nonoverlap Time | t <sub>NOL</sub> | C <sub>LOWDR</sub> = 9nF, 10% threshold on LOWDR | 30 | | 100 | ns | | | | LODRV | | | | | | | | | | Propagation Delay | T <sub>LODRVDLY</sub> | | | | 400 | ns | | | #### Notes: - (1). Guaranteed, but not tested. - (2). This device is ESD sensitive. Use of standard ESD handling precautions is required. ### **PRELIMINARY** # Test Circuit # Timing Diagram # Simplified Block Diagram ### POWER MANAGEMENT PRELIMINARY ### Pin Configuration # Ordering Information | Device (1) | Package | Temp Range (T <sub>J</sub> ) | | |--------------|------------------|------------------------------|--| | SC1154CSW.TR | SO-28 | 0° to 125°C | | | SC1154EVB | Evaluation Board | | | #### Note: (1) Only available in tape and reel packaging. A reel contains 1000 devices. ### Pin Descriptions | Pin # | Pin Name | Pin Function | |-------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | IOUT | Current Out. The output voltage on this pin is proportional to the load current as measured across the high side MOSFET, and is approximately equal to 2 x R <sub>DS(ON) x</sub> I <sub>LOAD.</sub> | | 2 | DROOP | Droop Voltage. This pin is used to set the amount of output voltage set-point droop as a function of load current. The voltage is set by a resistor divider between IOUT and AGND. | | 3 | OCP | Over Current Protection. This pin is used to set the trip point for over current protection by a resistor divider between IOUT and AGND. | | 4 | VHYST | Hysteresis Set Pin. This pin is used to set the amount of hysteresis required by a resistor divider between VREFB and AGND. | | 5 | VREFB | Buffered Reference Voltage (from VID circuitry). | | 6 | VSENSE | Output Voltage Sense. | | 7 | AGND | Small Signal Analog and Digital Ground. | | 8 | SOFTST | Soft Start. Connecting a capacitor from this pin to AGND sets the time delay. | | 9 | NC | Not connected. | | 10 | LODRV | Low Drive Control. Connecting this pin to +5V enables normal operation. When LOHIB is grounded, this pin can be used to control LOWDR. | | 11 | LOHIB | Low Side Inhibit. This pin is used to eliminate shoot-thru current. | | 12 | DRVGND | Power Ground. | | 13 | LOWDR | Low Side Driver Output. | # **PRELIMINARY** ### Pin Descriptions (Cont.) | Pin # | Pin Name | Pin Function | |-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | DRV | Drive Regulator for the MOSFET Drivers. | | 15 | VIN12V | 12V Supply. | | 16 | воот | Bootstrap. This pin is used to generate a floating drive for the high side FET driver. | | 17 | HIGHDR | High Side Driver Output. | | 18 | BOOTLO | Bootstrap Low. In desktop applications, this pin connect to DRVGND. | | 19 | HISENSE | High Current Sense. Connected to the drain of the high side FET,or the input side of a current sense resistor between the input and the high side FET. | | 20 | LOSENSE | Low Current Sense. Connected to the source of the high side FET, or the FET side of a current sense resistor between the input and the high side FET. | | 21 | IOUTLO | This is the sampling capacitor bottom leg. Voltage on this pin is voltage on the LOSENSE pin when the high side FET is on. | | 22 | INHIBIT | Inhibit. If this pin is grounded, the MOSFET drivers are disabled. Usually connected to +5V through a pull-up resistor. | | 23 | VID4 | Programming Input (MSB) | | 24 | VID3 | Programming Input | | 25 | VID2 | Programming Input | | 26 | VID1 | Programming Input | | 27 | VID0 | Programming Input (LSB) | | 28 | PWRGD | Power Good. This open collector logic output is high if the output voltage is within 5 - 10% of the set point. | **PRELIMINARY** Block Diagram **PRELIMINARY** ### Output Voltage Table 0 = GND; 1 = Floating or +5V pull-up | VID4 | VID3 | VID2 | VID1 | VIDO | VDC<br>(V) | |------|------|------|------|------|------------| | 0 | 1 | 1 | 1 | 1 | 1.30 | | 0 | 1 | 1 | 1 | 0 | 1.35 | | 0 | 1 | 1 | 0 | 1 | 1.40 | | 0 | 1 | 1 | 0 | 0 | 1.45 | | 0 | 1 | 0 | 1 | 1 | 1.50 | | 0 | 1 | 0 | 1 | 0 | 1.55 | | 0 | 1 | 0 | 0 | 1 | 1.60 | | 0 | 1 | 0 | 0 | 0 | 1.65 | | 0 | 0 | 1 | 1 | 1 | 1.70 | | 0 | 0 | 1 | 1 | 0 | 1.75 | | 0 | 0 | 1 | 0 | 1 | 1.80 | | 0 | 0 | 1 | 0 | 0 | 1.85 | | 0 | 0 | 0 | 1 | 1 | 1.90 | | 0 | 0 | 0 | 1 | 0 | 1.95 | | 0 | 0 | 0 | 0 | 1 | 2.00 | | 0 | 0 | 0 | 0 | 0 | 2.05 | | 1 | 1 | 1 | 1 | 1 | NO CPU | | 1 | 1 | 1 | 1 | 0 | 2.10 | | 1 | 1 | 1 | 0 | 1 | 2.20 | | 1 | 1 | 1 | 0 | 0 | 2.30 | | 1 | 1 | 0 | 1 | 1 | 2.40 | | 1 | 1 | 0 | 1 | 0 | 2.50 | | 1 | 1 | 0 | 0 | 1 | 2.60 | | 1 | 1 | 0 | 0 | 1 | 2.70 | | 1 | 0 | 1 | 1 | 1 | 2.80 | | 1 | 0 | 1 | 1 | 0 | 2.90 | | 1 | 0 | 1 | 0 | 1 | 3.00 | | 1 | 0 | 1 | 0 | 0 | 3.10 | | 1 | 0 | 0 | 1 | 1 | 3.20 | | 1 | 0 | 0 | 1 | 0 | 3.30 | | 1 | 0 | 0 | 0 | 1 | 3.40 | | 1 | 0 | 0 | 0 | 0 | 3.50 | ### NOTE: (1) If the VID bits are set to 11111, then the high-side and the low-side driver outputs will be set low, and the controller will be set to a low-lq state. **PRELIMINARY** ### Applications Information - Functional Description #### Reference/Voltage Identification The reference/voltage identification (VID) section consists of a temperature compensated bandgap reference and a 5-bit voltage selection network. The 5 VID pins are TTL compatable inputs to the VID selection network. They are internally pulled up to +5V generated from the +12V supply by a resistor divider, and provide programmability of output voltage from 2.0V to 3.5V in 100mV increments and 1.3V to 2.05V in 50mV increments. Refer to the Output Voltage Table for the VID code settings. The output voltage of the VID network, VREF is within 1% of the nominal setting over the full input and output voltage range and junction temperature range. The output of the reference/VID network is indirectly brought out through a buffer to the VREFB pin. The voltage on this pin will be within 3mV of VREF. It is not recommended to drive loads with VREFB other than setting the hysteresis of the hysteretic comparator, because the current drawn from VREFB sets the charging current for the soft start capacitor. Refer to the soft start section for additional information. #### **Hysteretic Comparator** The hysteretic comparator regulates the output voltage of the synchronous-buck converter. The hysteresis is set by connecting the center point of a resistor divider from VREFB to AGND to the HYST pin. The hysteresis of the comparator will be equal to twice the voltage difference between VREFB and HYST, and has a maximum value of 60mV. The maximum propagation delay from the comparator inputs to the driver outputs is 250ns. #### **Low Side Driver** The low side driver is designed to drive a low $R_{\rm DS(ON)}$ N-channel MOSFET, and is rated for 2 amps source and sink. The bias for the low side driver is provided internally from VDRV. #### **High Side Driver** The high side driver is designed to drive a low $R_{\rm DS(ON)}$ N-channel MOSFET, and is rated for 2 amps source and sink. It can be configured either as a ground referenced driver or as a floating bootstrap driver. When configured as a floating driver, the bias voltage to the driver is de- veloped from the DRV regulator. The internal bootstrap diode, connected between the DRV and BOOT pins, is a Schottky for improved drive efficiency. The maximum voltage that can be applied between the BOOT pin and ground is 25V. The driver can be referenced to ground by connecting BOOTLO to PGND, and connecting +12V to the BOOT pin. #### **Deadtime Control** Deadtime control prevents shoot-through current from flowing through the main power FETs during switching transitions by actively controlling the turn-on times of the FET drivers. The high side driver is not allowed to turn on until the gate drive voltage to the low-side FET is below 2 volts, and the low side driver is not allowed to turn on until the voltage at the junction of the two FETs (VPHASE) is below 2 volts. An internal low-pass filter with an 11MHz pole is located between the output of the low-side driver (DL) and the input of the deadtime circuit that controls the high-side driver, to filter out noise that could appear on DL when the high-side driver turns on. #### **Current Sensing** Current sensing is achieved by sampling and holding the voltage across the high side FET while it is turned on. The sampling network consists of an internal $50\Omega$ switch and an external $0.1\mu\text{F}$ hold capacitor. Internal logic controls the turn-on and turn-off of the sample/hold switch such that the switch does not turn on until VPHASE transitions high and turns off when the input to the high side driver goes low. Thus sampling will occur only when the high side FET is conducting current. The voltage at the IOUT pin equals 2 times the sensed voltage. In applications where a higher accuracy in current sensing is required, a sense resistor can be placed in series with the high side FET and the voltage across the sense resistor can be sampled by the current sensing circuit. #### **Droop Compensation** The droop compensation network reduces the load transient overshoot/undershoot at VOUT, relative to VREF. VOUT is programmed to a voltage greater than VREF equal to VREF • (1+R7/R8) (see Typ. App. Circuit, Pg 1) by an external resistor divider from VOUT to the VSENSE pin to reduce the undershoot on VOUT during a low to high load **PRELIMINARY** ### Applications Information - Functional Description (Cont.) current transient. The overshoot during a high to low load current transient is reduced by subtracting the voltage that is on the DROOP pin from VREF. The voltage on the IO pin is divided down with an external resistor divider, and connected to the DROOP pin. Thus, under loaded conditions, VOUT is regulated to: VOUT = VREF • (1+R7/R8) - IOUT • R2/(R1+R2). #### Inhibit The inhibit pin is a TTL compatible digital pin that is used to enable the controller. When INHIBIT is low, the output drivers are low, the soft start capacitor is discharged, the soft start current source is disabled, and the controller is in a low $\rm I_{\rm Q}$ state. When INHIBIT goes high, the short across the soft start capacitor is removed, the soft start current source is enabled, and normal converter operation begins. When the system logic supply is connected to INHIBIT, it controls power sequencing by locking out controller operation until the system logic supply exceeds the input threshold voltage of the INHIBIT circuit; thus the +12V supply and the system logic supply (either +5V or 3.3V) must be above UVLO thresholds before the controller is allowed to start up. #### Vin The VIN undervoltage lockout circuit disables the controller while the +12V supply is below the 10V start threshold during power-up. While the controller is disabled, the output drivers will be low, the soft start capacitor will be shorted and the soft start current is disabled and the controller will be in a low $\rm I_{\rm Q}$ state. When VIN exceeds the start threshold, the short across the soft start capacitor is removed, the soft start current source is enabled and normal converter operation begins. There is a 2V hysteresis in the undervoltage lockout circuit for noise immunity. #### **Soft Start** The soft start circuit controls the rate at which VOUT powers up. A capacitor is connected between SOFTST and AGND and is charged by an internal current source. The value of the current source is proportional to the reference voltage so the charging rate of $C_{\rm ss}$ is also proportional to the reference voltage. By making the charging current proportional to VREF, the power-up time for VOUT will be independent of VREF. Thus, $C_{ss}$ can remain the same value for all VID settings. The soft start charging current is determined by the following equation: $I_{\text{SS}} = I_{\text{REFB}}/5$ . Where $I_{\text{REFB}}$ is the current flowing out of the VREFB pin. It is recommended that no additional loads be connected to VREFB, other than the resistor divider for setting the hysteresis voltage. Thus these resistor values will determine the soft start charging current. The maximum current that can be sourced by VREFB is 500µA. #### **Power Good** The power good circuit monitors for an undervoltage condition on VOUT. If VSENSE is 7% (nominal) below VREF, then the power good pin is pulled low. The PWRGD pin is an open drain output. #### **Overvoltage Protection** The overvoltage protection circuit monitors VOUT for an overvoltage condition. If VSENSE is 15% above VREF, than a fault latch is set and both output drivers are turned off. The latch will remain set until VIN goes below the undervoltage lockout value. A $2\mu$ s deglitch timer is included for noise immunity. #### **Overcurrent Protection** The overcurrent protection circuit monitors the current through the high side FET. The overcurrent threshold is adjustable with an external resistor divider between IOUT and AGND, with the divider voltage connected to the OCP pin. If the voltage on the OCP pin exceeds 100mV, then a fault latch is set and the output drivers are turned off. The latch will remain set until VIN goes below the undervoltage lockout value. A 2µs deglitch timer is included for noise immunity. The OCP circuit is also designed to protect the high side FET against a short-toground fault on the terminal common to both power FETs (VPHASE). #### **Drive Regulator** The drive regulator provides drive voltage to the low side driver, and to the high side driver when the high side driver is configured as a floating driver. The minimum drive voltage is 7V. The minimum short circuit current is 100mA. **PRELIMINARY** ### **Application Circuit** ### **PRELIMINARY** # Typical Characteristics $V_{IN}$ = 5V; $I_{OUT}$ = 0A to 40A "Droop" & "Offset" Disabled $V_{OUT}$ = 1.5V ### **PRELIMINARY** ### Typical Characteristics $$V_{IN}$$ = 12V; $I_{OUT}$ = 0A to 40A "Droop" & "Offset" Disabled $V_{OUT}$ = 1.5V $V_{\text{out}}$ #### 100% 90% 80% 70% 60% 50% 40% 30% 20% 10% 0왕 10 15 20 25 30 35 Current, A **PRELIMINARY** ### **Evaluation Board Artwork** Bottom Layer Mid Layer # **PRELIMINARY** ### Evaluation Board Artwork (Cont.) Top Overlay Bottom Overlay # **PRELIMINARY** # Materials List | Quantity | Reference | Part/Description | Vendor | |----------|--------------------|-------------------------|------------------------------------| | 3 | C1,C2,C5 | 0.001µF | TDK, Murata, Taiyo-Yuden | | 6 | C3,C4,C6,C7,C9,C10 | 0.1µF | any | | 1 | C11 | 0.033µF | any | | 1 | C12 | 22µF | any | | 11 | C13, C15-C23, C59 | 1µF | any | | 2 | C8,C14 | 2.2µF | any | | 9 | C24 - C32 | 820μF, 16V | SANYO P/N: 16MV820AX | | 10 | C37 - C46 | 1500μF, 6.3V, thru hole | SANYO P/N: 6R3MV1500AX | | 12 | C47 - C58 | 10μF | any | | 4 | C33 - C36 | .0022µF | any | | 1 | D1 | MBRA130L. Schottky | ON Semi | | 1 | D2 (optional) | MBRB2515L | ON Semi | | 1 | L1 | 0.5uH, Toroid | Micrometals P/N: T51-26C, 18 AWG | | 1 | L2 | 1.0uH, Toroid | Magnetics, #77310, 3ts, 4 X 20 AWG | | 2 | Q1,Q2 | D2Pak, MOSFET | Fairchild P/N: FDB6035AL | | 2 | Q3,Q4 | D2Pak, MOSFET | Fairchild P/N: FDB7030BL | | 1 | R1 | 2k | any | | 4 | R2,R4,R11,R12 | 1k | any | | 1 | R3 | 4.3k | any | | 1 | R5 | 68.1 | any | | 1 | R6 | 20k | any | | 1 | R7 | 100 | any | | 2 | R8,R10 | 10k | any | | 1 | R9 | 150 | any | | 2 | R20,R21 | 1 | any | | 2 | R22,R23 | 1.6 | any | | 4 | R24,R25,R26,R27 | 3.3 | any | | 1 | U1 | SC1154CSW.TR | Semtech Corp. 805-498-2111 | ### **PRELIMINARY** ### Layout Guidelines (See pg. 1) - 1. Locate R8 and C5 close to pins 6 and 7. - 2. Locate C6 close to pins 5 and 7. - 3. Components connected to IOUT, DROOP, OCP, VHYST, VREFB, VSENSE, and SOFTST should be referenced to AGND. - 4. The bypass capacitors C10 and C15 should be placed close to the IC and referenced to DRVGND. - 5. Locate bootstrap capacitor C13 close to the IC. - 6. Place bypass capacitor C14 close to Drain of the top FET and Source of the bottom FET to be effective. - 7. Route HISENSE and LOSENSE close to each other to minimize induced differential mode noise. - 8. Bypass a high frequency disturbance with ceramic capacitor at the point where HISENSE is connected to Vin. - 9. Input bulk capacitors should be placed as close as possible to the power FETs because of the very high ripple current flow in this path. - 10. If Schottky diode used in parallel with a synchronous (bottom) FET, to achieve a greater efficiency at lower Vout settings, it needs to be placed next to the aforementioned FET in very close proximity. - 11. Since the feedback path relies on the accurate sampling of the output ripple voltage, the best results can be achieved by connecting the AGND to the ground side of the bulk output capacitors. - 12. DRVGND pin should be tight to the main ground plane utilizing very low impedance connection, e.g., multiple vias. 13. In order to prevent substrate glitching, a small (0.5A) Schottky diode should be placed in close proximity to the chip with the cathode connected to BOOTLO and anode connected to DRVGND. ### Outline Drawing - SO-28 #### **Contact Information** Semtech Corporation Power Management Products Division 652 Mitchell Rd., Newbury Park, CA 91320 Phone: (805)498-2111 FAX (805)498-3804