### **General Description** The MAX9210/MAX9212/MAX9214/MAX9216/MAX9220/ MAX9222 deserialize three LVDS serial data inputs into 21 single-ended LVCMOS/LVTTL outputs. A parallel rate LVDS clock received with the LVDS data streams provides timing for deserialization. The outputs have a separate supply, allowing 1.8V to 5V output logic levels. The MAX9210/MAX9212/MAX9214/MAX9216/MAX9220/ MAX9222 feature programmable DC balance, which allows isolation between a serializer and deserializer using AC-coupling. Each deserializer decodes data transmitted by one of MAX9209/MAX9211/MAX9213/ MAX9215 serializers. The MAX9210/MAX9212/MAX9214/MAX9216 have rising-edge output strobes, and when DC balance is not programmed, are compatible with non-DC-balanced 21-bit deserializers such as the DS90CR216A and DS90CR218A. The MAX9220/MAX9222 have fallingedge output strobes. Two frequency versions and two DC-balance default conditions are available for maximum replacement flexibility and compatibility with popular non-DC-balanced deserializers. The transition time of the single-ended outputs is increased on the low-frequency version parts (MAX9210/ MAX9212/MAX9220) for reduced EMI. The LVDS inputs meet IEC 61000-4-2 Level 4 ESD specification, ±15kV for Air Discharge and ±8kV Contact Discharge. The MAX9210/MAX9212/MAX9214/MAX9216/MAX9220/ MAX9222 are available in TSSOP and space-saving QFN packages, and operate over the -40°C to +85°C temperature range. ### **Applications** Automotive Navigation Systems Automotive DVD Entertainment Systems **Digital Copiers** Laser Printers Functional Diagram and Pin Configurations appear at end of data sheet. #### **Features** - ♦ Programmable DC Balance or Non-DC Balance - **♦ DC Balance Allows AC-Coupling for Wider Input Common-Mode Voltage Range** - ♦ As Low as 8MHz Operation (MAX9210/MAX9212/MAX9220) - **♦** Falling-Edge Output Strobe (MAX9220/MAX9222) - Slower Output Transitions for Reduced EMI (MAX9210/MAX9212/MAX9220) - ♦ High-Impedance Outputs when PWRDWN is Low Allow Output Busing - ♦ Pin Compatible with DS90CR216A/DS90CR218A (MAX9210/MAX9212/MAX9214/MAX9216) - ♦ Fail-Safe Inputs in Non-DC-Balanced Mode - ♦ 5V Tolerant PWRDWN Input - **♦ PLL Requires No External Components** - ♦ Up to 1.785Gbps Throughput - ♦ Separate Output Supply Pins Allow Interface to 1.8V, 2.5V, 3.3V, and 5V Logic - ♦ LVDS Inputs Meet IEC 61000-4-2 Level 4 ESD Requirements - **♦ LVDS Inputs Conform to ANSI TIA/EIA-644 LVDS** Standard - ◆ Low-Profile 48-Lead TSSOP and Space-Saving **QFN Packages** - ♦ +3.3V Main Power Supply - ♦ -40°C to +85°C Operating Temperature Range ### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |---------------------|----------------|------------------| | <b>MAX9210</b> ETM* | -40°C to +85°C | 48 Thin QFN-EP** | | MAX9210EUM | -40°C to +85°C | 48 TSSOP | | <b>MAX9212</b> ETM* | -40°C to +85°C | 48 Thin QFN-EP** | | MAX9212EUM* | -40°C to +85°C | 48 TSSOP | | MAX9214ETM* | -40°C to +85°C | 48 Thin QFN-EP** | | MAX9214EUM | -40°C to +85°C | 48 TSSOP | | MAX9216ETM* | -40°C to +85°C | 48 Thin QFN-EP** | | MAX9216EUM* | -40°C to +85°C | 48 TSSOP | | <b>MAX9220</b> ETM* | -40°C to +85°C | 48 Thin QFN-EP** | | MAX9220EUM | -40°C to +85°C | 48 TSSOP | | MAX9222ETM* | -40°C to +85°C | 48 Thin QFN-EP** | | MAX9222EUM | -40°C to +85°C | 48 TSSOP | <sup>\*</sup>Future product—contact factory for availability. <sup>\*\*</sup>EP = Exposed pad. ### **ABSOLUTE MAXIMUM RATINGS** | V <sub>CC</sub> to GND0.5V to + | | |----------------------------------------------------------------------|-------| | V <sub>CCO</sub> to GND0.5V to +<br>RxIN_, RxCLK IN_ to GND0.5V to + | | | PWRDWN to GND0.5V to 4 | | | DCB/NC to GND0.5V to (V <sub>CC</sub> + | | | RXOUT_, RXCLK OUT to GND0.5V to (VCCO + | 0.5V) | | Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) | | | 48-Pin TSSOP (derate 16mW/°C above +70°C) 128<br>48-Lead Thin QFN | 2mW | | (derate 26.3mW/°C above +70°C)210 | 5mW | | Storage Temperature Range65°C to +1 | 50°C | | Junction Temperature | +150°C | |-------------------------------------------------------------------------------------------------------------------------------|--------| | ESD Protection Human Body Model ( $R_D = 1.5k\Omega$ , $C_S = 100pF$ ) All Pins to GND | ±5kV | | IEC 61000-4-2 (R <sub>D</sub> = 330Ω, C <sub>S</sub> = 150pF) Level 4 Contact Discharge LVDS Inputs (RxIN_, RxCLK IN_) to GND | | | Air Discharge LVDS Inputs (RxIN_, RxCLK IN_) to GND | ±15kV | | Lead Temperature (soldering, 10s) | +300°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### DC ELECTRICAL CHARACTERISTICS $(V_{CC} = +3.0V \text{ to } +3.6V, V_{CCO} = +3.0V \text{ to } +5.5V, \overline{PWRDWN} = \text{high, DCB/NC} = \text{high or low, differential input voltage } V_{ID} = 0.05V \text{ to } 1.2V, \text{input common-mode voltage } V_{CM} = |V_{ID}/2| \text{ to } 2.4V - |V_{ID}/2|, T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted. Typical values are at } V_{CC} = V_{CCO} = +3.3V, V_{ID} = 0.2V, V_{CM} = 1.25V, T_A = +25^{\circ}C). (Notes 1, 2)$ | PARAMETER | SYMBOL | | MIN | TYP | MAX | UNITS | | | |-------------------------------|------------------|----------------------------------------|-----------------------------------|-----------------|-------------------------|-------|------|---------------------------------------| | SINGLE-ENDED INPUTS (PWRD) | WN, DCB/NC | ) | | | | | | | | | | PWRDWN | | | 2.0 | | 5.5 | | | High-Level Input Voltage | VIH | DCB/NC | 2.0 | | V <sub>CC</sub> + 0.3 | V | | | | Low-Level Input Voltage | VIL | | | | -0.3 | | +0.8 | V | | Input Current | I <sub>IN</sub> | $V_{IN}$ = high or | low, PWRDW | N = high or low | -20 | | +20 | μΑ | | Input Clamp Voltage | V <sub>C</sub> L | I <sub>CL</sub> = -18mA | | | | | -1.5 | V | | SINGLE-ENDED OUTPUTS (RxO | UT_, RxCLK | OUT) | | | | | | | | | Voн | I <sub>OH</sub> = -100μΑ | V <sub>CCO</sub> - 0.1 | | | | | | | | | V <sub>OH</sub> I <sub>OH</sub> = -2mA | MAX9210/ | RxCLK OUT | V <sub>CCO</sub> - 0.25 | | | ., | | High-Level Output Voltage | | | MAX9212/<br>MAX9220 | RxOUT_ | V <sub>CCO</sub> - 0.40 | | | V | | | | | MAX9214/N | IAX9216/MAX9222 | V <sub>CCO</sub> - 0.25 | | | | | | | I <sub>OL</sub> = 100μA | | | | | 0.1 | | | Landa and Order to Valtage | | | MAX9210/ | RxCLK OUT | | | 0.2 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | Low-Level Output Voltage | V <sub>OL</sub> | $I_{OL} = 2mA$ | MAX9212/<br>MAX9220 | RxOUT_ | | | 0.26 | V | | | | MAX9214/MAX9216/MAX922 | | | | | 0.2 | | | High-Impedance Output Current | loz | PWRDWN = V <sub>OUT</sub> = -0.3 | low,<br>V to V <sub>CCO</sub> + ( | ).3V | -20 | | 20 | μΑ | ### DC ELECTRICAL CHARACTERISTICS (continued) $(V_{CC} = +3.0 \text{V to } +3.6 \text{V}, V_{CCO} = +3.0 \text{V to } +5.5 \text{V}, \overline{PWRDWN} = \text{high, DCB/NC} = \text{high or low, differential input voltage } \text{IV}_{\text{ID}} = 0.05 \text{V to } +3.0 \text{V$ | PARAMETER | SYMBOL | CONDITIONS | | | | MIN | TYP | MAX | UNITS | |---------------------------------------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------|-----------|-----|-----|-----|----------| | | | V <sub>CCO</sub> = 3.0V | MAX921<br>MAX921 | | LK OUT | -10 | | -40 | | | Output Short-Circuit Current ( <b>Note:</b> Short one output at a time.) | | to 3.6V, | MAX921 | | UT_ | -5 | | -20 | | | | laa | V <sub>OUT</sub> = 0 | MAX921 | 4/MAX92 | 16/MAX922 | -10 | | -40 | mA | | | los | V <sub>CCO</sub> = 4.5V | MAX921<br>MAX921 | | LK OUT | -28 | | -75 | IIIA | | | | to 5.5V,<br>Vout = 0 | MAX921 | | UT_ | -14 | | -37 | | | | | 1001 | MAX921 | 4/MAX92 | 16/MAX922 | -28 | | -75 | | | LVDS INPUTS | | T | | | | | | | | | Differential Input High Threshold | V <sub>TH</sub> | | | | | | | 50 | mV | | Differential Input Low Threshold | V <sub>TL</sub> | | | | | -50 | | | mV | | Input Current | I <sub>IN+,</sub><br>I <sub>IN-</sub> | PWRDWN = high or low | | | | -25 | | +25 | μΑ | | Power-Off Input Current | IINO+,<br>IINO- | V <sub>CC</sub> = V <sub>CCO</sub> = 0 or open,<br>DCB/NC, <del>PWRDWN</del> = 0 or open | | | | -25 | | +25 | μΑ | | Input Posistor 1 | R <sub>IN1</sub> | PWRDWN = I | high or lov | w, Figure | 1 | 42 | | 78 | kΩ | | input riesistor i | I IIIV I | | V <sub>CC</sub> = V <sub>CCO</sub> = 0 or open, Figure 1 | | | | | 70 | 1/22 | | Input Resistor 2 | R <sub>IN2</sub> | PWRDWN = high or low, Figure 1 | | | | 246 | | 410 | kΩ | | ' | THINZ | V <sub>CC</sub> = V <sub>CCO</sub> = 0 or open, Figure 1 | | | | 240 | | 710 | 1/42 | | POWER SUPPLY | | | | | | | | | | | | | C <sub>L</sub> = 8pF, wo | rst- | ЛАХ9210/ | 8MHz | | 32 | 42 | _ | | | | case pattern, | l V | MAX9212/ | 16MHz | | 46 | 57 | | | | | DC- balanced | J | ЛАХ9220 | 34MHz | | 81 | 98 | | | Power-Off Input Current Input Resistor 1 Input Resistor 2 POWER SUPPLY | | mode; V <sub>CC</sub> = | | ЛАХ9214/ | 16MHz | | 52 | 63 | | | | | = 3.0V to 3.6V<br>Figure 2 | 11 | ЛАХ9216/ | 34MHz | | 86 | 106 | | | | | rigare 2 | N | ЛАХ9222 | 66MHz | | 152 | 177 | | | | | | | 44.700407 | 10MHz | | 33 | 42 | | | Worst-Case Supply Current | ICCM | | | ЛАХ9210/<br>ЛАХ9212/ | 20MHz | | 46 | 58 | mA | | | | $C_L = 8pF, wo$ | rst 1 | лАХ9220 | 33MHz | | 67 | 80 | <u> </u> | | | | case pattern,<br>non-DC-balar | | | 40MHz | | 78 | 94 | | | | | mode; V <sub>CC</sub> = | | | 20MHz | | 53 | 64 | | | | | = 3.0 V to 3.6 V | | MAX9214 | 33MHz | | 72 | 85 | <u> </u> | | | | Figure 2 | | MAX9216, | | | 81 | 99 | | | | | | | MAX9222 | 66MHz | | 127 | 149 | ] | | | | | | | 85MHz | | 159 | 186 | | | Power-Down Supply Current | Iccz | PWRDWN = I | ow | | | | | 50 | μΑ | ### **AC ELECTRICAL CHARACTERISTICS** $(V_{CC} = V_{CCO} = +3.0 \text{V} \text{ to } +3.6 \text{V}, 100 \text{mVp-p} \text{ at } 200 \text{kHz} \text{ supply noise, } C_L = 8 \text{pF}, \overline{PWRDWN} = \text{high, } DCB/NC = \text{high or low, } \text{differential input voltage } |V_{ID}| = 0.1 \text{V} \text{ to } 1.2 \text{V}, \text{ Input Common Mode Voltage } |V_{CM}| = |V_{ID}/2| \text{ to } 2.4 \text{V} - |V_{ID}/2|, } |T_A| = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $|V_{CC}| = |V_{CCO}| = +3.3 \text{V}, \\ |V_{ID}| = 0.2 \text{V}, \\ |V_{CM}| = 1.25 1$ | PARAMETER | SYMBOL | CONDITIONS | | | MIN | TYP | MAX | UNITS | |---------------------------------------|--------|--------------------------------------------|----------------------|-------------|----------------|------|-----------------|-------| | | | 0.1V <sub>CCO</sub> | MAX9210/ | RxOUT_ | 3.52 | 5.04 | 6.24 | | | Output Rise Time | CLHT | to<br>0.9V <sub>CCO</sub> , | MAX9212/<br>MAX9220 | RxCLK OUT | 2.2 | 3.15 | 3.9 | ns | | | | Figure 3 | MAX9214/MAX9 | 216/MAX9222 | 2.2 | 3.15 | 3.9 | | | | | 0.9V <sub>CCO</sub> | MAX9210/<br>MAX9212/ | RxOUT_ | 1.95 | 3.18 | 4.35 | | | Output Fall Time | CHLT | to<br>0.1V <sub>CCO</sub> , | MAX9212/<br>MAX9220 | RxCLK OUT | 1.3 | 2.12 | 2.9 | ns | | | | F: 0 | MAX9214/MAX9 | 216/MAX9222 | 1.3 | 2.12 | 2.9 | | | | | | | 8MHz | 6600 | 7044 | | | | | | DC-baland | ced mode, | 16MHz | 2560 | 3137 | | | | | RSKM | 1 , , , | | 34MHz | 900 | 1327 | | ps | | RxIN Skew Margin | | | | 66MHz | 330 | 685 | | | | | | Non-DC-balanced mode,<br>Figure 4 (Note 6) | | 10MHz | 6600 | 7044 | | | | | | | | 20MHz | 2500 | 3300 | | | | | | | | 40MHz | 960 | 1448 | | | | | | | | 85MHz | 330 | 685 | | | | RxCLK OUT High Time | RCOH | Figures 5a | a, 5b | | 0.35 x<br>RCOP | | | ns | | RxCLK OUT Low Time | RCOL | Figures 5a | a, 5b | | 0.35 x<br>RCOP | | | ns | | RxOUT Setup to RxCLK OUT | RSRC | Figures 5a | ı, 5b | | 0.30 x<br>RCOP | | | ns | | RxOUT Hold from RxCLK OUT | RHRC | Figures 5a | Figures 5a, 5b | | 0.45 x<br>RCOP | | | ns | | RxCLK IN to RxCLK OUT Delay | RCCD | Figures 6a, 6b | | | 4.9 | 6.17 | 8.1 | ns | | Deserializer Phase-Locked Loop<br>Set | RPLLS | Figure 7 | | | | | 32800<br>x RCIP | ns | | Deserializer Power-Down Delay | RPDD | Figure 8 | | | | | 100 | ns | - Note 1: Current into a pin is defined as positive. Current out of a pin is defined as negative. All voltages are referenced to ground except V<sub>TH</sub> and V<sub>TL</sub>. - **Note 2:** Maximum and minimum limits over temperature are guaranteed by design and characterization. Devices are production tested at T<sub>A</sub> = +25°C. - Note 3: AC parameters are guaranteed by design and characterization, and are not production tested. Limits are set at ±6 sigma. - Note 4: CL includes probe and test jig capacitance. - Note 5: RCIP is the period of RxCLK IN. RCOP is the period of RxCLK OUT. RCIP = RCOP. - **Note 6:** RSKM measured with ≤150ps cycle-to-cycle jitter on RxCLK IN. ### Typical Operating Characteristics $(V_{CC} = V_{CCO} = +3.3V, C_L = 8pF, \overline{PWRDWN} = high, differential input voltage |V_{ID}| = 0.2V, input common-mode voltage <math>V_{CM} = 1.2V, T_A = +25^{\circ}C$ , unless otherwise noted.) ## WORST-CASE PATTERN AND PRBS SUPPLY CURRENT vs. FREQUENCY ### WORST-CASE PATTERN SUPPLY CURRENT ## OUTPUT TRANSITION TIME vs. OUTPUT SUPPLY VOLTAGE (V<sub>CCO</sub>) #### WORST-CASE PATTERN AND PRBS SUPPLY CURRENT vs. FREQUENCY ## WORST-CASE PATTERN SUPPLY CURRENT vs. FREQUENCY ## OUTPUT TRANSITION TIME vs. OUTPUT SUPPLY VOLTAGE (V<sub>CCO</sub>) ### **Pin Description** | Р | IN | | | |----------------------------|----------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TSSOP | QFN | NAME | FUNCTION | | 1, 2, 4, 5, 45, 46, 47 | 39, 40, 41, 43, 44, 46, 47 | RxOUT14-<br>RxOUT20 | Channel 2 Single-Ended Outputs | | 3, 25, 32, 38, 44 | 19, 26, 32, 38, 45 | GND | Ground | | 6 | 48 | DCB/NC | LVTTL/LVCMOS DC-Balance Programming Input: MAX9210: pulled up to V <sub>CC</sub> MAX9212: pulled down to GND MAX9214: pulled up to V <sub>CC</sub> MAX9216: pulled down to GND MAX9220: pulled up to V <sub>CC</sub> MAX9222: pulled up to V <sub>CC</sub> See Table 1. | | 7, 13, 18 | 1, 7, 12 | LVDS GND | LVDS Ground | | 8 | 2 | RxIN0- | Inverting Channel 0 LVDS Serial Data Input | | 9 | 3 | RxIN0+ | Noninverting Channel 0 LVDS Serial Data Input | | 10 | 4 | RxIN1- | Inverting Channel 1 LVDS Serial Data Input | | 11 | 5 | RxIN1+ | Noninverting Channel 1 LVDS Serial Data Input | | 12 | 6 | LVDS V <sub>CC</sub> | LVDS Supply Voltage | | 14 | 8 | RxIN2- | Inverting Channel 2 LVDS Serial Data Input | | 15 | 9 | RxIN2+ | Noninverting Channel 2 LVDS Serial Data Input | | 16 | 10 | RxCLK IN- | Inverting LVDS Parallel Rate Clock Input | | 17 | 11 | RxCLK IN+ | Noninverting LVDS Parallel Rate Clock Input | | 19, 21 | 13, 15 | PLL GND | PLL Ground | | 20 | 14 | PLL V <sub>CC</sub> | PLL Supply Voltage | | 22 | 16 | PWRDWN | 5V Tolerant LVTTL/LVCMOS Power-Down Input. Internally pulled down to GND. Outputs are high impedance when PWRDWN = low or open. | | 23 | 17 | RxCLK OUT | Parallel Rate Clock Single-Ended Output. MAX9210/MAX9212/MAX9214/MAX9216, rising edge strobe. MAX9220/MAX9222, falling edge strobe. | | 24, 26, 27, 29, 30, 31, 33 | 18, 20, 21, 23, 24, 25, 27 | RxOUT0-<br>RxOUT6 | Channel 0 Single-Ended Outputs | | 28, 36, 48 | 22, 30, 42 | Vcco | Output Supply Voltage | | 34, 35, 37, 39, 40, 41, 43 | 28, 29, 31, 33, 34, 35, 37 | RxOUT7-<br>RxOUT13 | Channel 1 Single-Ended Outputs | | 42 | 36 | Vcc | Digital Supply Voltage | | _ | EP | EP | Exposed Paddle. Solder to ground. | | | | | | 6 \_\_\_\_\_\_ /N/XI/N **Table 1. DC-Balance Programming** | DEVICE | DCB/NC | OUTPUT STROBE<br>EDGE | OPERATING MODE | OPERATING<br>FREQUENCY (MHz) | |------------|--------------|-----------------------|-----------------|------------------------------| | MAX9210 | High or open | Digina | DC balanced | 8 to 34 | | IVIAA9210 | Low | Rising | Non-DC balanced | 10 to 40 | | MAX9212 | High | Digina | DC balanced | 8 to34 | | IVIAA9212 | Low or open | Rising | Non-DC balanced | 10 to 40 | | MAX9214 | High or open | Rising | DC balanced | 16 to 66 | | WAX9214 | Low | nisirig | Non-DC balanced | 20 to 85 | | MAX9216 | High | Diging | DC balanced | 16 to 66 | | IVIAA92 IO | Low or open | Rising | Non-DC balanced | 20 to 85 | | MAX9220 | High or open | Falling | DC balanced | 8 to 34 | | IVIAA922U | Low | Falling | Non-DC balanced | 10 to 40 | | MAYOOO | High or open | Falling | DC balanced | 16 to 66 | | MAX9222 | Low | Falling | Non-DC balanced | 20 to 85 | ### **Detailed Description** The MAX9210/MAX9212/MAX9220 operate at a parallel clock frequency of 8MHz to 34MHz in DC-balanced mode and 10MHz to 40MHz in non-DC-balanced mode. The MAX9214/MAX9216/MAX9222 operate at a parallel clock frequency of 16MHz to 66MHz in DC-balanced mode and 20MHz to 85MHz in non-DC-balanced mode. The transition times of the single-ended outputs are increased on the MAX9210/MAX9212/MAX9220 for reduced EMI. DC-balanced or non-DC-balanced operation is controlled by the DCB/NC pin (see Table 1 for DCB/NC default settings and operating modes). In non-DC-balanced mode, each channel deserializes 7 bits every cycle of the parallel clock. In DC-balanced mode, 9 bits are deserialized every clock cycle (7 data bits + 2 DC-balance bits). The highest data rate in DC-balanced mode for the MAX9214, MAX9216, and MAX9222 is 66MHz x 9 = 594Mbps. In non-DC-balanced mode, the maximum data rate is 85MHz x 7 = 595Mbps. #### DC Balance Data coding by the MAX9209/MAX9211/MAX9213/ MAX9215 serializers (which are companion devices to the MAX9210/MAX9212/MAX9214/MAX9216/MAX9220/ MAX9222 deserializers) limits the imbalance of ones and zeros transmitted on each channel. If +1 is assigned to each binary 1 transmitted and -1 is assigned to each binary 0 transmitted, the variation in the running sum of assigned values is called the digital sum variation (DSV). The maximum DSV for the data channels is 10. At most, 10 more zeros than ones, or 10 more ones than zeros, are transmitted. The maximum DSV for the clock Figure 1. LVDS Input Circuits Figure 2. Worst-Case Test Pattern Figure 3. Output Load and Transition Times Figure 4. LVDS Receiver Input Skew Margin Figure 5a. Rising-Edge Output Setup/Hold and High/Low Times Figure 5b. Falling-Edge Output Setup/Hold and High/Low Times Figure 6a. Rising-Edge Clock-IN to Clock-OUT Delay Figure 6b. Falling-Edge Clock-IN to Clock-OUT Delay Figure 7. Phase-Locked Loop Set Time Figure 8. Power-Down Delay channel is five. Limiting the DSV and choosing the correct coupling capacitors maintains differential signal amplitude and reduces jitter due to droop on AC-coupled links. To obtain DC balance on the data channels, the serializer parallel data is inverted or not inverted, depending on the sign of the digital sum at the word boundary. Two complementary bits are appended to each group of 7 parallel input data bits to indicate to the MAX9210/MAX9212/MAX9214/MAX9216/MAX9220/MAX9222 deserializers whether the data bits are inverted (see Figures 9 and 10). The deserializer restores the original state of the parallel data. The LVDS clock signal alternates duty cycles of 4/9 and 5/9, which maintain DC balance. Figure 9. Deserializer Serial Input in Non-DC-Balanced Mode Figure 10. Deserializer Serial Input in DC-Balanced Mode #### **AC-Coupling Benefits** Bit errors experienced with DC-coupling can be eliminated by increasing the receiver common-mode voltage range by AC-coupling. AC-coupling increases the common-mode voltage range of an LVDS receiver to nearly the voltage rating of the capacitor. The typical LVDS driver output is 350mV centered on an offset voltage of 1.25V, making single-ended output voltages of 1.425V and 1.075V. An LVDS receiver accepts signals from 0 to 2.4V, allowing approximately ±1V common-mode difference between the driver and receiver on a DC-coupled link (2.4V - 1.425V = 0.975V) and 1.075V - 0V = 1.075V). Common-mode voltage differences may be due to ground potential variation or common-mode noise. If there is more than ±1V of difference, the receiver is not guaranteed to read the input signal correctly and may cause bit errors. AC-coupling filters low-frequency ground shifts and common-mode noise and passes high-frequency data. A common-mode voltage difference up to the voltage rating of the coupling capacitor (minus half the differential swing) is tolerated. DC-balanced coding of the data is required to maintain the differential signal amplitude and limit jitter on an AC-coupled link. A capacitor in series with each output of the LVDS driver is sufficient for AC-coupling. However, two capacitors—one at the serializer output and one at the deserializer input—provide protection in case either end of the cable is shorted to a high voltage. ### **Applications Information** ### **Selection of AC-Coupling Capacitors** Voltage droop and the DSV of transmitted symbols cause signal transitions to start from different voltage levels. Because the transition time is finite, starting the signal transition from different voltage levels causes timing jitter. The time constant for an AC-coupled link needs to be chosen to reduce droop and jitter to an acceptable level. Figure 11. DC-Coupled Link, Non-DC-Balanced Mode Figure 12. Two Capacitors per Link, AC-Coupled, DC-Balanced Mode The RC network for an AC-coupled link consists of the LVDS receiver termination resistor (R<sub>T</sub>), the LVDS driver output resistor (R<sub>O</sub>), and the series AC-coupling capacitors (C). The RC time constant for two equal-value series capacitors is (C $\times$ (R<sub>T</sub> + R<sub>O</sub>))/2 (Figure 12). The RC time constant for four equal-value series capacitors is (C $\times$ (R<sub>T</sub> + R<sub>O</sub>))/4 (Figure 13). $R_T$ is required to match the transmission line impedance (usually 100 $\Omega$ ) and $R_O$ is determined by the LVDS driver design (the minimum differential output resistance of $78\Omega$ for the MAX9209/MAX9211/MAX9213/MAX9215 serializers is used in the following example). This leaves the capacitor selection to change the system time constant. In the following example, the capacitor value for a droop of 2% is calculated. Jitter due to this droop is then calculated assuming a 1ns transition time: $$C = -(2 \times t_B \times DSV) / (ln (1 - D) \times (R_T + R_O)) (Eq 1)$$ where: C = AC-coupling capacitor (F). $t_B = bit time (s).$ DSV = digital sum variation (integer). In = natural log. D = droop (% of signal amplitude). $R_T$ = termination resistor ( $\Omega$ ). $R_{\Omega}$ = output resistance ( $\Omega$ ). Equation 1 is for two series capacitors (Figure 12). The bit time (t<sub>B</sub>) is the period of the parallel clock divided by 9. The DSV is 10. See equation 3 for four series capacitors (Figure 13). The capacitor for 2% maximum droop at 8MHz parallel rate clock is: $C = -(2 \times t_B \times DSV) / (ln (1 - D) \times (R_T + R_O))$ $C = -(2 \times 13.9 \text{ns} \times 10) / (\ln (1 - 0.02) \times (100\Omega + 78\Omega))$ $C = 0.0773 \mu F$ Figure 13. Four Capacitors per Link, AC-Coupled, DC-Balanced Mode Jitter due to droop is proportional to the droop and transition time: $t_J = t_T \times D (Eq 2)$ where: $t_{J} = jitter(s).$ $t_T$ = transition time (s) (0 to 100%). D = droop (% of signal amplitude). Jitter due to 2% droop and assumed 1ns transition time is: $$t_{\rm J} = 1 \, \text{ns} \times 0.02$$ $$t_J = 20ps$$ The transition time in a real system depends on the frequency response of the cable driven by the serializer. The capacitor value decreases for a higher frequency parallel clock and for higher levels of droop and jitter. Use high-frequency, surface-mount ceramic capacitors. Equation 1 altered for four series capacitors (Figure 13) is: $$C = -(4 \times t_B \times DSV) / (ln (1 - D) \times (R_T + R_O)) (Eq 3)$$ #### Fail-Safe The MAX9210/MAX9212/MAX9214/MAX9216/MAX9220/MAX9222 have fail-safe LVDS inputs in non-DC-balanced mode (Figure 1). Fail-safe drives the outputs low when the corresponding LVDS input is open, undriven and shorted, or undriven and parallel terminated. The fail-safe on the LVDS clock input drives all outputs low. Fail-safe does not operate in DC-balanced mode. #### Input Bias and Frequency Detection In DC-balanced mode, the inverting and noninverting LVDS inputs are internally connected to $\pm 1.2 V$ through $42 k\Omega$ (min) to provide biasing for AC-coupling (Figure 1). A frequency-detection circuit on the clock input detects when the input is not switching, or is switching at low frequency. In this case, all outputs are driven low. To prevent switching due to noise when the clock input is not driven, bias the clock input to differential $\pm 15 mV$ by connecting a $10 k\Omega$ $\pm 1\%$ pullup resistor between the noninverting input and VCC, and a $10 k\Omega$ $\pm 1\%$ pulldown resistor between the inverting input and ground. These bias resistors, along with the $100\Omega$ ±1% tolerance termination resistor, provide +15mV of differential input. However, the +15mV bias causes degradation of RSKM proportional to the slew rate of the clock input. For example, if the clock transitions 250mV in 500ps, the slew rate of 0.5mV/ps reduces RSKM by 30ps. #### **Unused LVDS Data Inputs** In non-DC-balanced mode, leave unused LVDS data inputs open. In non-DC balanced mode, the input fail-safe circuit drives the corresponding outputs low and no pullup or pulldown resistors are needed. In DC-balanced mode, at each unused LVDS data input, pull the inverting input up to VCC using a $10 k\Omega$ resistor, and pull the noninverting input down to ground using a $10 k\Omega$ resistor. Do not connect a termination resistor. The pullup and pull-down resistors drive the corresponding outputs low and prevent switching due to noise. #### PWRDWN Driving PWRDWN low puts the outputs in high impedance, stops the PLL, and reduces supply current to 50µA or less. Driving PWRDWN high drives the outputs low until the PLL locks. The outputs of two deserializers can be bused to form a 2:1 mux with the outputs controlled by PWRDWN. Wait 100ns between disabling one deserializer (driving PWRDWN low) and enabling the second one (driving PWRDWN high) to avoid contention of the bused outputs. #### Input Clock and PLL Lock Time There is no required timing sequence for the application or reapplication of the parallel rate clock (RxCLK IN) relative to PWRDWN, or to a power-supply ramp for proper PLL lock. The PLL lock time is set by an internal counter. The maximum time to lock is 32,800 clock periods. Power and clock should be stable to meet the lock time specification. When the PLL is locking, the outputs are low. Figure 14. IEC 61000-4-2 Contact Discharge ESD Test Circuit #### **Power-Supply Bypassing** There are separate on-chip power domains for digital circuits, outputs, PLL, and LVDS inputs. Bypass each VCC, VCCO, PLL VCC, and LVDS VCC pin with high-frequency, surface-mount ceramic $0.1\mu\text{F}$ and $0.001\mu\text{F}$ capacitors in parallel as close to the device as possible, with the smallest value capacitor closest to the supply pin. #### **Cables and Connectors** Interconnect for LVDS typically has a differential impedance of $100\Omega$ . Use cables and connectors that have matched differential impedance to minimize impedance discontinuities. Twisted-pair and shielded twisted-pair cables offer superior signal quality compared to ribbon cable and tend to generate less EMI due to magnetic field canceling effects. Balanced cables pick up noise as common mode, which is rejected by the LVDS receiver. #### **Board Layout** Keep the LVTTL/LVCMOS outputs and LVDS input signals separated to prevent crosstalk. A four-layer PC board with separate layers for power, ground, LVDS inputs, and digital signals is recommended. #### IEC 61000-4-2 Level 4 ESD Protection The IEC 61000-4-2 standard specifies ESD tolerance for electronic systems. The IEC 61000-4-2 model (Figure 14) specifies a 150pF capacitor that is discharged into the device through a $330\Omega$ resistor. The MAX9210/MAX9212/MAX9214/MAX9216/MAX9220/MAX9222 LVDS inputs are rated for IEC 61000-4-2 level 4 (±8kV contact discharge and ±15kV air discharge). IEC 61000-4-2 discharges higher peak current and more energy than the HBM due to the lower series resistance and larger capacitor. The HBM (Figure 15) specifies a 100pF capacitor that is discharged into the device through a 1.5k $\Omega$ resistor. All pins are rated for ±5kV HBM. Figure 15. Human Body ESD Test Circuit #### **5V Tolerant Input** PWRDWN is 5V tolerant and is internally pulled down to GND. DCB/NC is not 5V tolerant. The input voltage range for DCB/NC is nominally ground to VCC. Normally, DCB/NC is connected to VCC or ground. #### Skew Margin (RSKM) Skew margin (RSKM) is the time allowed for degradation of the serial data sampling setup and hold times by sources other than the deserializer. The deserializer sampling uncertainty is accounted for and does not need to be subtracted from RSKM. The main outside contributors of jitter and skew that subtract from RSKM are interconnect intersymbol interference, serializer pulse position uncertainty, and pair-to-pair path skew. ### **Vcco Output Supply and Power Dissipation** The outputs have a separate supply (VCCO) for interfacing to systems with 1.8V to 5V nominal input logic levels. The *DC Electrical Characteristics* table gives the maximum supply current for VCCO = 3.6V with 8pF load at several switching frequencies with all outputs switching in the worst-case switching pattern. The approximate incremental supply current for VCCO other than 3.6V **with the same 8pF** load and worst-case pattern can be calculated using: where: I<sub>I</sub> = incremental supply current. $\dot{C}_T$ = total internal $(\dot{C}_{INT})$ and external $(\dot{C}_L)$ load capacitance. $V_I$ = incremental supply voltage. fc = output clock switching frequency. The incremental current is added to (for $V_{CCO} > 3.6V$ ) or subtracted from (for $V_{CCO} < 3.6V$ ) the *DC Electrical Characteristics* table maximum supply current. The internal output buffer capacitance is $C_{INT} = 6pF$ . The worst-case pattern switching frequency of the data outputs is half the switching frequency of the output clock. In the following example, the incremental supply current is calculated for $V_{CCO} = 5.5V$ , $f_{C} = 34MHz$ , and $C_{L} = 8pF$ : $$V_I = 5.5V - 3.6V = 1.9V$$ $C_T = C_{INT} + C_L = 6pF + 8pF = 14pF$ where: $I_I = C_T V_I 0.5 F_C \times 21$ (data outputs) + $C_T V_I f_C \times 1$ (clock output). $I_I = (14pF \times 1.9V \times 0.5 \times 34MHz \times 21) + (14pF \times 1.9V \times 34MHz).$ $I_1 = 9.5 \text{mA} + 0.9 \text{mA} = 10.4 \text{mA}.$ The maximum supply current in DC-balanced mode for $V_{CC} = V_{CCO} = 3.6V$ at $f_{C} = 34 \text{MHz}$ is 106mA (from the DC Electrical Characteristics table). Add 10.4mA to get the total approximate maximum supply current at $V_{CCO} = 5.5V$ and $V_{CC} = 3.6V$ . If the output supply voltage is less than $V_{\rm CCO}=3.6V$ , the reduced supply current can be calculated using the same formula and method. At high switching frequency, high supply voltage, and high capacitive loading, power dissipation can exceed the package power dissipation rating. Do not exceed the maximum package power dissipation rating. See the *Absolute Maximum Ratings* for maximum package power dissipation capacity and temperature derating. ### Rising- or Falling-Edge Output Strobe The MAX9210/MAX9212/MAX9214/MAX9216 have a rising-edge output strobe, which latches the parallel output data into the next chip on the rising edge of RxCLK OUT. The MAX9220/MAX9222 have a falling-edge output strobe, which latches the parallel output data into the next chip on the falling edge of RxCLK OUT. The deserializer output strobe polarity does not need to match the serializer input strobe polarity. A deserializer with rising or falling edge output strobe can be driven by a serializer with a rising edge input strobe. ### Functional Diagram **Pin Configurations** ### Chip Information MAX9210 TRANSISTOR COUNT: 10,248 MAX9212 TRANSISTOR COUNT: 10,248 MAX9214 TRANSISTOR COUNT: 10,248 MAX9216 TRANSISTOR COUNT: 10,248 MAX9220 TRANSISTOR COUNT: 10,248 MAX9222 TRANSISTOR COUNT: 10,248 PROCESS: CMOS ### Package Information (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) ### Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) ### Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) | | COMMON DIMENSIONS | | | | | | | | | | | | | | | | |--------|-------------------|--------|------|-----------|-------|------|-----------|--------|-----------|------|--------------------------|------|---------|-----------|------|--| | | | | | | | | | | | | CUSTOM PKG.<br>(T4877-1) | | | | | | | PKG | , | 32L 7x | 7 | 4 | 4L 7x | 7 | ۱ ، | 4BL 7x | 7 | 4 | 48L 7x7 | | 56L 7x7 | | 7 | | | SYMBOL | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | | A | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | | | A1 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | a | 0.02 | 0.05 | 0 | 0.02 | 0.05 | a | - | 0.05 | | | A2 | 0.20 REF. | | F. | 0.20 REF. | | - | 0.20 REF. | | 0.20 REF. | | 0.20 REF. | | F. | | | | | ь | 0.25 | 0.30 | 0,35 | 0.20 | 0.25 | 0.30 | 0.20 | 0.25 | 0.30 | 0.20 | 0.25 | 0.30 | 0.15 | 0.20 | 0.25 | | | D | 6,90 | 7,00 | 7.10 | 6.90 | 7.00 | 7.10 | 6.90 | 7.00 | 7.10 | 6.90 | 7.00 | 7.10 | 6.90 | 7.00 | 7.10 | | | E | 6,90 | 7.00 | 7.10 | 6.90 | 7.00 | 7.10 | 6,90 | 7.00 | 7.10 | 6.90 | 7.00 | 7.10 | 6.90 | 7.00 | 7.10 | | | e | ٥ | .65 BS | C. | - | .50 B | SC. | . 0.5 | | 0.50 BSC. | | 0,50 BSC. | | | 0.40 BSC. | | | | k | 0.25 | _ | - | 0.25 | _ | _ | 0.25 | _ | - | 0.25 | _ | _ | 0.25 | 0.35 | 0.45 | | | L | 0.45 | 0.55 | 0.65 | 0.45 | 0.55 | 0.65 | 0.30 | 0.40 | 0.50 | 0.45 | 0.55 | 0.65 | 0.40 | 0.50 | 0.60 | | | L1 | - | - | - | - | _ | - | _ | _ | - | - | - | _ | 0.30 | 0.40 | 0.50 | | | N | | 32 | | | 44 | | | 48 | | | 44 | | | 56 | | | | ND | | 8 | | | 11 | | | 12 | | 10 | | | 14 | | | | | NE | | 8 | | | 11 | | | 12 | | | 12 | | 14 | | | | | | EXPOSED PAD VARIATIONS | | | | | | | | | | | |----------|------------------------|------|------|------|------|------|------|----------------|--------|--|--| | PKG. | DEPOPULATED | | D2 | | | E2 | | JEDEC<br>MO220 | DOWN | | | | CODES | LEADS | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | ALLOWE | | | | T3277-1 | - | 4.55 | 4.70 | 4.85 | 4.55 | 4.70 | 4.85 | _ | NO | | | | T3277-2 | - | 4.55 | 4.70 | 4.85 | 4.55 | 4.70 | 4.85 | _ | YES | | | | T4477-1 | - | 4.55 | 4.70 | 4.85 | 4.55 | 4.70 | 4.85 | WKKD-1 | NO | | | | T4477-2 | - | 4.55 | 4.70 | 4.85 | 4.55 | 4.70 | 4.85 | WKKD-1 | YES | | | | T4477-3 | - | 4.55 | 4.70 | 4.85 | 4.55 | 4.70 | 4.85 | WKKD-1 | YES | | | | T4877-1* | 13,24,37,48 | 4.20 | 4.30 | 4.4D | 4.20 | 4.30 | 4.40 | - | NO | | | | T4877-2 | - | 5.45 | 5.60 | 5.63 | 5.45 | 5.60 | 5.63 | - | NO | | | | T4877-3 | - | 4.95 | 5.10 | 5.25 | 4.95 | 5.10 | 5.25 | - | YES | | | | T4877-4 | - | 5.45 | 5.60 | 5,63 | 5.45 | 5.60 | 5.63 | _ | YES | | | | T4877-5 | - | 2.40 | 2.50 | 2,60 | 2.40 | 2,50 | 2.60 | _ | NO | | | | T4877-6 | - | 5.45 | 5.60 | 5.63 | 5.45 | 5.60 | 5.63 | - | NO | | | | T5677-1 | <b>-</b> | 5,20 | 5,30 | 5.4D | 5.20 | 5.30 | 5,40 | | YES | | | \*\* NOTE: T4877-1 IS A CUSTOM 48L PKG. WITH 4 LEADS DEPOPULATED. TOTAL NUMBER OF LEADS ARE 44. #### NOTES: - 1. DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994. - 2. ALL DIMENSIONS ARE IN MILLIMETERS, ANGLES ARE IN DEGREES. - 3. N IS THE TOTAL NUMBER OF TERMINALS. - THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-012. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE. - DIMENSION 6 APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25 mm AND 0.30 mm FROM TERMINAL TIP. - 6. ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY. - 7. DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION. - 🛕 COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS. - DRAWING CONFORMS TO JEDEC M0220 EXCEPT THE EXPOSED PAD DIMENSIONS OF T3277-1; T4877-1/-2/-3/-4/-5/-6 & T5677-1. - 10. WARPAGE SHALL NOT EXCEED 0.10 mm. Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.