Preliminary ### Am79h1068/Am79h1069-125 Advanced Micro Devices FOXIchip<sup>™</sup> Set (<u>Fiber Optic X</u>mitter – Receiver Interface with TAXI<sup>™</sup>) #### **DISTINCTIVE CHARACTERISTICS** - Complete 'Byte-to-Light<sup>TM</sup>' solution for fiber optic links - TTL bus I/O: - 12.5 Mbytes/sec transfer rate - Selectable 8, 9 or 10 Data lines with respectively 4, 3 or 2 Command lines - Asynchronous input using STRB/ACK - Synchronous serial optical link: - High performance 1300 nm optics - 125 Mbaud, 2 Km - PLL synchronizer on board - NRZI, 4B/5B or 5B/6B encoding - ST® optical connectors - Pin compatible with 28-Pin DIP Am7968/Am7969-125DC TAXIchip™ Set - Single +5 Volt supply #### GENERAL DESCRIPTION The Am79h1068 Transmitter and the Am79h1069 Receiver are designed for use in optical fiber links for high speed, point-to-point data communications. Both are TTL compatible on the "electrical side," and can be connected to a bus. A simple STRB/ACK handshake is used to write data into the Transmitter. The parallel data supplied to the Transmitter is encoded, serialized and converted into light signals, that can be sent over optical fiber. The light source is a high-performance 1300 nm ELED. The light detector is a high-performance planar PIN photodiode. Both Transmitter and Receiver contain ST optical connectors. At the Receiver end the data is reconstructed into parallel words, which can be used by the local bus. The Receiver supplies a Data or Command strobe (DSTRB or CSTRB) as timing for each output word. The whole operation is transparent to the user. ### BLOCK DIAGRAM Am79h1068 FOXI Transmitter Note: N can be 8, 9, or 10 bits, and N + M = 12 bits 14380-001A #### BLOCK DIAGRAM Am79h1069 FOXI Receiver Note: N can be 8, 9, or 10 bits, and N + M = 12 bits 14380-002A 2 # CONNECTION DIAGRAMS Top View PDIP 14380-003A #### **PDIP** 14380-004A <sup>\*</sup> No Pin ## ORDERING INFORMATION Standard Products AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Device Number b. Speed Option (if applicable) | Valid Combinations | | | | |--------------------|--|--|--| | AM79h1068-125 | | | | | AM79h1069-125 | | | | #### Valid Combinations Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. #### SIGNAL DESCRIPTION Am79h1068 FOXI Transmitter #### $DI_0 - DI_7$ #### Parallel Data In (TTL Inputs) These eight inputs accept parallel Data from the host system, to be latched, encoded and transmitted. #### DI<sub>8</sub>/CI<sub>3</sub> #### Parallel Data (8) In or Command (3) In (TTL Input) DI<sub>B</sub>/CI<sub>3</sub> input is either Data or Command, depending upon the state of DMS. #### DI<sub>9</sub>/CI<sub>2</sub> #### Parallel Data (9) In or Command (2) In (TTL Input) Dl9/Cl2 input is either Data or Command, depending upon the state of DMS. #### Clo - Cl #### Parallel Command In (TTL Inputs) These two inputs accept parallel Command information from the host system. If one or more Command bits are logic "1", the Command bit pattern is latched, encoded, and transmitted in place of any pattern on the Data inputs. #### **STRB** #### Input Strobe Signal (TTL Input) A rising edge on the STRB input causes the Data (DIo - $Dl_9$ ) or the Command $(Cl_0 - Cl_3)$ inputs to be latched into the Am79h1068 Transmitter. The STRB signal is normally taken Low after ACK has risen. #### Input-Strobe Acknowledge (TTL Output) ACK High signifies that the Am79h1068 is ready to accept new Data or Command. The timing of ACK's response to STRB depends on the condition of the input Latch (in given CLK cycle). If the Input Latch is empty, data is immediately stored and ACK closely follows STRB. If the Input Latch contains previously stored data when STRB is asserted, ACK is delayed until the next falling edge of CLK. Note that for ACK to rise, STRB must maintain HIGH for both of the above conditions. #### $X_1, X_2$ #### Crystal Oscillator Inputs (Inputs) These two crystal pins connect to an internal parallel mode oscillator which operates at the fundamental frequency of the crystal. During normal operation, the byte rate is set by the crystal frequency. Alternatively, $X_1$ can be driven by an external TTL frequency source. In multiple FOXI systems this external source could be another Am79h1068's CLK output. #### DMS #### Data Mode Select (Input) Data Mode Select input determines the Data pattern width. When it is wired to GND, the Am79h1068 Transmitter will assume Data to be eight bits wide, with four bits of Command. When it is wired to V<sub>CC</sub>, the Am79h1068 Transmitter will assume Data to be nine bits wide, with three bits of Command. If DMS is left floating (or terminated to 1/2 V<sub>CC</sub>), the Am79h1068 will assume Data to be ten bits wide, with two bits of Command. #### TLS #### Test/Local Select (Input) TLS input determines the mode of operation. When TLS is wired to GND, the Am79h1068 Transmitter assumes a Local mode. It will output NRZI data, and will enable its CLK output driver. TLS pin should always be grounded during normal operation. When TLS is wired to $V_{CC}$ (Test Mode 1), Transmitter operation is similar to Local Mode Operation except that serial output data is NRZ, CLK becomes an input, and ACK timing is modified. This Mode is useful for Automatic Test Equipment (ATE) testing at full speed and removes the need for match loop testing often required for NRZI data streams. When this input is left unconnected, it floats to an intermediate level which puts the Am79h1068 Transmitter into its Test Mode 2. In Test Mode 2, the internal clock multiplier is switched out, and the internal logic is clocked directly from the CLK pin. Test Mode 2 is included to ease ATE testing by making the internal logic of the FOXI synchronous to the external clock instead of the internal PLL. #### Clock (TTL I/O) CLK is an I/O pin for the byte rate clock reference that drives internal logic. When TLS is connected to GND (Local mode), CLK is enabled as a free-running (byterate) clock output which runs at the Crystal Oscillator frequency; this output can be used to drive the $X_1$ input of a FOXI Receiver or other system logic. In Test mode CLK becomes an input. In Test Mode 1 CLK is a Byte rate input and in Test Mode 2 it is a Bit rate input. #### RESET #### PLL RESET (Input) This pin is normally left open. It can be momentarily grounded to force the internal PLL to reactivate lock. This allows for correction in the unlikely occurrence of PLL lockup on application of power. RESET has an internal pull-up resistor which causes it to float high when left unconnected (50 K ohm nominal). #### **TSERIN** #### Test Serial Input (Pseudo ECL Input) This pin is left unconnected in Local Mode operation. TSERIN can be used to input serial data patterns into the Shifter in Test Mode operation. #### $V_{CC1}$ , $V_{CC2}$ , $V_{CC3}$ **Power Supply** Vcc1, Vcc2, and Vcc3 are +5.0 Volt nominal power supply pins. V<sub>CC1</sub> powers TTL I/O, V<sub>CC2</sub> powers ECL circuitry, the LED and optical drive circuits, and $V_{CC3}$ powers internal Logic and Analog circuitry. #### GND<sub>1</sub>, GND<sub>2</sub> #### **Ground Pins** GND<sub>1</sub> is a TTL I/O Ground and GND<sub>2</sub> is an internal Logic and Analog Ground. #### LIGHTOUT #### Optical Serial Output (ST Connector) This signal can be coupled into a fiber using the ST connector. The signal is a series of Light-On and Light-Off levels, representing the 4B/5B NRZI encoded data. The light source is a high performance 1300 nm ELED. #### Am79h1069 FOXI RECEIVER #### $DO_0 - DO_7$ #### Parallel Data Out (TTL Outputs) These eight outputs reflect the most recent Data received by the Am79h1069 Receiver. #### DO<sub>e</sub>/CO ### Parallel Data (8) Out or Command (3) Out (TTL Output) DO<sub>8</sub>/CO<sub>3</sub> output will be either a Data or Command bit, depending upon the state of DMS. #### DO<sub>9</sub>/CO<sub>2</sub> ### Parallel Data (9) Out or Command (2) Out (TTL Output) DO<sub>9</sub>/CO<sub>2</sub> output will be either a Data or Command bit, depending upon the state of DMS. #### CO<sub>0</sub> - CO<sub>1</sub> #### Parallel Command Out (TTL Output) These two outputs reflect the most recent Command data received by the Am79h1069 Receiver. #### DSTRB #### **Data Strobe (TTL Output)** The rising edge of this output signals the presence of new Data on the $DO_0 - DO_9$ lines. Data is valid just before the rising edge of *DSTRB*. #### **CSTRB** #### Command Strobe (TTL Output) The rising edge of this output signals the presence of new Command data on the $CO_0 - CO_3$ lines. Command bits are valid just before the rising edge of CSTRB. #### **VLTN** #### **Violation (TTL Output)** VLTN High indicates that an invalid code has been detected. It changes state at the same time $DO_i$ or $CO_i$ change and will be followed by either DSTRB or CSTRB. This pin goes LOW when the next valid byte is decoded. #### **IGM** #### I-Got-Mine (TTL Output) The function of this pin depends on the timing relationship between CNB & CLK. If the limitations shown in the AC table are not met, the function of this pin is not guaranteed. #### **CLK (TTL Output)** This clock runs at the byte rate, and is synchronous with the serial input. It falls at the time the Decoder Latch is loaded from the Shifter, and rises at mid-byte. The *CLK* output of the FOXI Receiver is not suitable as a frequency source for another FOXI Transmitter or Receiver. It is intended to be used by the host system as a clock synchronous with the received data. #### **CNB** #### Catch Next Byte Input (TTL Input) In Local Mode, *CNB* must be connected to the FOXI Receiver's *CLK* output. Each received byte will be captured, decoded and latched to the outputs. #### X<sub>1</sub>, X<sub>2</sub> #### **Crystal Oscillator Inputs (Inputs)** These two crystal pins are connected to an internal parallel mode oscillator which operates at the fundamental frequency of the crystal. During normal operation, the crystal sets the expected data rate. The actual byte rate is set by the incoming serial stream. Alternatively, $X_1$ can be driven by an external frequency source. In multiple FOXI systems, this external source could be a FOXI Transmitter's CLK output or an external TTL frequency source. #### DMS #### **Data Mode Select (Input)** DMS selects the Data pattern width. When it is wired to GND, the Am79h1069 Receiver will assume Data to be eight bits wide, with four bits of Command. When it is wired to $V_{CC}$ the Am79h1069 Receiver will assume Data to be nine bits wide, with three bits of Command. If DMS is left floating (or terminated to $1/2 \, V_{CC}$ ), the Am79h1069 Receiver will assume Data to be ten bits wide, with two bits of Command. #### RESET #### PLL RESET (Input) This pin is normally left open. It can be momentarily grounded to force the internal PLL to reactivate lock. This allows for correction in the unlikely occurance of PLL Lockup on application of power. RESET has an internal pull-up resistor (50 K nominal) which causes it to float high when left unconnected. ### $V_{\text{CC1}}, V_{\text{CC2}}$ #### **Power Supply** $V_{CC1}$ and $V_{CC2}$ are +5.0 Volt nominal power supply pins. $V_{CC1}$ powers TTL I/O, and $V_{CC2}$ powers internal Logic, and Analog circuitry. #### GND<sub>1</sub>, GND<sub>2</sub> #### Ground $GND_1$ is a TTL I/O Ground, $GND_2$ is an internal Logic and Analog Ground. #### LIGHTIN #### **Optical Serial Input (ST Connector)** This signal is coupled using the ST connector to a high performance planar PIN photo diode. ### FUNCTIONAL DESCRIPTION General The Am79h1068 Transmitter and the Am79h1069 Receiver make possible the implementation of a high speed serial link using optical fiber as the medium. They include the necessary data handling, timing and control functions together with the optical transducers. The design of the Transmitter/Receiver pair allows the use of the serial link as a generic bus-to-bus connection. #### **Link Operation** The link is unidirectional: a parallel word is sent from one end and recovered at the other end. For each point-to-point direction a pair of FOXIs and a separate fiber are required. The FOXI parallel interface is TTL with a maximum transfer rate of 12.5 Mbytes/sec. The word to be transmitted is latched in the Transmitter, encoded, serialized, converted into light and sent over the fiber at rates up to 125 Mbaud. At the Receiver end the serial string of symbols is converted into an electrical signal, deserialized, decoded and clocked out as parallel words. ### The Structure of the Parallel Word (Electrical Interface to the System) "Data" means, in the FOXI sense, a group of 8, or 9, or 10 bits (depending on the "data mode selection"). Another group, called "Command", has 4, or 3, or 2 bits, correspondingly. The two groups are treated differently. A Command word is recognized by the Transmitter logic if at least one of the input Command lines (Cln) is not zero at the rising edge of STRB. If so, the Data word at the Transmitter input is ignored and a Command word is transmitted. The Receiver will clock out a Command word using Command Strobe (CSTRB); Data output lines stay unchanged. If all input Command lines are zero at the rising edge of STRB, Data is transmitted. The Receiver then uses Data Strobe (DSTRB) to clock out the word; the Command outputs remain unchanged. In a given byte cycle time, it is possible to transmit either a Data word or a Command word, but not both. Data represents the normal data channel message traffic between host systems. Commands can come from a communication control section of the host system. Commands are assumed to occur at a relatively infrequent rate but have priority over Data. Examples include communication specific commands such as REQUEST-TO-SEND, CLEAR-TO-SEND, or application specific commands such as MESSAGE-ADDRESS-FOLLOWS, MESSAGE-TYPE-FOLLOWS, INITIALIZE-YOUR-SYSTEM, ERROR, RETRANSMIT, HALT, etc. ### The Structure of the Serial Word (Transmitter to Receiver Interface) When transmitted over fiber, Command or Data words look similar: they are encoded versions (symbols) of the original words. The encoding used in FOXI is 4B/5B and 5B/6B, resulting in symbol pairs of 10, or 11, or 12 bits for both Data and Command. They correspond to Data Mode selection of 8, or 9, or 10 bits. The transmitted bits are represented in NRZI form: - "1" as a transition (Light ON-to-OFF or Light OFF-to-ON). - "0" as no-transition (Light stays ON or Light stays OFF). #### **Timing** The operation of the link is based on two clock frequencies: the "byte" (or parallel) rate and the baud (or serial) rate. Both the Transmitter and the Receiver have a crystal controlled oscillator that generates the byte rate, and a PLL multiplier that generates the baud rate. The CLK output of each one is a byte rate clock. The byte rate is the maximum average rate at which data can be input to the Transmitter. Transmission over the fiber uses the serial clock generated in the Transmitter. A clock recovery circuit in the Receiver tracks the serial data, synchronizes to it, and separates clock and data. The recovered serial clock is then divided down to generate a synchronized byte rate on the Receiver side. ### Transmitter Input Asynchronous Operation On average, the input byte rate (STRB rate) should be less than or equal to the CLK rate. When the STRB rate is less than the CLK rate, some of the CLK cycles will pass with no input STRB. In these cycles FOXI automatically pads with "Sync". STRB can be input at any phase in respect with CLK edges, without loss of information. Individual bytes can be strobed into the Transmitter at intervals less than the CLK cycle, if the STRB/ACK protocol (handshake) is observed. #### STRB/ACK Handshake The input parallel word is latched in at the rising edge of STRB. The input latch consists of two stages. If both are empty at the strobe edge, the input word is transferred directly to the second stage and ACK goes HIGH. If the second stage is "busy" (contains a previously stored word), the input word is stored in the first stage of the latch; at the falling edge of CLK, the words are moved forward and ACK goes HIGH. #### The Encoding Scheme To guarantee that the Am79h1069's PLL can stay locked onto an incoming bit stream, the data encoding scheme must provide an adequate number of transitions in each data pattern. This implies a limit on the maximum time allowed between transitions. The encoding scheme is based on the 4-bit/5-bit (4B/5B) code used by the ANSI X3T9.5 (FDDI) committee. An ANSI X3T9.5 compatible system uses an 8-bit parallel data pattern. This pattern is divided into two 4-bit nibbles which are each encoded into a 5-bit symbol. Of the thirty-two possible symbols with these five bits, sixteen are chosen to represent the sixteen input Data patterns. Some of the others are used as Command symbols. Those remaining represent invalid patterns that fail either the run-length or DC balance tests. Transmitters in 8-bit mode use two 4B/5B encoders to encode eight Data bits into a 10-bit symbol pair. In 9-bit mode, Transmitters use one 5B/6B encoder and one 4B/5B encoder to encode nine Data bits into an 11-bit symbol pair. In 10-bit mode, two 5B/6B encoders are used to encode ten bits of Data into a 12-bit symbol pair (see Tables 1 and 2 for encoding patterns). The Am79h1068 Transmitter further converts all symbols using NRZI (Non Return to Zero, Invert on Ones). This combination of 4B/5B encoding and NRZI ensures at least two transitions per symbol and permits a maximum of three consecutive non-transition bit times. #### The Sync Signal The unique symbol pair called Sync is generated and sent by the Transmitter if a CLK cycle passes without any STRB input. Sync is recognized by a state machine in the Receiver. Its main purpose is byte alignment of the Receiver; it is needed if the Receiver loses phase or byte synchronization with the incoming signal. It is good practice to use Sync for "padding" byte cycles in which no information needs to be transmitted. When Sync is detected in the Receiver, Data outputs remain in their previous state, all Command outputs go to "0", and CSTRB is asserted since Sync is a legal Command. The encoded NRZI representation of Sync does not generate DC shifts of the "baseline". This helps to bring AC coupled links and circuits, and AGC-controlled amplifiers to the middle of their operating range (DC operating point and gain). #### **Error Detection** Noise-induced bit errors can distort transmitted bit patterns. The Am79h1069 Receiver logic detects errors by recognizing invalid symbols that violate the code. They are indicated by the assertion of the violation (VLTN) output pin. This signal rises at the same time Data or Command outputs change, and remains HIGH until a valid symbol is detected by the Data Decoder. The error detection method used in the Receiver cannot identify bit errors which transform one valid Command or Data into another. Fault-sensitive systems should use additional error checking mechanisms to guarantee message integrity. (Refer to application notes #14229A TAXI Error Management and #12572A Implementing Parallel Cyclic Redundancy Check (CRC) for Reliable High-Speed Point-to-Point Communication Using TAXI) #### Operational Modes #### **Local Mode** This is the normal mode of operation. A Transmitter/Receiver pair is used to transfer bytes of data over a private serial link. The following connections are to be made to select Local Mode: - for Am79h1068 Pin 10 (TLS) to ground - for Am79h1069 Pin 24 (CNB) to Pin 19 (CLK) Local mode provides a fast and efficient parallel throughput because data can be transferred on every clock cycle. It is not necessary for the host to match the byte rate set by the Transmitter's crystal oscillator; the Am79h1068 automatically sends a Sync pattern during each clock cycle in which no new Data or Command messages are being transmitted. #### **Test Mode** Test Mode 2 in the Transmitter allows testing of the logic in the Latches, Encoder, and Shifter without having to use the PLL clock multiplier. If TLS is open or terminated to approximately V<sub>CC/2</sub>, the internal VCO is switched out, and CLK becomes a bit-rate-clock input. This means that the serial output rate will be at the CLK rate and not at 10X, 11X, or 12X, as is the case in normal operation. The FOXI Receiver will acquire and track the test system data stream and should cause no significant test problems if the tester maintains a continuous frequency of data. Therefore no equivalent of Test Mode 1 or 2 is provided on the FOXI Receiver. #### Oscillator The Am79h1068 and Am79h1069 contain an inverting amplifier intended to form the basis of a parallel mode crystal oscillator. In designing this oscillator, it is necessary to consider several factors related to the application The first consideration is the desired frequency accuracy. This may be subdivided into several areas. An oscillator is considered stable if it is insensitive to variations in temperature and supply voltage, and if it is unaffected by individual component changes and aging. The design of the TAXIchips is such that the degree to which these goals are met is determined primarily by the choice of external components. Various types of crystal are available and the manufacturers' literature should be consulted to determine the appropriate type. For good temperature stability, zero temperature coefficient capacitors should be used (Type NPO). The mechanism by which a crystal resonates is electromechanical. This resonance occurs at a fundamental frequency (1st harmonic) and at all odd harmonics of this frequency (even harmonic resonance is not mechanically possible). Unless otherwise constrained, crystal oscillators operate at their fundamental frequency. #### Crystal A typical crystal for use with the FOXI is specified as follows: Fundamental Frequency Resonance Mode Load Capacitor (Correlation) Operating Temperature Range Temperature Stability Drive Level (Correlation) Effective Series Resistance Holder: Type Aging for 10 years 4 to 12.5 MHz $\pm$ 0.1% Parallel 75 pF 0 to 70°C $\pm$ 100 ppm 2 mW 25 $\Omega$ (max) Low profile $\pm$ 10 ppm It is good practice to ground the case of the crystal to eliminate stray pick-up and keep all connections as short as possible. A crystal is connected between $X_1$ and $X_2$ , as shown in Figure 1. C\* = 150 pF for a 12.5 MHz Crystal, 220 pF for a 4 MHz Crystal \* Values shown are typical. C is determined by Crystal specifications and trace capacitances. 14380-005A Figure 1. Crystal Connection **Table 1. FOXI Encoder Patterns** | 4B/5 | 4B/5B ENCODER SCHEME | | | B/6B ENCODER | SCHEME | |-------------|-------------------------|----------------------------|-------------|--------------------------|----------------------------| | HEX<br>Data | 4-BIT<br>Binary<br>Data | 5-BIT<br>Encoded<br>Symbol | HEX<br>Data | 5-Bit<br>Binary<br>Data* | 6-Bit<br>Encoded<br>Symbol | | 0 | 0000 | 11110 | 00 | 00000 | 110110 | | 1 1 | 0001 | 01001 | 01 | 00001 | 010001 | | 2 | 0010 | 10100 | 02 | 00010 | 100100 | | 3 | 0011 | 10101 | 03 | 00011 | 100101 | | 4 | 0100 | 01010 | 04 | 00100 | 010010 | | 5 | 0101 | 01011 | 05 | 00101 | 010011 | | 6 | 0110 | 01110 | 06 | 00110 | 010110 | | 7 | 0111 | 01111 | 07 | 00111 | 010111 | | 8 | 1000 | 10010 | 08 | 01000 | 100010 | | 9 | 1001 | 10011 | 09 | 01001 | 110001 | | Α | 1010 | 10110 | 0A | 01010 | 110111 | | В | 1011 | 10111 | 0B | 01011 | 100111 | | С | 1100 | 11010 | 0C | 01100 | 110010 | | D | 1101 | 11011 | 0D | 01101 | 110011 | | E | 1110 | 11100 | 0E | 01110 | 110100 | | F | 1111 | 11101 | 0F | 01111 | 110101 | | | i | | 10 | 10000 | 111110 | | | | | 11 | 10001 | 011001 | | | | | 12 | 10010 | 101001 | | | | | 13 | 10011 | 101101 | | | | | 14 | 10100 | 011010 | | | | | 15 | 10101 | 011011 | | | | | 16 | 10110 | 011110 | | l i | | | 17 | 10111 | 011111 | | | | i | 18 | 11000 | 101010 | | | | | 19 | 11001 | 101011 | | | | | 1A | 11010 | 101110 | | | | | 1B | 11011 | 101111 | | | 1 | | 1C | 11100 | 111010 | | | | | 1D | 11101 | 111011 | | | | | 1E | 11110 | 111100 | | | | | 1F | 11111 | 111101 | #### \*Note: HEX data is parallel input data which is represented by the 4- or 5-bit binary data listed in the column to the immediate right of HEX data. Binary bits are listed from left to right in the following order. 8-Bit Mode: D<sub>7</sub>, D<sub>6</sub>, D<sub>5</sub>, D<sub>4</sub>, (4-Bit Binary), and D<sub>3</sub>, D<sub>2</sub>, D<sub>1</sub>, D<sub>0</sub>, (4-Bit Binary) 9-Bit Mode: D<sub>8</sub>, D<sub>7</sub>, D<sub>6</sub>, D<sub>5</sub>, D<sub>4</sub>, (5-Bit Binary), and D<sub>3</sub>, D<sub>2</sub>, D<sub>1</sub>, D<sub>0</sub>, (4-Bit Binary) 10-Bit Mode: D<sub>8</sub>, D<sub>7</sub>, D<sub>6</sub>, D<sub>5</sub>, D<sub>4</sub> (5-Bit Binary), and D<sub>9</sub>, D<sub>3</sub>, D<sub>2</sub>, D<sub>1</sub>, D<sub>0</sub>, (5-Bit Binary) Serial bits are shifted out with the most significant bit of the most significant nibble coming out first. **Table 2. FOXI Command Symbols** | | Am79h106 | 8 Transmitter | | Am79h10 | 69 Receiver | |---------------------|---------------------|-------------------|-----------------------------|---------------------------------------|-------------| | Comma | ind Input | | | Command | Output | | HEX | Binary | Encoded<br>Symbol | Mnemonic | HEX | Binary | | 8-Bit FOXIs | | | • | | * | | 0 | 0000 | XXXXX XXXXX | Data<br>(Note 2) | No Change<br>(Note 2) | No Change | | No STRB<br>(Note 1) | No STRB<br>(Note 1) | 11000 10001 | JK (8-bit Sync) | 0 | 0000 | | 1 | 0001 | 11111 11111 | 1.1 | 1 1 | 0001 | | 2 | 0010 | 01101 01101 | l ' <del>ii</del> | 2 | 0010 | | 3 | 0011 | 01101 11001 | TS | 3 | 0010 | | 4 | 0100 | 11111 00100 | I IH | 4 | 0100 | | 5 | 0101 | 01101 00111 | TR | 5 | 0100 | | 6 | 0110 | 11001 00111 | SR | 6 | 0110 | | 7 | 0111 | 11001 11001 | SS SS | 7 | 0110 | | 8 (Note 3) | 1000 | 00100 00100 | 33<br> HH | 8 | 1000 | | 9 | 1001 | 00100 00100 | HI | 9 | 1000 | | A (Note 3) | 1010 | 00100 00000 | HQ | A | 1010 | | B B | 1010 | 00100 00000 | RR | B | 1010 | | C | 1100 | 00111 11001 | RS | Č | 1100 | | D (Note 3) | 1101 | 00000 00100 | QH | D D | | | E (Note 3) | 1110 | 00000 11111 | QI | E | 1101 | | F (Note 3) | 1111 | 00000 00000 | QQ | F | 1110 | | 9-Bit FOXIs | | _ 00000 00000 | QQ | <u> Г</u> | L '''' | | 0 | 000 | Txxxxxx xxxxx | Data | Na Obsesse | No Observe | | ľ | 000 | ^^^^^ | Data<br>(Note 0) | No Change | No Change | | No STRB | No STRB | 011000 10001 | (Note 2)<br>LK (9-bit Sync) | (Note 2)<br>0 | 000 | | (Note 1) | (Note 1) | 01100010001 | LK (9-bit Syric) | U | 000 | | 1 | 001 | 111111 11111 | 11 | 1 | 001 | | 2 | 010 | 011101 01101 | T'T | 2 | | | 3 | 010 | 011101 01101 | T'S | | 010 | | 4 | 100 | 111111 00100 | l i'H | 3<br>4 | 011 | | 5 | 101 | 011101 00111 | T'R | 5 | 100 | | 6 | 110 | 111001 00111 | S'R | | 101 | | 7 | 111 | 111001 00111 | S'S | 6<br>7 | 110<br>111 | | 10-Bit FOXIs | | 1 11100111001 | | , , , , , , , , , , , , , , , , , , , | 111 | | 0 | 00 | Ixxxxxx xxxxxx | Data 1 | No Observe | | | | 00 | _^^^^ | Data<br>(Note 2) | No Change<br>(Note 2) | No Change | | No STRB | No STRB | 011000 100011 | LM (10-bit Sync) | (140(8 2) | 00 | | (Note 1) | (Note 1) | | Lim (10 bit Oylio) | U | 00 | | 1 | 01 | 111111111111 | P P | 1 | 01 | | 2 | 10 | 011101 011101 | T'T' | 2 | 10 | | 3 | 11 | 011101 011101 | T'S' | 3 | 11 | | | l | 311101111001 | 1.3 | ა | 11 | #### Notes: - Command pattern Sync cannot be explicitly sent by Am79h1068 Transmitter with any combination of inputs and STRB, but is used to pad between user data. - 2. A strobe with all Zeros on the Command input lines will cause Data to be sent. See Table 1. - While these Commands are legal data and will not disrupt normal operation if used occasionally, they may cause data errors if grouped into recurrent fields. Normal PLL operation cannot be guaranteed if one or more of these commands is continuously repeated. ### Am79h1068 Transmitter Functional Block Description (Refer to block dlagram) #### **Crystal Oscillator/Clock Generator** The serial link speed is derived from a master frequency source (byte rate). This source can either be the built-in Crystal Oscillator, or a clock signal applied through the $X_1$ pin. The Byte rate signal is buffered and sent to the CLK output when Am79h1068 Transmitter is in Local mode. The byte rate is also multiplied by ten (8-bit mode), eleven (9-bit mode), or twelve (10-bit mode), using the internal PLL, to create the Bit rate. The working serial frequency can be varied between 40 and 125 MHz. The crystal frequency required to achieve the maximum 125 Mbaud on the serial link, and the resultant usable data transfer rate will be: | Mode | Crystal<br>Frequency | Am79h1068 Input and Am79h1069 | Internal<br>Divide<br>Ratio | |--------|----------------------|-------------------------------|-----------------------------| | 8-Bit | 12.5 MHz | 80 ns/pattern (100 Mbit/sec) | 125/10 | | 9-Bit | 11.36 MHz | 88 ns/pattern (102 Mbit/sec) | 125/11 | | 10-Bit | 10.42 MHz | 96 ns/pattern (104 Mbit/sec) | 125/12 | #### **Input Latch** The Am79h1068's Input Latch accommodates asynchronous strobing of Data and Command by being divided into two stages. If STRB is asserted when both stages are empty, Data or Command bits are transferred directly to the second stage of the Input Latch and ACK rises shortly after STRB. This pattern is now ready to move to the Encoder Latch at the next falling edge of CLK. Input data is held in the first stage of the Input Latch only when the second stage is "busy" (contains previously stored data). The Transmitter will be busy when *STRB* is asserted a second time in a given *CLK* cycle. Contents of the first stage are not protected from subsequent *STRBs* within the same *CLK* cycle. At the falling edge of *CLK*, previously stored data is transferred from the second stage to the Encoder Latch and the new data is clocked into the second stage of the Input Latch. In Local mode *ACK* will rise at this time. #### **Encoder Latch** The input to the Encoder Latch is clocked by an internal signal which is synchronous with the shifted byte being sent on the serial link. After a new input byte is strobed into the Input Latch, it is transferred to the Encoder Latch during the next CLK cycle. #### **Data Encoder** Encodes twelve data inputs (8, 9, 10 Data inputs and 4, 3, 2 Command inputs) into 10, 11, or 12 bits. The Command inputs select the transmitted symbol pair. If all Command inputs are LOW, the symbol pair for the Data inputs will be sent. If Command inputs have any other pattern, then the symbol pair representing that Command will be transmitted. #### Shifter The Shifter is parallel-loaded from the Encoder, at the first available byte boundary, and shifted until the next byte boundary. The Shifter is being serially loaded at all times. As data is being shifted out of the Transmitter, the Shifter fills from the LSB. If parallel data is available at the end of the byte, it is parallel-loaded into the Shifter and will be shifted out during the next clock cycle. Otherwise, the serially loaded data fills the next byte. The serial data which loads into the Shifter is generated by an internal state machine which generates a repeating Sync pattern. #### **Light Source Interface** This is a light source driver. It translates logic levels at the Shifter output into drive currents for the LED, which is a high-performance 1300 nm MOVPE ELED. ## Am79h1069 Receiver Functional Block Description (Refer to block diagram) #### **Light Detector Interface** A light detector (PIN photodiode) converts the input light signals from the fiber into electrical signals. The Detector Interface amplifies and filters the signal, and reshapes it into an appropriate logic signal. This signal is supplied to the Shifter as serial data and to the PLL as a timing reference. ### Crystal Oscillator/Reference Clock Generator The clock recovery PLL in the Am79h1069 must be supplied with a reference frequency at the expected byte rate of the data to be recovered. The source of this frequency can either be the built-in Crystal Oscillator, or an external clock signal applied through the $X_1$ pin. The crystal frequency is then multiplied by ten (8-bit mode), eleven (9-bit mode) or twelve (10-bit mode) using an internal PLL and is used to set the expected serial data rate. #### **Clock Recovery Circuit** Using a clock recovery PLL the input signal is separated into clock and data. The PLL is "biased" to the expected data frequency by the Reference Clock Generator, to facilitate locking. After achieving lock, it tracks the incoming data. #### Shifter The Shifter is serially loaded from the Light Detector Interface, using the recovered bit clock. #### Byte Sync Logic The incoming data stream is continuous, without any signal which denotes byte boundaries. The Byte Sync Logic will continuously monitor the data stream, and upon discovering the reserved code used for Sync, will initialize a synchronous bit counter which counts bits, and indicates byte boundaries. The logic signal that times data transfers from the Shifter to the Decoder Latch is buffered and sent to the *CLK* output. It is intended to be used by the host system as a clock synchronous with the received data. This output is synchronous with the byte boundary and the Receiver's internal byte clock. Byte Sync Logic is responsible for generating the internal strobe signals for Parallel Output Latches. Parallel outputs are made on a byte boundary, after CNB falls, or when Sync is detected. #### **Decoder Latch** Data is loaded from the Shifter to this latch at each symbol/byte boundary. It holds the input to the Data Decoder. #### **Data Decoder** The Data Decoder decodes ten, eleven, or twelve bit encoded words. In 8-bit mode, data is decoded into either an 8-bit Data pattern or a 4-bit Command pattern. In 9-bit mode, data is decoded into either a 9-bit Data pattern or a 3-bit Command pattern. In 10-bit mode, data is decoded into either a 10-bit Data pattern or a 2-bit Command pattern. The Decoder separates Data symbols from Command symbols, and causes DSTRB or CSTRB output to be asserted. #### **Parallel Output Latch** The output Latch will be clocked by the byte clock, and will reflect the most recent data on the link. Any Data pattern will be latched to the Data outputs and will not affect the status of the Command outputs. Likewise, any Command pattern will be latched to the Command outputs without affecting the state of the Data outputs. Any data transfer, either Data or Command, will be synchronous with an appropriate output strobe. There will be *CSTRBs* when Sync bytes are detected, since Sync is a valid Command code. Any pattern which does not decode to a valid Command or Data pattern is flagged as a violation. The output of the decoder during these violations is indeterminate and will result in either a *CSTRB* or *DSTRB* output when the indeterminate pattern is transferred to the respective output latch. #### Note: N can be 8, 9, or 10 bits of parallel data, and N + M = 12 bits. Figure 2. FOXI System Block Diagram 14380-006A #### **ABSOLUTE MAXIMUM RATINGS** StorageTemperature -20 to +85°C Case Temperature Under Bias 0 to +70°C Relative Humidity 95% Soldering Temperature 240°C for 10 seconds Supply Voltage to Ground Potential Continuous 0 to +6.0 V DC Voltage Applied to Outputs $\,$ -0.5 V to V<sub>CC</sub> max. DC Input Voltage -0.5 V to 5.5 V DC Output Current ±100 mA DC Input Current -30 to +5.0 mA Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. #### **OPERATING RANGES** Commercial (C) Devices Temperature (T<sub>C</sub>) 0 to +70°C Supply Voltage (V<sub>CC</sub>) +4.5 to +5.5 V Operating ranges define those limits between which the functionality of the device is guaranteed. ## DC CHARACTERISTICS over operating range unless otherwise specified Am79h1068 FOXI Transmitter | Parameter<br>Symbol | Parameter Description | | Test Conditions | (Note 1) | Мі | n. | Max. | Unit | |---------------------|----------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------|----------------------------|-----------|-----------------|-----------|-----------| | Bus Interfa | ace Signals: DI <sub>0</sub> -DI <sub>7</sub> , DI <sub>8</sub> /CI <sub>3</sub> | 3, DI9 | /Cl <sub>2</sub> , Cl <sub>0</sub> –Cl <sub>1</sub> , STRE | B, ACK, CLK | | | | | | V <sub>OH1</sub> | Output HIGH Voltage ACK | | $V_{CC}$ = Min., $I_{OH}$ = $V_{IN}$ = 0 or 3 V | 1 mA | 2. | 4 | | ٧ | | V <sub>OH2</sub> | Output HIGH Voltage CLK | | $V_{CC} = Min., I_{OH} = -$<br>$V_{IN} = 0 \text{ or } 3 \text{ V}$ | -3 mA | 2. | 4 | | ٧ | | Vol | Output LOW Voltage ACK, | CLK | $V_{CC} = Min., I_{OL} = 8$<br>$V_{IN} = 0 \text{ or } 3 \text{ V}$ | 3 mA | | | 0.45 | <b>V</b> | | V <sub>IH</sub> | Input HIGH Voltage | | V <sub>CC</sub> = Max. (Note | 9) | 2 | .0 | | ٧ | | V <sub>IL</sub> | Input LOW Voltage | | V <sub>CC</sub> = Max. (Note | 9) | | | 0.8 | ٧ | | Vi | Input Clamp Voltage | | V <sub>CC</sub> = Min. I <sub>IN</sub> # - | 18 mA | > | | -1.5 | V | | l <sub>IL</sub> | Input LOW Current | | V <sub>CC</sub> = Max., V <sub>IN</sub> | = 0.4 V | | | -400 | μА | | I <sub>IH</sub> | Input HIGH Current | | V <sub>CC</sub> = Max., V <sub>IN</sub> | = 2.7 V | | | 50 | μΑ | | l <sub>l</sub> | Input Leakage Current | | V <sub>CC</sub> ⊭ Max., V <sub>IN</sub> | = 5 5 V | | | 50 | μΑ | | Isc | Output Short Circuit Currer ACK, CLK (Note 4) | nt | | <u> </u> | | 15 | 85 | mA | | Miscellane | eous Signals: X <sub>1</sub> , V <sub>CC1</sub> , V <sub>CC</sub> | 2, Vc | C3 | | | | | | | V <sub>IHX</sub> | Input HIGH Voltage X <sub>1</sub> | | | | 2 | .0 | | V | | VILX | Input LOW Voltage X <sub>1</sub> | | | | <u> </u> | | 0.8 | V | | lilx | Input LOW Current X <sub>1</sub> | | V <sub>IN</sub> ≠ 0.45 V | | | | -900 | μΑ | | I <sub>IHX</sub> | Input HIGH Current X <sub>1</sub> | | V <sub>IN</sub> = 2.4 V | | <u> </u> | | +600 | μΑ | | Icc | Supply Current | | DMS = 0 V | Pin V <sub>CC1</sub> (TTL) | ļ . | | 30 | mA | | | | ¥" | V <sub>CC1</sub> = V <sub>CC2</sub> | Pin V <sub>CC2</sub> (ECL) | <u> </u> | | 205 | mA | | | | | = V <sub>CC3</sub> = Max. | Pin V <sub>CC3</sub> (CML | ) | 1 | 215 | mA | | | | | | | | - | | | | Parameter<br>Symbol | Parameter Description | | est Conditions (No | ote 1) | Min. | Typ<br>(Note | | Unit | | | tput Characteristics: LIGH | TOU. | | | | | | | | λς | Center Wavelength | | | | 1270 | 1300 | | nm | | FWHM | Spectral Width | | | | | 90 | 120 | nm | | Роит | Output Power | 6:<br>W | verage output powe<br>2.5 µm core, NA = 0<br>hile transmitting "co<br>square wave) | ).275 fiber, | -20<br>10 | -15<br>or<br>32 | -14<br>40 | dBm<br>μW | #### Note: | ۸m | 70h | 1060 | <b>FOXI</b> | Pagai | | |-----|-------|------|-------------|-------|-----| | AII | 17 9N | เบษษ | LOXI | Recei | ver | | | O3 FOXI neceiver | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------|----------|-----------------|------------|----------------|--| | Parameter<br>Symbol | Parameter Description | Test Conditions (Note 1) | | lin. | Max. | Unit | | | Bus Interface Signals: DO <sub>0</sub> -DO <sub>7</sub> , DO <sub>8</sub> /CO <sub>3</sub> , DO <sub>9</sub> /CO <sub>2</sub> , CO <sub>0</sub> -CO <sub>1</sub> , DSTRB, CSTRB, IGM, CLK, CNB, VLTN | | | | | | | | | Vон | Output HIGH Voltage | $V_{CC} = Min., I_{OH} = -1 \text{ mA}$<br>$V_{IN} = 0 \text{ or } 3 \text{ V}$ | | 2.4 | | V | | | VoL | Output LOW Voltage | $V_{CC} = Min., I_{OL} = -1 \text{ mA}$<br>$V_{IN} = 0 \text{ or } 3 \text{ V}$ | | | 0.45 | V | | | V <sub>IH</sub> | Input HIGH Voltage | Vcc = Max. (Note 9) | 2 | 0 | | V | | | V <sub>IL</sub> | Input LOW Voltage | V <sub>CC</sub> = Max. (Note 9) | | | 0.8 | V | | | Vi | Input Clamp Voltage | V <sub>CC</sub> = Min. I <sub>IN</sub> = -18 mA | | | -1.5 | T <sub>V</sub> | | | I <sub>IL</sub> | Input LOW Current | V <sub>CC</sub> = Max., V <sub>IN</sub> = 0.4 V | | - · | -400 | μА | | | lін | Input HIGH Current | Vcc = Max., V <sub>tN</sub> = 2.7 V | | | 50 | μА | | | l <sub>i</sub> | Input Leakage Current | Vcc = Max., V <sub>IN</sub> = 5.5 V | * | | 50 | μА | | | Isc | Output Short Circuit Curren (Note 4) | t | - | 15 | -85 | mA | | | Miscellane | ous Signals: X <sub>1</sub> , V <sub>CC1</sub> , V <sub>CC2</sub> | | <u> </u> | | | <del></del> | | | V <sub>IHX</sub> | Input HIGH Threshold X <sub>1</sub> | | 2 | .0 | | Tv | | | V <sub>ILX</sub> | Input LOW Threshold X <sub>1</sub> | | 7 | | 8.0 | V | | | liLX | Input LOW Current X <sub>1</sub> | V <sub>IN</sub> = 0.45 V | | | -900 | μA | | | I <sub>IHX</sub> | Input HIGH Current X <sub>1</sub> | V <sub>IN</sub> # 2.4 V | | | +600 | μА | | | lcc | Supply Current | Vcct = Vcc2 = Max. Pin Vcc1 (T | TL) | | 55 | mA | | | | Worst Case = Cold | DMS = 0 V Pin V <sub>CC2</sub> (C | ML) | | 450 | mA | | | | | | | | | | | | Parameter<br>Symbol | Parameter Description | Test Conditions (Note 1) | Min. | Typ.<br>(Note 2 | ) Max. | Unit | | | Optical Input Characteristics: LIGHTIN | | | | | | | | | λο | Center Wavelength | | 1240 | 1300 | 1390 | nm | | | S | Input Sensitivity | Average input power from<br>62.5 µm core, 0.275 NA fiber<br>(Note 21) | | -28<br>or | -26<br>2.5 | dBm | | | Pmax | Maximum Input Power | Average input power from | -14 | 1.0<br>-12 | 2.5 | μW | | | | | 62.5 μm core, 0.275 NA fiber | 40 | or<br>63 | -9<br>130 | dBm<br>μW | | #### Note: ### SWITCHING CHARACTERISTICS over operating range unless otherwise specified (Note 20) Am79h1068 Transmitter (Notes 10, 13) | No. | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Max. | Unit | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------|-----------------------|------|--|--| | Bus Interface Signals: Dlo-Dl <sub>7</sub> , Dl <sub>8</sub> /Cl <sub>3</sub> , Dl <sub>9</sub> /Cl <sub>2</sub> , Clo-Cl <sub>1</sub> , STRB, ACK, CLK | | | | | | | | | | 1 | t₽ | CLK Period | | 8n | 25n | ns | | | | 2 | tpw | CLK Pulse Width HIGH | | 30 | | ns | | | | 3 | tpw | CLK Pulse Width LOW | | 30 | | ns | | | | 4 | tpw | STRB Pulse Width HIGH (Note 7) | | 15 | | ns | | | | 5 | tpw | STRB Pulse Width LOW | | 15 | | ns | | | | 6 | t <sub>BB</sub> | Internal Byte Boundary to CLK↓ (Note 11) | /(3) | -t <sub>1</sub><br>5n + 1 | 20 | ns | | | | 9 | ts | Data-STRB Setup Time | | 5 | | ns | | | | 10 | tн | Data-STRB Hold Time | | 15 | | ns | | | | 11 | tн | ACK↑ to STRB↓ Hold (Note 8) | TTL Output Load | 0 | | ns | | | | 12 | tн | ACK↓ to STRB↑ Hold | TTL Output Load | 0 | | ns | | | | 13 | t <sub>PD</sub> | STRB↑ to ACK↑ (Note 18) | TTL Output Load | | 40 | ns | | | | 14 | t <sub>PD</sub> | STRB↓ to ACK↓ | TTL Output Load | | 23 | ns | | | | 15A | tep | CLK↓ to ACK↑ (Note 18) | TTL Output Load | | $\frac{3t_1}{n} + 33$ | ns | | | | 16 | t <sub>R</sub> | ACK Rise Time (Note 3) | TTL Output Load | | 17 | ns | | | | 17 | tr | ACK Fall Time (Note 3) | TTL Output Load | | 10 | ns | | | | 18 | t <sub>R</sub> | CLK Rise Time (Note 3) | TTL Output Load | | 17 | ns | | | | 19 | tF | CLK Fall Time (Note 3) | TTL Output Load | | 10 | ns | | | | Optica | l Signals | | | | | | | | | 20 | t <sub>PD</sub> | CEK ↓ to LIGHTOUT delay | | $\frac{t_1}{n}$ - 2 | $\frac{2t_1}{n} + 8$ | ns | | | | 21 | tr | LIGHTOUT Rise Time | | 1 | 4 | ns | | | | 22 | tf | LIGHTOUT Fall Time | | 1 | 4 | ns | | | | 23 | tpw | LIGHTOUT Pulse Width Distortion | Average output power from a 62.5 $\mu$ m core, NA = 0.275 fiber, while transmitting "command 1" (square wave) | | t <sub>1</sub> ±5% | ns | | | | Miscel | laneous Sigr | nals: X <sub>1</sub> (Note 15) | | | | | | | | 29 | tpw | X <sub>1</sub> Pulse Width HIGH (Note 12) | TTL Output Load on CLK | 35 | | ns | | | | 30 | tpw | X <sub>1</sub> Pulse Width LOW (Note 12) | TTL Output Load on CLK | 35 | | ns | | | | 32 | tpD | X₁↑ to CLK↑ | TTL Load | | 25 | ns | | | | 33 | ted | X₁↓ to CLK↓ | TTL Load | | 32 | ns | | | #### Note: ### Am79h1069 Receiver (Notes 13, 14) | No. | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Max. | Units | |------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------|-------------------------------------|---------------------------|-------| | Bus Interface Signals: | | DO <sub>0</sub> -DO <sub>7</sub> ,DO <sub>8</sub> /CO <sub>3</sub> ,DO <sub>9</sub> /CO <sub>2</sub> ,CO <sub>0</sub> - | CO <sub>1</sub> ,DSTRB,CSTRB | , IGM,CL | K,CNB,VL | TN | | 35 | tр | X <sub>1</sub> Clock Period | | 8n | 25n | ns | | 36 | t <sub>PD</sub> | Data Valid to STRB↑ Delay | TTL Output Load | 2t <sub>35</sub> | | ns | | 37 | t <sub>PD</sub> | CLK↓ to STRB↑ | TTL Output Load | | 2t <sub>35</sub><br>n+15 | ns | | 38 | ten | CLK↑ to STRB↓ | TTL Output Load | <u>t<sub>35</sub></u> –7 | | ns | | 39 | t <sub>PD</sub> | CLK↓ to Data Valid Delay | TTL Output Load | | -t <sub>35</sub><br>n +23 | ns | | 40 | t <sub>PW</sub> | STRB Pulse Width | TTL Output Load | 5t <sub>35</sub><br>2n | 5t <sub>35</sub> | ns | | 41 | t <sub>PW</sub> | CLK Pulse Width HIGH | TTL Output Load | 5136<br>11 -15 | | ns | | 42 | tpw | CLK Pulse Width LOW | TTL Output Load | <del>5t₃</del> −15 | | ns | | 43 | t <sub>PD</sub> | LIGHTIN to CLK ↓ Delay | TTL Output Load | t <sub>35</sub> +17 | <u>t<sub>35</sub></u> +26 | ns | | 44 | t <sub>PD</sub> | CLK ↑ to IGM ↓ | TTL <b>Qui</b> tput | | 2t <sub>35</sub><br>n +7 | ns | | 45 | t <sub>PD</sub> | CLK 1 to IGM 1 | TTL Output | | 2t <sub>35</sub> +10 | ns | | 46 | t <sub>PD</sub> | CLK ↓ to IGM ↓ | TTL Output | | 20 | ns | | 47 | ts | CNB↑ to CLK↑ Setup Time<br>(Note 5) | | $\frac{2t_{35}}{n}$ -32 | | ns | | 47A | ts | CNB↓ to CLKT Setup Time<br>(Note 19) | | $-\left(\frac{t_{35}}{n}-31\right)$ | | ns | | 48 | ŧн | CNB J to CLK↑ Hold | | 2t <sub>35</sub> +5 | | ns | | 49 | tew | CNB Pulse Width LOW | | 2t <sub>35</sub><br>n | | ns | | 50 | t <sub>R</sub> | STRB Rise Time (Note 3) | TTL Output Load | | 17 | ns | | 51 | t <sub>F</sub> | STRB Fall Time (Note 3) | TTL Output Load | | 10 | ns | | 52 | t <sub>R</sub> | CLK Rise Time (Note 3) | TTL Output Load | | 17 | ns | | 53 | t <sub>F</sub> | CLK Fall Time (Note 3) | TTL Output Load | | 10 | ns | | Optical | Signals | | | | | | | 57 | t <sub>j</sub> | LIGHTIN peak-to-peak<br>jitter tolerance | | | 2.5 | ns | | Miscella | aneous: X1 (Note | 15) | | | · | | | 60 | tpw | X <sub>1</sub> Pulse Width HIGH | | 35 | | ns | | 61 | tpw | X₁ Pulse Width LOW | | 35 | | ns | | | | | | | | | #### Note: #### Notes: Notes listed correspond to the respective references made in the DC characteristics and the Switching characteristics tables. - 1. For conditions shown as Min. or Max., use the appropriate value specified under operating range. - 2. Typical limits are at V<sub>CC</sub> = 5.0 V, 25°C ambient and maximum loading. - 3. Rise and Fall time measurements are made at 20% and 80% points. - 4. Not more than one output should be shorted at a time. Duration of the short circuit test should not exceed one second. - 5. If the CNB↑ to CLK↑ setup time is violated, IGM will stay LOW. - 7. t4 guarantees that data is latched. ACK (t11) timing may not be valid. - 8. If t11 is not met, ACK response and timing are not guaranteed, but data will still be latched on STRB1 (see t4). - 9. Measured with device in Test mode while monitoring output logic states. - 10. For the FOXI Transmitter, "n" is determined by the state of DMS and TLS inputs. | DMS | TLS | "n" | |------------|------|---------------------------| | GND | OPEN | n = 1; 8 Bit Test Mode | | GND | GND | n = 10; 8 Bit Local Mode | | vcc | OPEN | n = 1; 9 Bit Test Mode | | VCC | GND | n = 11; 9 Bit Local Mode | | Open<br>or | OPEN | n = 1; 10 Bit Test Mode | | ½ VCC | GND | n = 12; 10 Bit Local Mode | - 11. t<sub>6</sub> (Internal Byte Boundary to CLK 1) is created by the variation of internal STRB propagation delays relative to internal byte boundaries over temperatures and V<sub>CC</sub>. The internal byte boundary determines the byte in which data will come out (SEROUT±). If STRB occurs before the byte boundary, then the data will be sent out two bytes later. If STRB occurs after the byte boundary, then the output data will be delayed by one additional byte. - 12. X<sub>1</sub> Pulse Width is measured at a point where CLK output exactly meets CLK input (to or ta) spec limit. - 13. For the FOXI Transmitter, 'Data' is either Dl<sub>0</sub> Dl<sub>7</sub>, Dl<sub>8</sub>/Cl<sub>3</sub>, Dl<sub>9</sub>/Cl<sub>2</sub>, Cl<sub>0</sub> Cl<sub>1</sub>. For the FOXI Receiver, 'STRB' is either CSTRB or DSTRB and 'Data' is either DO<sub>0</sub> DO<sub>7</sub>, DO<sub>8</sub>/CO<sub>3</sub>, DO<sub>9</sub>/CO<sub>2</sub>, CO<sub>0</sub> CO<sub>1</sub>. - 14. For the FOXI Receiver, 'n' is determined by the state of the DMS input. | DMS | "n" | |-----------------|---------------------------| | GND | n = 10; 8-Bit Local Mode | | VCC | n = 11; 9-Bit Local Mode | | Open or 1/2 VCC | n = 12; 10-Bit Local Mode | - 15. Jitter on X<sub>1</sub> input must be less than ±0.2 ns. - 16. This specification applies to any edge of an incoming pattern. - 18. ACK delay is determined by t<sub>13</sub> when the input latch is empty or by t<sub>15</sub> when the latch is full (Busy mode). Also note that ACK will not rise if STRB does not remain HIGH until ACK rises. - 19. If t<sub>47A</sub> (CNB↓ to CLK↑ setup) is violated, then output data will occur one byte time later. - 20. All timing references are made with respect to +1.5 V for TTL-level signals. - 21. Input power needed to transfer 50 Mbytes with no error, while transmitting the FDDI DDJ test pattern. - † Not included in production tests. ### **SWITCHING TEST CIRCUITS** **TTL Output Load** #### Notes: - 1. All diodes IN916 or IN3064, or equivalent - 2. C<sub>L</sub> = 50 pF includes scope probe, wiring and stray capacitances without device in test fixture. 14380-007A ### **SWITCHING TEST WAVEFORMS** #### TTL Input Waveform #### **Optical Input Waveform** #### **KEY TO SWITCHING WAVEFORMS** | WAVEFORM | INPUTS | OUTPUTS | |-----------------|---------------------------------------|----------------------------------------------------| | | Must Be<br>Steady | Will Be<br>Steady | | | May<br>Change<br>from H to L | Will Be<br>Changing<br>from H to L | | | May<br>Change<br>from L to H | Will Be<br>Changing<br>from L to H | | | Don't Care<br>Any Change<br>Permitted | Changing<br>State<br>Unknown | | <b>&gt;&gt;</b> | Does Not<br>Apply | Center<br>Line is High<br>Impedence<br>"Off" State | KS000010 Am79h1068/Am79h1069 Am79h1068/Am79h1069 Am79h1068/Am79h1069 STRB falls at the rising edge of the CLK Out. STRB may be shifted one bit time if the state machine is reset at state 1. IGM rises at the 65<sup>th</sup> state of the state machine. #### PHYSICAL DIMENSION\* <sup>\*</sup> For reference only. All dimensions are measured in mm. BSC is an ANSI standard for Basic Space Centering. | Sales Offices | | International (Continued)<br>OsakaTEL | 00.040.000 | |-----------------------------------------|----------------------------------|-----------------------------------------------------------------|---------------------| | North American | | EAY | 06-243-3253 | | | | KOREA, SeculIELIEL | 822-784-0030 | | LABAMA | | FAX | 822-784-8014 | | RIZONA<br>ALIFORNIA, | (602) 242-4400 | LATIN AMERICA, | (205) 404 000 | | Culver City | (213) 645-1524 | Ft. LauderdaleTELFAXTLX | (305) 484-8600 | | Newport Beach<br>Roseville<br>San Diego | (714) 752-6262 | TI X | 5109554261 AMDETI | | Roseville | (916) 786-6700 | NORWAY. HovikTELTEL | (03) 010156 | | San Diego | (619) 560-7030 | FAX | (02) 591959 | | San Jose | (408) 452-0500 | TLX | 79079HBCN | | | (818) 992-4155 | SINGAPORETEL | 65-3481188 | | ANADA, Ontario, | (613) 592-0060 | TAX | | | KanataWillowdale | (416) 224-5193 | SWEDEN. | | | | | StockholmTELTEL | (08) 733 03 50 | | OLORADO<br>ONNECTICUT | (203) 264-7800 | StockholmTEL (Sundbyberg) FAX | (08) 733 22 85 | | LORIDA. | | TAIWAN TEL | 11602 | | Clearwater | (813) 530-9971 | FAY | 886-2-7723422 | | Ft. Lauderdale<br>Orlando (Casselberry) | (305) 776-2001 | TLX | 886-2-7122066 | | | | INITED KINGDOM | | | EORGIA | (404) 449-7920 | Manchester areaTEL(Warrington) | (0925) 828008 | | LINOIS, | (700) 770 4400 | (warrington) FAX | (0925) 82/693 | | Chicago (Itasca)<br>Naperville | (708) 773-4422<br>(708) 505-9517 | London area TEL (Woking) FAX | (0483) 74044C | | | | (Woking) FAX | (0483) 756196 | | NSAS | (913) 451-3115<br>(301) 381-3790 | ` TLX | 851-859103 | | ARYLAND | (617) 273-3970 | North American Represe | ntatives | | CHIGAN | (313) 347-1522 | CANADA | | | CHIGANNNESOTA | (612) 938-0001 | Burnahy R.C. | | | W JERSEY. | | Burnaby, B.C. DAVETEK MARKETING | (604) 430-3680 | | Cherry Hill<br>Parsippany | (609) 662-2900 | Calgary, Alberta | (554) 455 5556 | | | (201) 299-0002 | Calgary, Alberta DAVETEK MARKETING | (403) 291-4984 | | W YORK, | (0.45) 457.5400 | Kanata, Ontario | | | Liverpool<br>Poughkeepsie<br>Rochester | (315) 45/-5400 | VITEL ELECTRONICS | (613) 592-0060 | | Poshostor | (914) 4/1-8180 | Mississauga, Ontario VITEL ELECTRONICS | (440) 070 070 | | ORTH CAROLINA | (010) 272-9020 | Lachine, Quebec | (416) 6/6-9/20 | | HIO. | (919) 6/6-6111 | VITEL ELECTRONICS | (514) 636-5951 | | Columbus (Westerville) | (614) 891-6455 | IDAHO | (014) 000 0001 | | REGON | | INTERMOUNTAIN TECH MKTG, INC | (208) 888-6071 | | ENNSYLVANIA | (215) 398-8006 | ILLINOIS | ` ' | | OUTH CAROLINA | (803) 772-6760 | HEARTLAND TECH MKTG, INC | (312) 577-9222 | | EXAS, | , , | INDIANA | rino. | | Austin | (512) 346-7830 | Huntington - ELECTRONIC MARKET | (217) 021 24E0 | | Austin Dallas Houston | (214) 934-9099 | Indianapolis - ELECTRONIC MARKE | (317) 921-3450 | | Houston | (713) 785-9001 | CONSULTANTS, INC | (317) 921-3450 | | ГАН | (801) 264-2900 | | | | nternational | | LORENZ SALESKANSAS | (319) 377-4666 | | FIGHIM Bruvelles TEI | (02) 771-91-42 | KANSAS | (010) 100 1010 | | ELGIUM, BruxellesTEL<br>FAX | (02) 762-37-12 | Merriam – LORENZ SALES<br>Wichita – LORENZ SALES | (913) 409-1312 | | TIV | 046 61020 | KENTUCKY | | | ANCE, ParisTEL | (1) 49-75-10-10 | ELECTRONIC MARKETING<br>CONSULTANTS, INC | | | FAX | (1) 49-75-10-13 | MICHIGAN | (317) 921-3452 | | I LX | 263282F | Birmingham - MIKE BAICK ASSOCIA | ATES (313) 644-5040 | | EST GERMANY, | (0511) 736085 | Birmingham - MIKE RAICK ASSOCIA<br>Holland - COM-TEK SALES, INC | (616) 392-7100 | | Hannover areaTEL | (0511) 736085 | Novi - COM-TEK SALES, INC<br>MINNESOTA | (313) 344-1409 | | τίχ | 922850 | MINNESOTA | (040) 044 070 | | MünchenTEL | (089) 4114-0 | Mel Foster 1ech. Sales, Inc | (612) 941-9790 | | FAX | (Ò89) 406490 | LORENZ SALES | (314) 997-4550 | | TIX | 523883 | LORENZ SALES<br>NEBRASKA<br>LORENZ SALES | | | StuttgartTEL | (0711) 62 33 77 | LORENZ SALES<br>NEW MEXICO_ | (402) 475-4660 | | FAX | (0711) 625187 | THORSON DESERT STATES | (505) 293-855 | | NG KONG,TEL | 721882 | NEW YORK | · · | | Wanchai FAX | 852-5-8654325 | East Syracuse - NYCOM, INC | (315) 437-834 | | | 67955AMDAPHX | East Syracuse – NYCOM, INC | (516) 364-903 | | LY, MilanTEL | (02) 3390541 | | | | | (02) 3533241 | Centerville – DOLFUSS ROOT & CO Columbus – DOLFUSS ROOT & CO. | (513) 433-6770 | | FAX | (02) 3498000 | Columbus - DOLFUSS ROOT & CO. | (614) 885-484 | | ILX | 843-315286 | Strongsville – DOLFUSS ROOT & CO | | | PAN,<br>AtsugiTELTEL | 460 00 0460 | PENNSŤLVANIA | (410) 001 440 | | FAY | 462-29-8458 | PUERTO RICO | (412) 221-4420 | | KanagawaTEL | 462-47-2911 | COMP REP ASSOC. INC | (809) 746-6550 | | | 462-47-1729 | UTAH, R2 MARKETING | (801) 595-0631 | | TokyoTELTEL | (03) 346-7550 | PENNSTLVANIA DOLFUSS ROOT & CO | . / | | FAY | (03) 342-5196<br>J24064AMDTKOJ | WICCONCIN TECHNICAL SALES, | 26711 🗹 _ | | 1 88 | (03) 342-3150 | | | Advanced Micro Devices reserves the right to make changes in its product without notice in order to improve design or performance characteristics. The performance characteristics listed in this document are guaranteed by specific tests, guard banding, design and other practices common to the industry. For specific testing details, contact your local AMD sales representative. The company assumes no responsibility for the use of any circuits described herein. Advanced Micro Devices, Inc. 901 Thompson Place, P.O. Box 3453, Sunnyvale, CA 94088, USA Tel: (408) 732-2400 • TWX: 910-339-9280 • TELEX: 34-6306 • TOLL FREE: (800) 538-8450 APPLICATIONS HOTLINE & LITERATURE ORDERING • TOLL FREE: (800) 222-9323 • (408) 749-5703 © 1990 Advanced Micro Devices, Inc. 4/20/90 WCP-11M-6/90-0 Printed in USA