# SDRAM MODULE # P2M648YL, P4M6416YL 2M, 4M x 64 DIMM ## Features: - JEDEC Standard 168-pin (gold), dual in-line memory module (DIMM). - TSOP components. - Single 3.3v ±.3v power supply. - Nonbuffered fully synchronous; all signals measured on positive edge of system clock. - Internal pipelined operation; column address can be changed every clock cycle. - Dual internal banks for hiding row access/precharge. - 64ms 4096 cycle refresh. - All inputs, outputs, clocks LVTTL compatible. # **Options:** ## **Part Number:** 8 - 2Mx8 SDRAM TSOP 16 - 2Mx8 SDRAM TSOP P2M648YL-XX P4M6416YL-XX #### **KEY DIMM MODULE TIMING PARAMETERS** | Module | Component | Clock | CAS Latency | |----------|-----------|--------|-------------| | Marking | Marking | Freq | | | -66CL2 | -10/-12 | 66MHZ | 2 or3 | | -100CL3A | -8A | 100MHZ | 3 | #### **GENERAL DESCRIPTION** The S2M6408YL and S4M6416YL are high performance dynamic random-access 16MB and 32MB modules respectively. These modules are organized in a x64 configuration, and utilize dual bank architecture with a synchronous interface. All signals are registered on the positive edge of the clock signals CK0 through CK3. Read and write accesses to the SDRAM are burst oriented; accesses start at a location and continue for a programmed number of locations in a sequence. Accesses begin with an ACTIVE command which is followed by a READ or WRITE command. #### **ABSOLUTE MAXIMUM RATINGS:** | Voltage on Vcc Supply relative to Vss. | 1 to +4.6V | |------------------------------------------------|----------------| | Operating Temperature T <sub>A</sub> (Ambient) | 25 ° to +70 °C | | Storage Temperature | 55 to +125 ° | | Power Dissipation | 8 W | | Short Circuit Output Current | 50 m | Stresses beyond these may cause permanent damage to the device. This is a stress rating only and functional # PIN ASSIGNMENT (Front View) 168-PIN DIMM | | _ | III III II | 1 1111 1111 1111 1111 LI | | | _ | | |-----|--------|------------|--------------------------|-----|-------|-----|-------| | Pin | Name | Pin | Name | Pin | Name | Pin | Name | | 1 | Vss | 43 | Vss | 85 | Vss | 127 | Vss | | 2 | DQ0 | 44 | DU | 86 | DQ32 | 128 | CKE0 | | 3 | DQ1 | 45 | S2# | 87 | DQ33 | 129 | S3# | | 4 | DQ2 | 46 | DQMB2 | 88 | DQ34 | 130 | DQMB6 | | 5 | DQ3 | 47 | DQMB3 | 89 | DQ35 | 131 | DQMB7 | | 6 | Vcc | 48 | DU | 90 | Vcc | 132 | RFU | | 7 | DQ4 | 49 | Vcc | 91 | DQ36 | 133 | Vcc | | 8 | DQ5 | 50 | NC | 92 | DQ37 | 134 | NC | | 9 | DQ6 | 51 | NC | 93 | DQ38 | 135 | NC | | 10 | DQ7 | 52 | NC | 94 | DQ39 | 136 | NC | | 11 | DQ8 | 53 | NC | 95 | DQ40 | 137 | NC | | 12 | Vss | 54 | Vss | 96 | Vss | 138 | Vss | | 13 | DQ9 | 55 | DQ16 | 97 | DQ41 | 139 | DQ48 | | 14 | DQ10 | 56 | DQ17 | 98 | DQ42 | 140 | DQ49 | | 15 | DQ11 | 57 | DQ18 | 99 | DQ43 | 141 | DQ50 | | 16 | DQ12 | 58 | DQ19 | 100 | DQ44 | 142 | DQ51 | | 17 | DQ13 | 59 | Vcc | 101 | DQ45 | 143 | Vcc | | 18 | Vcc | 60 | DQ20 | 102 | Vcc | 144 | DQ52 | | 19 | DQ14 | 61 | NC | 103 | DQ46 | 145 | NC | | 20 | DQ15 | 62 | NC | 104 | DQ47 | 146 | NC | | 21 | NC | 63 | CKE1 | 105 | NC | 147 | NC | | 22 | NC | 64 | Vss | 106 | NC | 148 | Vss | | 23 | Vss | 65 | DQ21 | 107 | Vss | 149 | DQ53 | | 24 | NC | 66 | DQ22 | 108 | NC | 150 | DQ54 | | 25 | NC | 67 | DQ23 | 109 | NC | 151 | DQ55 | | 26 | Vcc | 68 | Vss | 110 | Vcc | 152 | Vss | | 27 | WE# | 69 | DQ24 | 111 | CAS# | 153 | DQ56 | | 28 | DQMB0 | 70 | DQ25 | 112 | DQMB4 | 154 | DQ57 | | 29 | QQMB1 | 71 | DQ26 | 113 | DQMB5 | 155 | DQ58 | | 30 | SO# | 72 | DQ27 | 114 | S1# | 156 | DQ59 | | 31 | DU | 73 | Vcc | 115 | RAS# | 157 | Vcc | | 32 | Vss | 74 | DQ28 | 116 | Vss | 158 | DQ60 | | 33 | A0 | 75 | DQ29 | 117 | A1 | 159 | DQ61 | | 34 | A2 | 76 | DQ30 | 118 | A3 | 160 | DQ62 | | 35 | A4 | 77 | DQ31 | 119 | A5 | 161 | DQ63 | | 36 | A6 | 78 | Vss | 120 | A7 | 162 | Vss | | 37 | A8 | 79 | CK2 | 121 | A9 | 163 | CK3 | | 38 | A10/AP | 80 | NC | 122 | BA0 | 164 | NC | | 39 | RFU | 81 | NC | 123 | RFU | 165 | SA0 | | 40 | Vcc | 82 | SDA | 124 | Vcc | 166 | SA1 | | 41 | Vcc | 83 | SCL | 125 | CK1 | 167 | SA2 | | 42 | CK0 | 84 | Vcc | 126 | RFU | 168 | Vcc | operation of the device at or beyond these conditions is not implied. Exposure to these conditions for extended periods may affect reliability. ## CAPACITANCE: (This parameter is sampled. VCC = +3.3V m 0.3V; f = 1 MHz) | Parameter | Symbol | M | ax | Units | |----------------------------------------------------|-----------------|------|------|-------| | | | 16MB | 32MB | | | Input Capacitance: A0 - A10, BAO, RAS#, CAS#, WE#, | C <sub>I1</sub> | 45 | 88 | pF | | Input Capacitance: S0#-S3#, CK0-CK3 | C <sub>I2</sub> | 25 | 25 | pF | | Input Capacitance: CKE0, CKE1, | C <sub>I3</sub> | 45 | 45 | pF | | Input Capacitance: DQMB0#, DQMB7 | C <sub>I4</sub> | 8 | 14 | pF | | Input Capacitance: SQL, SA0-SA2 | C <sub>I5</sub> | 6 | 6 | pF | | Input/Output Capacitance: DQ0-DQ63, SDA | C <sub>IO</sub> | 10 | 15 | pF | 1 ## DC ELECTRICAL CHARACTERISTICS AND RECOMMENDED OPERATING CONDITIONS: | Parameter | Symbol | Min | Max | Units | |-----------------------------------------------------------|-----------------|------|----------|-------| | Supply Voltage | Vcc/Vccq | 3.0 | 3.6 | V | | Input High (Logic 1) Voltage, All inputs | V <sub>IH</sub> | 2.0 | Vcc + .3 | V | | Input Low (Logic 0) Voltage, All inputs | $V_{IL}$ | -0.3 | 0.8 | V | | Input Leakage Current Any input = 0V ≤ VIN ≤ Vcc | l <sub>l</sub> | -10 | 10 | uA | | All other pins not under test = 0V | l <sub>2</sub> | -20 | 20 | | | | $I_3$ | -30 | 30 | | | Output Leakage Current DQs are disabled; 0V ≤ VOUT ≤ VccQ | l <sub>oz</sub> | -20 | 20 | uA | | Output High Voltage (I <sub>OUT</sub> = -4 mA) | V <sub>OH</sub> | 2.4 | | V | | Output Low Voltage (I <sub>OUT</sub> = 4 mA) | $V_{OL}$ | | 0.4 | V | ## ICC OPERATING CONDITIONS AND MAXIMUM LIMITS: Vcc = 3.3V ± 10%V, Temp. = 25° to 70 °C | Supply Current | | Symbol | · | -8A | -10 | -12 | Units | Notes | |-------------------------------------------------------|------------|--------|------|------|------|------|-------|---------| | OPERATING CURRENT: ACTIVE mode, burst = 1, | CL = 2 | Icc1 | 16MB | 840 | 800 | 720 | mA | 1, 2, 3 | | READ or WRITE, tRC > tRC (MIN), one bank active, | | | 32MB | 1680 | 1600 | 1440 | | ., _, o | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | CL = 3 | Icc1 | 16MB | 880 | 840 | 760 | mA | 1, 2, 3 | | | | | 32MB | 1760 | 1680 | 1520 | | , , | | STANDBY CURRENT: POWER-DOWN mode, CKE | tCK = | Icc2 | 16MB | 40 | 24 | 24 | mA | | | = LOW, no accesses in progress | 15ns | | 32MB | 80 | 48 | 48 | | | | | CLK = | Icc2 | 16MB | 40 | 16 | 16 | mA | | | | LOW | | 32MB | 80 | 32 | 32 | | | | STANDBY CURRENT: CS# = HIGH, CKE = HIGH, | | Icc3 | 16MB | 280 | 280 | 280 | mΑ | 3, 4 | | tCK = 15ns, both banks idle | | | 32MB | 560 | 560 | 560 | | | | STANDBY CURRENT: CS# = HIGH, CKE = HIGH, t | CK = 15ns, | Icc4 | 16MB | 280 | 280 | 280 | mA | 3, 4 | | both banks active after tRCD met, no accesses in prog | ress. | | 32MB | 560 | 560 | 560 | | | | OPERATING CURRENT: BURST mode after tRCD | CL = 2 | Icc5 | 16MB | 1160 | 1120 | 1040 | mA | 1, 2, 3 | | met, continuous burst, READ, WRITE, tCK ≥ tCK. | | | 32MB | 2320 | 2240 | 2080 | | | | MIN, other bank active | CL = 3 | Icc5 | 16MB | 1240 | 1200 | 1120 | mA | 1, 2, 3 | | | | | 32MB | 2480 | 2400 | 2240 | | | | AUTO REFRESH CURRENT tRC ≥ tRC (MIN) | CL = 2 | Icc6 | 16MB | 960 | 920 | 840 | mA | 1, 2, 3 | | | | | 32MB | 1920 | 1840 | 1680 | | | | | CL = 3 | Icc6 | 16MB | 1000 | 960 | 880 | mA | 1, 2, 3 | | | | | 32MB | 2000 | 1920 | 1760 | | | # NOTES: - 1. Icc is dependent on output loading and cycle rates. Specified values are obtained with minimum cycle time and the outputs open. - 2. The lcc current will decrease as the CAS latency is reduced. This is because maximum cycle rate is slower as CAS latency is reduced. - 3. Address transitions average one transition every 30ns. - 4. Other input signals are allowed to transition no more than once in any 30ns period. # AC ELECTRICAL CHARACTERISTICS: $Vcc = 3.3V \pm 10\%V$ , Temp. = $25^{\circ}$ to $70^{\circ}C$ (CL = CAS Latency) | AC CHARACTERISTICS | | -8A | -8A | -10 | -10 | -12 | -12 | | | |---------------------------------------------|------|-----|-----|-----|-----|-----|-----|-------|-------| | PARAMETER | SYM | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | Access time from CLK (positive edge) CL = 3 | tAC | | 6 | | 7.5 | | 9 | ns | | | Access time from CLK (positive edge) CL = 2 | tAC | | N/A | | 9 | | 10 | ns | | | Address hold time | tAH | 1 | | 1 | | 1.5 | | ns | | | Address setup time | tAS | 2 | | 3 | | 3 | | ns | | | CLK high level width | tCH | 3 | | 3.5 | | 4 | | ns | | | CLK low level width | tCL | 3 | | 3.5 | | 4 | | ns | | | Clock cycle time CL = 3 | tCK | 8 | | 10 | | 12 | | ns | | | Clock cycle time CL = 2 | tCK | 12 | | 15 | | 18 | | ns | | | CKE hold time | tCKH | 1 | | 1 | | 1.5 | | ns | | | CKE setup time | tCKS | 2 | | 3 | | 3 | | ns | | | CS#, RAS#, CAS#, WE#, DQM hold time | tCMH | 1 | | 1 | | 1.5 | | ns | | | CS#, RAS#, CAS#, WE#, DQM setup time | tCMS | 2 | | 3 | | 3 | | ns | | | Data-in hold time | tDH | 1 | | 1 | | 1.5 | | ns | | | Data-in setup time | tDS | 2 | | 3 | | 3 | | ns | | | Data-out high impedance time | tHZ | | 9 | | 9 | | 9 | ns | 1 | | Data-out low impedance time | tLZ | 2 | | 2 | | 2 | | ns | | | AC CHARACTERISTICS | | -8A | -8A | -10 | -10 | -12 | -12 | | | |--------------------------------------------------|------|-----|-----|-----|-----|-----|-----|-------|-------| | PARAMETER | SYM | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | Data-out hold time | tOH | 3 | | 3 | | 3 | | ns | | | ACTIVE to PRECHARGE command period | tRAS | 50 | 16K | 60 | 16K | 72 | 16K | ns | | | AUTO REFRESH and ACTIVE to ACTIVE command period | tRC | 80 | | 96 | | 100 | | ns | | | ACTIVE to READ or WRITE delay | tRCD | 30 | | 30 | | 30 | | ns | | | Refresh period (4096 cycles) tT = 1ns. | tREF | | 64 | | 64 | | 64 | ns | | | PRECHARGE command period | tRP | 30 | | 30 | | 30 | | ns | | | ACTIVE bank A to ACTIVE bank B command | tRRD | 20 | | 20 | | 24 | | ns | | | period | | | | | | | | | | | Transition time | tΤ | 1 | 30 | 1 | 30 | 1 | 30 | ns | | | Write recovery time | tWR | 20 | | 20 | | 24 | | ns | | | Exit SELF REFRESH to ACTIVE command | tXSR | 80 | | 96 | | 100 | | ns | | #### NOTES: - tHZ defines the time at which the output achieves the open circuit condition; it is not a reference to Voh or Vol. The last valid data element will meet tOH before going high-Z. - 2. \* See -8 Speed Options Chart on page 2. ## AC ELECTRICAL CHARACTERISTICS: Vcc = 3.3V ± 10%V, Temp. = 25° to 70°C (CL = CAS Latency) | SYM | -8A | -10 | -12 | UNITS | NOTES | |-------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | tCCD | 1 | 1 | 1 | tCK | 1 | | tCKED | 1 | 1 | 1 | tCK | 2 | | tPED | 1 | 1 | 1 | tCK | 2 | | tDQD | 0 | 0 | 0 | tCK | 1 | | tDQM | 0 | 0 | 0 | tCK | 1 | | tDQZ | 2 | 2 | 2 | tCK | 1 | | tDWD | 0 | 0 | 0 | tCK | 1 | | tDAL | 4 | 4 | 4 | tCK | 3 | | tDPL | 1 | 1 | 1 | tCK | | | tBDL | 0 | 0 | 0 | tCK | 1 | | tCDL | 1 | 1 | 1 | tCK | 1 | | tRDL | 1 | 1 | 1 | tCK | 1 | | tMRD | 2 | 2 | 2 | tCK | 1 | | tROH | 3 | 3 | 3 | tCK | 1 | | tROH | 2 | 2 | 2 | tCK | 1 | | | tCCD tCKED tPED tDQD tDQM tDQZ tDWD tDAL tDPL tBDL tCDL tMRD tROH | tCCD 1 tCKED 1 tPED 1 tDQD 0 tDQM 0 tDQZ 2 tDWD 0 tDAL 4 tDPL 1 tBDL 0 tCDL 1 tMRD 2 tROH 3 | tCCD 1 1 tCKED 1 1 tPED 1 1 tDQD 0 0 tDQM 0 0 tDQZ 2 2 tDWD 0 0 tDAL 4 4 tDPL 1 1 tBDL 0 0 tCDL 1 1 tRDL 1 1 tMRD 2 2 tROH 3 3 | tCCD 1 1 1 tCKED 1 1 1 tPED 1 1 1 tDQD 0 0 0 tDQM 0 0 0 tDQZ 2 2 2 tDWD 0 0 0 tDAL 4 4 4 tDPL 1 1 1 tBDL 0 0 0 tCDL 1 1 1 tRDL 1 1 1 tMRD 2 2 2 tROH 3 3 3 | tCCD 1 1 1 tCK tCKED 1 1 1 tCK tPED 1 1 1 tCK tDQD 0 0 0 tCK tDQM 0 0 0 tCK tDQZ 2 2 2 tCK tDWD 0 0 0 tCK tDAL 4 4 4 tCK tDPL 1 1 1 tCK tBDL 0 0 0 tCK tCDL 1 1 1 tCK tRDL 1 1 1 tCK tRDL 1 1 1 tCK tROH 3 3 3 tCK | #### NOTES: - 1. Clocks required specified by JEDEC functionality and not dependent on any timing parameter. - 2. Timing actually specified by tCKS, clock(s) specified as a reference only at a minimum cycle rate. - 3. Timing actually specified by tWR plus tRP clock(s) specified as a reference only at a minimum cycle rate. **SERIAL PRESENCE-DETECT OPERATION -** This module incorporates Serial Presence-Detect (SPD) . The SPD function is implemented using a 2,048 bit EEPROM, containing 256 bytes of nonvolatile storage. The first 128 bytes can be programmed by SpecTek to identify the module type and various DRAM organization and timing parameters. The remaining 128 bytes of storage are available for use by the customer. System READ/WRITE operations between the master (system logic) and the slave EEPROM device (DIMM) occur via a standard IIC bus using the DIMM's SCL (clock) and SDA (data) signals, together with SA(2:0), which provide 8 unique DIMM/EEPROM addresses. **SPD CLOCK AND DATA CONVENTIONS -** Data states on the SDA line can change only during SCL LOW. SDA state changes during SCL HIGH are reserved for indicating start and stop conditions (Figures 1 and 2). **SPD START CONDITION -** All commands are preceded by the start condition, which is a HIGH to LOW transition of SDA when SCL is HIGH. The serial PD device continuously monitors the SDA and SCL lines for the start condition and will not respond to any command until this condition has been met. **SPD STOP CONDITION -** All communications are terminated by a stop condition, which is a LOW to HIGH transition of SDA when SCL is HIGH. The stop condition also places the serial PD device into standby power mode. **SPD ACKNOWLEDGE** - Acknowledge is a software convention used to indicate successful data transfers. The transmitting device, either master or slave, will release the bus after transmitting eight bits of data (Figure 3). The PD device will always respond with an acknowledge after recognition of a start condition and its slave address. If both the device and a write operation have been selected, the PD device will respond with an acknowledge after the receipt of each subsequent eight bit word. In the read mode the PD device will transmit eight bits of data, release the SDA line and monitor the line for an acknowledge. If an acknowledge is not detected, the slave will terminate further data transmissions and await the stop condition to return to standby power mode. ## SERIAL PRESENCE-DETECT EEPROM DC OPERATING CONDITIONS (VCC = +3.3V + 0.3V) | PARAMETER/CONDITION | Symbol | MIN | MAX | Units | Notes | |-----------------------------------------------------------|-----------------|----------|----------|-------|-------| | Supply Voltage | Vcc | 3.0 | 3.6 | V | | | Input High (Logic 1) Voltage, all inputs | V <sub>IH</sub> | Vcc x .7 | Vcc x .5 | V | | | Input Low (Logic 0) Voltage, all inputs | V <sub>IL</sub> | -1.0 | Vcc x .3 | V | | | OUTPUT LOW VOLTAGE, I <sub>OUT</sub> =3mA | V <sub>OL</sub> | | 0.4 | V | | | INPUT LEAKAGE CURRENT, V <sub>IN =</sub> GND to Vcc | ILI | | 10 | μΑ | | | OUTPUT LEAKAGE CURRENT, V <sub>OUT</sub> = GND to Vcc | I <sub>LO</sub> | | 10 | μΑ | | | STANDBY CURRENT SCL=SDA=Vcc -0.3V, All other inputs = GND | I <sub>SB</sub> | | 30 | μΑ | | | or 3.3V +10% | | | | | | | POWER SUPPLY CURRENT SCL clock frequency = 100 KHz | Icc | | 2 | μΑ | | ## SERIAL PRESENCE-DETECT EEPROM AC OPERATING CONDITIONS (VCC = +3.3V + 0.3V) | AC CHARACTERISTICS | | | | | | |-----------------------------------------------------|---------------------|-----|-----|-------|-------| | PARAMETER/CONDITION | Symbol | MIN | MAX | Units | Notes | | SCL LOW to SDA data-out valid | <sup>t</sup> AA | 0.3 | 3.5 | μs | | | Ildle bus time before a transition can start | <sup>t</sup> BUF | 4.7 | | μs | | | Data-out hold time | <sup>t</sup> DH | 300 | | ns | | | SDA and SCL fall time | <sup>t</sup> F | | 300 | ns | | | Data-in hold time | 'HD:DAT | 0 | | μs | | | Start condition hold time | 'HD:STA | 4 | | μs | | | Clock HIGH period | <sup>t</sup> HIGH | 4 | | μs | | | Noise suppresssion time constant at SCL, SDA inputs | t <sub>l</sub> | | 100 | ns | | | Clock LOW period | <sup>t</sup> LOW | 4.7 | | μs | | | SDA and SCL rise time | <sup>t</sup> R | | 1 | μs | | | SCL clock frequency | <sup>t</sup> SCL | | 100 | KHz | | | Data-in setup time | <sup>™</sup> SU:DAT | 250 | | ns | | | Start condition setup time | SU:STA | 4.7 | | μs | | | Stop condition setup time | ¹SU:STO | 4.7 | | μs | | | WRITE cycle time | <sup>t</sup> WR | | 10 | ms | 1 | #### NOTES: <sup>1.</sup> The SPD EEPROM WRITE cycle time (\(^1\)WR) is the time from a valid stop condition of a WRITE sequence to the end of the EEPROM internal erase/program cycle. During the WRITE cycle the EEPROM bus interface circuit is disabled, SDA remains HIGH due to pull-up resistor, and the EEPROM does not respond to its slave address. Figure 1 DATA VALIDITY