**AD5263** ### **FEATURES** 4-Channel 256-Position End-to-End Resistance 20k, 50k, 200k $\Omega$ Pin Selectable SPI or I<sup>2</sup>C Compatible Interface Two Package Address Decode Pins AD0 and AD1 Low Temperature Coefficient 30ppm/°C Wide Operating Temperature Range -40 to 125°C +5 to +15V Single-Supply; ±7.5V Dual-Supply Operation #### **APPLICATIONS** Mechanical Potentiometer Replacement Optical Network Adjustment Instrumentation: Gain, Offset Adjustment Stereo Channel Audio Level Control Automotive Electronics Adjustment Programmable Voltage to Current Conversion Programmable Filters, Delays, Time Constants Line Impedance Matching Low Resolution DAC Replacement Motor Control ### **GENERAL DESCRIPTION** The AD5263 is the industries first guad channel, 256 position, digital potentiometer<sup>1</sup> with a selectable digital interface. These devices perform the same electronic adjustment function as mechanical potentiometers or variable resistors with enhanced resolution, solid-state reliability, and superior low temperature coefficient performance. Each channel of the AD5263 contains a fixed resistor with a wiper contact that taps the fixed resistor value at a point determined by a digital code loaded into the 3-wire SPI or 2-wire I2C compatible serialinput register. The resistance between the wiper and either end point of the fixed resistor varies linearly with respect to the digital code transferred into the RDAC latch. The variable resistor offers a completely programmable value of resistance, between the A terminal and the wiper or the B terminal and the wiper. The fixed A to B terminal resistance of 20k, 50k or $200k\Omega$ has a nominal temperature coefficient of 30 ppm/°C. Unlike the majority of the digital potentiometers in the market, these devices can operate up to +15V or ±7.5V. The AD5263 is available in narrow body TSSOP-24. All parts are guaranteed to operate over the automotive temperature range of -40°C to +125°C. ### NOTE 1. The terms digital potentiometer, VR, and RDAC are used interchangeably. R<sub>WA</sub> and R<sub>WB</sub> vs. Code # | $V_A = +V_{DD}$ , $V_B = 0V$ , $-40^{\circ}C < T_A < +12$<br>Parameter | Symbol | Conditions | Min | Typ <sup>1</sup> | Max | Units | |------------------------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------|---------|------------------|----------|--------| | DC CHARACTERISTICS RHEOSTAT MOD | E Specifications | apply to all VRs | | | | | | Resistor Differential NL <sup>2</sup> | R-DNL | R <sub>WB</sub> , V <sub>A</sub> =NC | -1 | ±1/4 | +1 | LSB | | Resistor Nonlinearity <sup>2</sup> | R-INL | R <sub>WB</sub> , V <sub>A</sub> =NC | -2 | ±1/2 | +2 | LSB | | Nominal resistor tolerance <sup>3</sup> | $\DeltaR_AB$ | T <sub>A</sub> = 25°C | -30 | | 30 | % | | Resistance Temperature Coefficient | ΔR <sub>AB</sub> /ΔT | Wiper = No Connect | | 30 | | ppm/°C | | Wiper Resistance | R <sub>W</sub> | $I_W = 1 \text{ V/R}_{AB}, V_{DD} = +5\text{V}$ | | 50 | 100 | Ω | | DC CHARACTERISTICS POTENTIOMETE | R DIVIDER MODE | Specifications apply to all VRs | | | | | | Resolution | N | | | | 8 | Bits | | Differential Nonlinearity <sup>4</sup> | DNL | | -1 | ±1/4 | +1 | LSB | | Integral Nonlinearity <sup>4</sup> | INL | | -2 | ±1/2 | +2 | LSB | | Voltage Divider Temperature Coefficient | $\Delta V_W/\Delta T$ | Code = 80 <sub>H</sub> | | 5 | 0 | ppm/°C | | Full-Scale Error | V <sub>WFSE</sub> | Code = FFH | _2<br>0 | -1 | +0 | LSB | | Zero-Scale Error | V <sub>WZSE</sub> | Code = 00 <sub>H</sub> | 0 | +1 | +2 | LSB | | RESISTOR TERMINALS | | | | | | _ | | Voltage Range <sup>5</sup> | $V_{A,B,W}$ | | Vss | | $V_{DD}$ | V | | Capacitance <sup>6</sup> Ax, Bx | C <sub>A,B</sub> | f = 1 MHz, measured to GND, Code = 80 <sub>H</sub> | | TBD | | pF_ | | Capacitance <sup>6</sup> Wx | C <sub>W</sub> | f = 1 MHz, measured to GND, Code = 80 <sub>H</sub> | | TBD | | pF | | Common-Mode Leakage | Ісм | $V_A = V_B = V_{DD} / 2$ | | 1 1 | | nA nA | | DIGITAL INPUTS | | | | | | | | Input Logic High | V <sub>IH</sub> | | 2.4 | | | V | | Input Logic Low | V <sub>IL</sub> | | | | 8.0 | V | | Input Logic High | V <sub>IH</sub> | $V_L = +3V, V_{SS} = 0V$ | 2.1 | | 0.0 | V | | Input Logic Low | V <sub>IL</sub> | $V_L = +3V$ , $V_{SS} = 0V$ | | | 0.6 | V | | Input Current | | V <sub>IN</sub> = 0V or +5V | | - | ±1 | μA | | Input Capacitance <sup>6</sup> | C <sub>IL</sub> | | | 5 | | pF | | DIGITAL Output | | | | | | | | 01, 02 | Vон | I <sub>OH</sub> =0.4mA, I <sup>2</sup> C Mode | 2.4 | | 5.5 | V | | 01, 02 | V <sub>OL</sub> | I <sub>OL</sub> =-1.6mA, I <sup>2</sup> C Mode | 0 | | 0.4 | V | | SDO | V <sub>OL</sub> | I <sub>OL</sub> = -6mA | | | 0.6 | V | | SDO | V <sub>OL</sub> | lo <sub>L</sub> = -3mA | | | 0.4 | V | | Three-State Leakage Current | l <sub>OZ</sub> | V <sub>IN</sub> = 0V or +5V | | | ±1 | μA | | Output Capacitance <sup>6</sup> | C <sub>OZ</sub> | | | 3 | 8 | pF | | POWER SUPPLIES | | | | | | | | Logic Supply | V <sub>L</sub> | | 2.7 | | 5.5 | V | | Power Single-Supply Range | V <sub>DD RANGE</sub> | | 4.5 | | 16.5 | V | | Power Dual-Supply Range | V <sub>DD/SS</sub> RANGE | | ±4.5 | | ±7.5 | V | | Logic Supply Current | l <sub>L</sub> | V <sub>L</sub> = +5V | | | 60 | μA | | Positive Supply Current | I <sub>DD</sub> | $V_{IH} = +5V \text{ or } V_{IL} = 0V$ | | | 1 | μΑ | | Negative Supply Current | I <sub>SS</sub> | V <sub>SS</sub> = -5V | | | 1 | μA | | Power Dissipation <sup>9</sup> | P <sub>DISS</sub> | $V_{IH} = +5V \text{ or } V_{IL} = 0V, V_{DD} = +5V, V_{SS} = -5V$ | | 0,000 | 0.6 | mW | | Power Supply Sensitivity | PSS | $\Delta V_{DD} = +5V \pm 10\%$ | 1 | 0.002 | 0.01 | %/% | | DYNAMIC CHARACTERISTICS <sup>6, 10</sup> | | | | | | | | Bandwidth –3dB | BW | $R_{AB} = 20k/50k/200k\Omega$ | | 400/TBD/TBD | | KHz | | Total Harmonic Distortion | THD <sub>W</sub> | $V_A = 1 \text{Vrms}, V_B = 0 \text{V}, f = 1 \text{KHz}, R_{AB} = 20 \text{K}\Omega$ | | 0.05 | | % | | V <sub>W</sub> Settling Time | t <sub>S</sub> | $V_A$ = 10V, $V_B$ =0V, ±1 LSB error band | | 2 | | μs | | Resistor Noise Voltage | e <sub>N_WB</sub> | $R_{WB} = 10K\Omega$ , $f = 1KHz$ , $RS = 0$ | | 9 | | nV√Hz | # **AD5263** ## ELECTRICAL CHARACTERISTICS 20k, 50k, 200k $\Omega$ VERSION ( $V_{DD} = +5V$ , $V_{SS} = -5V$ , $V_{L} = +5V$ , $V_A = +V_{DD}$ , $V_B = 0V$ , $-40^{\circ}C < T_A < +125^{\circ}C$ unless otherwise noted.) **Parameter Symbol Conditions** Typ<sup>1</sup> Max Units SPI INTERFACE TIMING CHARACTERISTICS applies to all parts (Notes 6,10) Clcok Frequency 25 MHz Input Clock Pulse Width $t_{CH}, t_{CL}$ Clock level high or low 20 ns Data Setup Time 10 $t_{DS}$ ns Data Hold Time 10 ns $t_{DH}$ **CS** Setup Time 15 tcss ns CS High Pulse Width 20 tcsw CLK Fall to CS Fall Hold Time 0 t<sub>CSH0</sub> ns CLK Fall to CS Rise Hold Time 0 t<sub>CSH1</sub> ns CS Rise to Clock Rise Setup 10 t<sub>CS1</sub> ns Reset Pulsewidth 5 ns I<sup>2</sup>C INTERFACE TIMING CHARACTERISTICS applies to all parts(Notes 6,12) SCL Clock Frequency 400 KHz $f_{SCL}$ $t_{\rm BUF}$ Bus free time between STOP & START t1 1.3 μs $t_{\text{HD;STA}}$ Hold Time (repeated START) t2 0.6 After this period the first clock pulse is generated μs t3 t<sub>LOW</sub> Low Period of SCL Clock 1.3 us $t_{\mbox{\scriptsize HIGH}}$ High Period of SCL Clock t4 0.6 50 us t<sub>SU:STA</sub> Setup Time For START Condition t5 0.6 t<sub>HD:DAT</sub> Data Hold Time t6 0.9 μs t<sub>SU:DAT</sub> Data Setup Time t7 100 ns t<sub>F</sub> Fall Time of both SDA & SCL signals t8 300 ns t<sub>R</sub> Rise Time of both SDA & SCL signals t9 300 ns t<sub>SU:STO</sub> Setup time for STOP Condition t10 0.6 μs ## NOTES: - Typicals represent average readings at +25°C and V<sub>DD</sub> = +5V, V<sub>SS</sub> = -5V. - 2. Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic. I<sub>W</sub> = V<sub>DD</sub>/R for both V<sub>DD</sub>=+5V, V<sub>SS</sub>=-5V. - 3. V<sub>AB</sub> = V<sub>DD</sub>, Wiper (V<sub>W</sub>) = No connect - INL and DNL are measured at V<sub>W</sub> with the RDAC configured as a potentiometer divider similar to a voltage output D/A converter. VA = V<sub>DD</sub> and V<sub>B</sub> = 0V. DNL specification limits of ±1LSB maximum are Guaranteed Monotonic operating conditions. - 5. Resistor terminals A, B, W have no limitations on polarity with respect to each other. - Guaranteed by design and not subject to production test. - 7. Measured at the Ax terminals. All Ax terminals are open circuited in shutdown mode. - 8. Worst case supply current consumed when input all logic-input levels set at 2.4V, standard characteristic of CMOS logic. - P<sub>DISS</sub> is calculated from (I<sub>DD</sub> x V<sub>DD</sub>). CMOS logic level inputs result in minimum power dissipation. - 10. All dynamic characteristics use $V_{DD} = +5V$ , $V_{SS} = -5V$ , $V_{L} = +5V$ . - Measured at a V<sub>W</sub> pin where an adjacent V<sub>W</sub> pin is making a full-scale voltage change. - 12. See timing diagram for location of measured values. All input control voltages are specified with t<sub>R</sub>=t<sub>F</sub>=2ns(10% to 90% of +3V) and timed from a voltage level of 1.5V. Switching characteristics are measured using V<sub>L</sub> = +5V. - 13. Propagation delay depends on value of V<sub>DD</sub>, R<sub>L</sub>, and C<sub>L</sub>. - 14. The AD5263 contains 5,184 transistors. Die Size: 108mil x 198mil, 21,384sq. mil. **AD5263** #### NOTES ## **CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD5263 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. <sup>1.</sup> Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating, functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum terminal current is bounded by the maximum current handling of the switches, maximum power dissipation of the package, and maximum applied voltage across any two of the A, B, and W terminals at a given resistance <sup>3.</sup> Package Power Dissipation (T<sub>JMAX</sub>-T<sub>A</sub>)/ θ<sub>JA</sub> # **AD5263** | AD52 | 263 PIN CON | IFIGURATIO | N | 8 | GND | Ground | |------|----------------------|--------------|--------------------------------------------|----|-------------|---------------------------------------------------------------------| | | | | ٦ | 9 | DIS | Digital Interface Select (SPI/I <sup>2</sup> C | | | B1 [1 | | 24 B2 | | | Select); SPI when DIS='0', I <sup>2</sup> C | | | A1 2 | 2 | 23 A2 | | | when DIS='1' | | | W1 3 | 3 | 22 W2 | 10 | $V_{LOGIC}$ | Logic Supply Voltage, needs to be same voltage as the digital logic | | | B3 4 | AD5263 | 21 B4 | | | controlling the AD5263. | | | A3 5 | TSSOP-24 | 20 A4 | 11 | SDI/SDA | SDI = 3-wire Serial Data Input/ SDA | | | W3 6 | 5 | 19 W4 | | | = 2-wire Serial Data Input/Output | | | V <sub>DD</sub> [7 | | | 12 | CLK/SCL | Serial Clock Input | | | $V_{DD}$ 7 | 4 | 18 V <sub>SS</sub> | 13 | CS/AD0 | Chip Select / I <sup>2</sup> C Compatabile | | | GND 8 | 3 | 17 NC/O2 | | | Device Address Bit 0 | | | DIS 9 | ) | 16 SDO/O1 | 14 | RS/AD1 | RESETB/I <sup>2</sup> C Compatabile Device | | | | | | | | Address Bit 1 | | | V <sub>LOGIC</sub> 1 | <u>0</u> | 15 SHDN | 15 | SHDN | Shutdown Ties wiper to terminal | | | SDI/SDA 1 | 1 | 14 RS/AD1 | | | A, opens terminal B | | | CLK/SCL 1 | 2 | 13 CS/AD0 | 16 | SDO/01 | Serial Data Output, Open Drain transistor requires pull-up | | | | | | | | resistor/Digital Output O1, can be | | TABI | <b>LE VII</b> : AD52 | 63 PIN Desc | riptions | | | used to drive external logic | | Pin | Name | Description | on | 17 | NC/O2 | No Connection/Digital Output O2, | | 1 | B1 | Resistor ter | minal B1 | | | can be used to drive external logic | | 2 | A1 | Resistor ter | minal A1 (ADDR=00) | 18 | $V_{SS}$ | Negative power supply, specified | | 3 | W1 | Wiper term | | | | for operation from 0 to -5V. | | 4 | В3 | Resistor ter | | 19 | W4 | Wiper terminal W4 (ADDR=11) | | 5 | A3 | Resistor ter | | 20 | A4 | Resistor terminal A4 | | 6 | W3 | | inal W3 (ADDR=10) | 21 | B4 | Resistor terminal B4 | | 7 | $V_{DD}$ | | wer supply, specified for | 22 | W2 | Wiper terminal W2 (ADDR=01) | | • | י טט | . 00.0.10 po | 55, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6, 6, | | 4.0 | D': ( | | 7 | $V_{DD}$ | Positive power s<br>+5V to +15V ope | | 101 | 22<br>23<br>24 | W2<br>A2<br>B2 | Resisto | erminal W2 (ADI<br>or terminal A2<br>or terminal B2 | OR=01) | |-------|----------|-------------------------------------|------|---------|----------------|----------------|-------------|-----------------------------------------------------|--------| | Madal | | l n | Tomp | Dookogo | | akaga | # Dorto non | Top Morle* | ٦ | | Model | $R_{AB}$ | Temp | Package | Package | # Parts per | Top Mark* | |--------------------|-------------|------------|-------------|---------|-------------|------------| | | $(k\Omega)$ | | Description | Option | Container | | | AD5263BRU20 | 20 | -40/+125°C | TSSOP-24 | RU-24 | 62 | AD5263B20 | | AD5263BRU20-REEL7 | 20 | -40/+125°C | TSSOP-24 | RU-24 | 1,000 | AD5263B20 | | AD5263BRU50 | 50 | -40/+125°C | TSSOP-24 | RU-24 | 62 | AD5263B50 | | AD5263BRU50-REEL7 | 50 | -40/+125°C | TSSOP-24 | RU-24 | 1,000 | AD5263B50 | | AD5263BRU200 | 200 | -40/+125°C | TSSOP-24 | RU-24 | 62 | AD5263B200 | | AD5263BRU200-REEL7 | 200 | -40/+125°C | TSSOP-24 | RU-24 | 1,000 | AD5263B200 | <sup>\*</sup>Line 1 contains part number, line 2 contains ADI logo followed by the end-to-end resistance, line 3 contains date code YWW. # SPI Compatible Digital Interface (DIS='0') Table I. AD5263 Serial-Data Word Format | ADDR | | DATA | | | | | | | | |---------|-----------|------|-----------|-----------|-----------|------------|----|----|---------| | B9 | <b>B8</b> | B7 | <b>B6</b> | <b>B5</b> | <b>B4</b> | <b>B</b> 3 | B2 | B1 | B0 | | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | MSB | | | | | | | LSB | | $2^{9}$ | | 27 | | | | | | | $2^{0}$ | Figure 1a. AD5263 Timing Diagram( $V_A = 5V$ , $V_B = 0V$ , $V_W = V_{OUT}$ ) Figure 1b. Detailed Timing Diagram( $V_A = 5V$ , $V_B = 0V$ , $V_W = V_{OUT}$ ) # I<sup>2</sup>C Compatible Digital Interface (DIS='1') | ıa | ble | IIA. | vvrit | e Mo | ode | | | | | | | | | | | | | | | | | | | | | | | | |----|--------------------|------|-------|------|-----|-------------|-------|-----|-------|-------|--------|--------|--------|--------|---|-----|---|------|--------|--------|--------|--------|--------|--------|--------|-----|---|---| | S | 0 | 1 | 0 | 1 | 1 | A<br>D<br>1 | A D 0 | W | A | х | A<br>1 | A<br>0 | R<br>S | S<br>D | 0 | 0 2 | X | A | D<br>7 | D<br>6 | D<br>5 | D<br>4 | D<br>3 | D<br>2 | D<br>1 | 0 0 | A | Р | | | Slave Address Byte | | | | | | | Ins | truct | ion E | Byte | | | | | | | Data | Byte | ; | | | | | | | | | | Та | <b>Table IIB.</b> I <sup>2</sup> C Read Mode Data Word Format | | | | | | | | | | | | | | | | | | | |----|---------------------------------------------------------------|---|---|---|---|---|-------------|---|---|--------|--------|--------|--------|--------|--------|--------|----|---|---| | s | 0 | 1 | 0 | 1 | 1 | 0 | A<br>D<br>0 | R | A | D<br>7 | D<br>8 | D<br>5 | D<br>4 | D<br>3 | D<br>2 | D<br>1 | DO | A | Р | | | Slave Address Byte | | | | | | | | | | | | Data | Rvte | ۵ | | | | | **S** = Start Condition P = Stop Condition A = Acknowledge **AD1, AD0** = Package pin programmable address bits, Must match with the logic states at pins AD1, AD0 A1, A0 = RDAC sub address select RS = Software Reset wiper (A1, A0) to mid scale position **SD** = Shutdown active high, ties wiper (A1, A0) to terminal A, opens terminal B, RDAC register contents are not disturbed. To exit shutdown a command SD = '0' must be executed for each RDAC (A1, A0). $\overline{\mathbf{W}}$ = Write = '0' **R** = Read = '1' **D7,D6,D5,D4,D3,D2,D1,D0** = Data Bits X = Don't Care Figure 2. Detailed Timing Diagram Figure 3a. Writing to the RDAC Register Figure 3b. Reading Data from a Previously Selected RDAC Register in Write Mode # **AD5263** #### **OPERATION** The AD5263 is a quad channel, 256-position digitally-controlled variable resistor (VR) device. To program the VR settings, refer to the Digital Interface section. Both parts have an internal power ON preset that places the wiper at mid-scale during power on, which simplifies the fault condition recovery at power up. In addition, the shutdown \$\overline{SHDN}\$ pin of AD5263 places the RDAC in an almost zero power consumption state where terminal A is open circuited and the wiper W is connected to terminal B, resulting in only leakage current consumption in the VR structure. During shutdown, the VR latch settings are maintained or new settings can be programmed. When the part is returned from shutdown, the corresponding VR setting will be applied to the RDAC. Figure 4. AD5263 Equivalent RDAC Circuit # PROGRAMMING THE VARIABLE RESISTOR Rheostat Operation The nominal resistance of the RDAC between terminals A and B is available in 20k, 50k, and 200k $\Omega$ . The final two or three digits of the part number determine the nominal resistance value, e.g. $20k\Omega = 20$ ; $50k\Omega = 50$ ; $200k\Omega =$ 200. The nominal resistance (RAR) of the VR has 256 contact points accessed by the wiper terminal, plus the B terminal contact. The 8-bit data in the RDAC latch is decoded to select one of the 256 possible settings. Assume a $20k\Omega$ part is used, the wiper's first connection starts at the B terminal for data 00<sub>H</sub>. Since there is a $60\Omega$ wiper contact resistance, such connection yields a minimum of $60\Omega$ resistance between terminals W and B. The second connection is the first tap point corresponds to 138Ω ( $R_{WB} = R_{AB}/256 + R_{W} = 78Ω + 60Ω$ ) for data 01<sub>H</sub>. The third connection is the next tap point representing 216 $\Omega$ (78 $\Omega$ x2+60 $\Omega$ ) for data 02H and so on. Each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached at $19982\Omega$ [R<sub>AB</sub>-1LSB+R<sub>W</sub>]. Figure 4 shows a simplified diagram of the equivalent RDAC circuit where the last resistor string will not be accessed; therefore, there is 1 LSB less of the nominal resistance at full scale in addition to the wiper resistance. The general equation determining the digitally programmed output resistance between W and B is: $$R_{WB}(D) = \frac{D}{256} \cdot R_{AB} + R_W \tag{1}$$ where: is the decimal equivalent of the binary code loaded in the 8-bit RDAC register R<sub>AB</sub> is the end-to-end resistance R<sub>W</sub> is the wiper resistance contributed by the onresistance of the internal switch In summary, if $R_{\text{\tiny AB}}\text{=}20\text{k}\Omega$ and the A–terminal is open circuited, the following output resistance $R_{\text{\tiny WB}}$ will be set for the following RDAC latch codes. **Table III.** Codes and Corresponding Resistances | D<br>(DEC) | R <sub>WB</sub><br>(Ω) | Output State | |----------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------| | 255<br>128<br>1<br>0 | 19982<br>10060<br>138<br>60 | Full-Scale (R <sub>AB</sub> - 1LSB + R <sub>W</sub> ) Mid-Scale 1 LSB Zero-Scale (Wiper contact resistance) | Note that in the zero-scale condition a finite wiper resistance of $60\Omega$ is present. Care should be taken to limit the current flow between W and B in this state to a maximum pulse current of no more than 20mA. Otherwise, degradation or possible destruction of the internal switch contact can occur. Similar to the mechanical potentiometer, the resistance of the RDAC between the wiper W and terminal A also produces a digitally controlled complementary resistance RWA. When these terminals are used, the B-terminal can be opened. Setting the resistance value for RWA starts at a maximum value of resistance and decreases as the data loaded in the latch increases in value. The general equation for this operation is: $$R_{WA}(D) = \frac{256 - D}{256} \cdot R_{AB} + R_{W} \tag{2}$$ For $R_{AB}$ =20k $\Omega$ and B–terminal open circuited, the following output resistance $R_{WA}$ will be set for the following RDAC latch codes (see Table IV). Table IV. Codes and Corresponding Resistances | D<br>(DEC) | R <sub>WA</sub><br>(Ω) | Output State | |------------|------------------------|-------------------------| | 255<br>128 | 138<br>10060 | Full-Scale<br>Mid-Scale | | 1 | 19982 | 1 LSB | | 0 | 20060 | Zero-Scale | The typical distribution of the end-to-end resistance $R_{AB}$ from channel-to-channel matches within $\pm 1\%$ . Device to device matching is process lot dependent and is possible to have $\pm 30\%$ variation. Since the resistance element is processed in thin film technology, the change in $R_{AB}$ with temperature has a very low 30 ppm/°C temperature coefficient. # PROGRAMMING THE POTENTIOMETER DIVIDER Voltage Output Operation The digital potentiometer easily generates a voltage divider at wiper-to-B and wiper-to-A to be proportional to the input voltage at A-to-B. Unlike the polarity of $V_{DD}$ - $V_{SS}$ , which must be positive, voltage across A-B, W-A, and W-B can be at either polarity provided that $V_{SS}$ is powered by a negative supply. If ignoring the effect of the wiper resistance for approximation, connecting A–terminal to 5V and B–terminal to ground produces an output voltage at the wiper-to-B starting at zero volts up to 1 LSB less than 5V. Each LSB of voltage is equal to the voltage applied across terminal AB divided by the 256 positions of the potentiometer divider. Since the AD5263 can be supplied by dual supplies, the general equation defining the output voltage at $V_{\rm w}$ with respect to ground for any valid input voltage applied to terminals A and B is: $$V_W(D) = \frac{D}{256}V_A + \frac{256 - D}{256}V_B \tag{3}$$ For a more accurate calculation, which includes the effect of wiper resistance, $V_{\text{W}}$ can be found as: $$V_W(D) = \frac{R_{WB}(D)}{256} V_A + \frac{R_{WA}(D)}{256} V_B \tag{4}$$ Operation of the digital potentiometer in the divider mode results in a more accurate operation over temperature. Unlike the rheostat mode, the output voltage is dependent mainly on the ratio of the internal resistors $R_{\scriptscriptstyle WA}$ and $R_{\scriptscriptstyle WB}$ and not the absolute values, therefore, the temperature drift reduces to 5 ppm/°C. # PIN SELECTABLE DIGITAL INTERFACE The AD5263 provides the flexibility of a selectable interface. When the DIS(Digital Interface Select) pin is tied low, the SPI mode is engaged. When the DIS pin is tied high, the I<sup>2</sup>C mode is engaged. ## SPI COMPATIBLE 3-WIRE SERIAL BUS(DIS = '0'): The AD5263 contains a three-wire SPI compatible digital interface (SDI, $\overline{\text{CS}}$ , and CLK). The 10-bit serial word must be loaded with address bits A1 and A0 followed by the data byte MSB first. The format of the word is shown in Table I. Table V. AD5263 Address Decode Table | A1 | A0 | Latch Loaded | |----|----|--------------| | | | | | 0 | 0 | RDAC #1 | | 0 | 1 | RDAC #2 | | 1 | 0 | RDAC #3 | | 1 | 1 | RDAC #4 | The positive-edge sensitive CLK input requires clean transitions to avoid clocking incorrect data into the serial input register. Standard logic families work well. If mechanical switches are used for product evaluation they should be debounced by a flip-flop or other suitable means. When $\overline{\text{CS}}$ is low, the clock loads data into the serial register on each positive clock edge (see Figure 1a). Table VI: Input Logic Control Truth Table | CLK | CS | RS | SHDN | Register Activity | |--------|--------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------| | L<br>P | L<br>L | H<br>H | H<br>H | No SR effect, enables SDO pin<br>Shift One bit in from the SDI pin. | | X | Р | Н | Н | Previous ten bits are shifted out of<br>the SDO pin.<br>Load SR data into RDAC latch<br>based on address decoder (Table<br>V). | | Χ | Н | Н | Н | No Operation | | Х | Χ | L | Н | Sets all RDAC latches to midscale clears SDO latch. | | Χ | Н | Н | L | Open circuits all resistor A–<br>terminals, connects W to B, turns<br>off SDO output transistor. | NOTE: P = positive edge, X = don't care, SR = shift register The data setup and data hold times in the specification table determine the valid timing requirements. The AD5263 uses a 10-bit serial input data register word that is transferred to the internal RDAC register when the $\overline{\text{CS}}$ line returns to logic high. Any extra bits are ignored. Also, as $\overline{\text{CS}}$ goes high, it activates the address decoder and updates the corresponding channel During shutdown(SHDN), the SDO output pin is forced to logic high in order to avoid power dissipation in the external pull up resistor. For equivalent SDO output circuit schematic (see Figure 5). # **AD5263** Figure 5. Detailed SDO output schematic of the AD5263 ### **Daisy-Chain Operation** The serial data output (SDO) pin contains an open drain nchannel FET. This output requires a pull-up resistor in order to transfer data to the next package's SDI pin. This allows for daisy chaining several RDACs from a single processor serial data line. The pull-up resistor termination voltage can be larger than the V<sub>DD</sub> supply voltage. It is recommended to increase the clock period when using a pull-up resistor to the SDI pin of the following device because capacitive loading at the daisy-chain node SDO-SDI between devices may induce time delay to subsequent devices. Users should be aware of this potential problem to achieve data transfer successfully (see Figure 6). If two AD5263s are daisy-chained, a total of 20 bits of data is required. The first 10 bits, complying with the format shown in Table I, go to U2 and the second low until all 20 bits are clocked into their respective serial registers. After this, the $\overline{CS}$ is pulled high to complete the operation and load the RDAC latch. Figure 6. Daisy-Chain Configuration ## I<sup>2</sup>C COMPATIBLE 2-WIRE SERIAL BUS(DIS = '1'): The AD5263 is controlled via an I<sup>2</sup>C compatible serial bus. The RDACs are connected to this bus as slave devices. Referring to Figures 2 and 3, the first byte of AD5263 is a Slave Address Byte. It has a 7-bit slave address and a R/ $\overline{W}$ bit. The 5 MSBs are 01011 and the following two bits are determined by the state of the AD0 and AD1 pins of the device. AD0 and AD1 allow the user to place up to four of the $I^2C$ compatible devices on one bus. The 2-wire I<sup>2</sup>C serial bus protocol operates as follows: The master initiates data transfer by establishing a START condition, which is when a high-to-low transition on the SDA line occurs while SCL is high (see Figure 3a). The following byte is the Slave REV. PrE 1/23/03 Address Byte which consists of the 7-bit slave address followed by an R/W bit (this bit determines whether data will be read from or written to the slave device). The slave whose address corresponds to the transmitted address responds by pulling the SDA line low during the ninth clock pulse (this is termed the Acknowledge bit). At this stage, all other devices on the bus remain idle while the selected device waits for data to be written to or read from its serial register. If the $R/\overline{W}$ bit is high, the master will read from the slave device. On the other hand, if the $R/\overline{W}$ bit is low, the master will write to the slave device. A write operation contains an extra Instruction Byte more than a read operation. Such an Instruction Byte in write mode follows the Slave Address Byte. The first two bits(MSB and second MSB) of the Instruction Byte labeled A1 and A0 are the RDAC subaddress selects. The third MSB RS is the midscale reset. A logic high of this bit moves the wiper of a selected channel to the center tap where $R_{WA}$ = $R_{WB}$ . This feature effectively writes over the contents of the register and thus when taken out of reset mode, the RDAC will remain at midscale. The fourth MSB SD is a shutdown bit. A logic high causes the selected channel to open circuit at terminal A while shorting the wiper to terminal B. This operation yields almost $0\Omega$ in rheostat mode or zero volt in potentiometer mode. This SD bit serves the same function at the $\overline{\text{SHDN}}$ pin except that the SHDN pin reacts to active low. Also, the SHDN pin affects both channels as opposed to the SD bit which only affects the channel that is being written to. It is important to note that the shutdown operation does not disturb the contents of the register. When brought out of shutdown, the previous setting will be applied to the RDAC. The following two bits are O2 and O1. They are extra programmable logic outputs that can be used to drive other digital loads, logic gates, LED drivers, analog switches, and so on. The three LSBs are don't care (see Table IIA). - After acknowledging the Instruction Byte, the last byte in Write Mode is the Data Byte. Data is transmitted over the serial bus in sequences of nine clock pulses (eight data bits followed by an Acknowledge bit). The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (see Table IIA). - 4. In the Read Mode, the Data Byte follows immediately after the acknowledgment of the Slave Address Byte. Data is transmitted over the serial bus in sequences of nine clock pulses (a slight difference with the Write mode, where there are eight data bits followed by an Acknowledge bit). Similarly, the transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (see Figure 3b). When all data bits have been read or written, a STOP condition is established by the master. A STOP condition is defined as a low-to-high transition on the SDA line while SCL is high. In Write Mode, the master will pull the SDA line high during the tenth clock pulse to establish a Stop condition (see Figure 3a). In Read mode, the master will issue a No Acknowledge for the ninth clock pulse (i.e., the SDA line remains high). The master will then bring the SDA line low before the tenth clock pulse which goes high to establish a STOP condition (see Figure 3b). A repeated write function gives the user flexibility to update the RDAC output a number of times after addressing and instructing the part only once. During the write cycle, each data byte will update the RDAC output. For example, after the RDAC has acknowledged its slave address and instruction bytes, the RDAC output will update after these two bytes. If another byte is written to the RDAC while it is still addressed to a specific slave device with the same instruction, this byte will update the output of the selected slave device. If different instructions are needed, the write mode has to start with a new Slave Address, Instruction, and Data Byte again. Similarly, a repeated read function of the RDAC is also allowed. ### **READBACK RDAC VALUE** AD5263 allows the user to read back the RDAC values in the Read Mode. The channel of interest is the one that is previously selected in the Write Mode. In the case where users need to read the RDAC values of both channels, they need to program the first channel in the Write Mode and then change to the Read Mode to read the first channel value. After that, they need to change back to the Write Mode with the second channel selected and read the second channel value in the Read Mode again. Note that it is not necessary for users to issue the Frame 3 data byte in the write mode for subsequent readback operation. Users should refer to Tables IIA and IIB for the programming format. #### ADDITIONAL PROGRAMMABLE LOGIC OUTPUT AD5263 features additional programmable logic outputs, O<sub>1</sub> and O<sub>2</sub>, which can be used to drive a digital load, analog switches, and logic gates. O<sub>1</sub> and O<sub>2</sub> default to logic 0. The logic states of O<sub>1</sub> and O<sub>2</sub> can be programmed in Frame 2 under Write Mode (see Figure IIA). These logic outputs have adequate current driving capability to sink/source milliamperes of load. Users can also activate O<sub>1</sub> and O<sub>2</sub> in three different ways without affecting the wiper settings. They may do the following: - 1. Start, Slave Address Byte, Acknowledge, Instruction Byte with O<sub>1</sub> and O<sub>2</sub> specified, Acknowledge, Stop. - 2. Complete the write cycle with Stop, then Start, Slave Address Byte, Acknowledge, Instruction Byte with O<sub>1</sub> and O<sub>2</sub> specified, Acknowledge, Stop. REV. PrE 1/23/03 3. Do not complete the write cycle by not issuing the Stop, then Start, Slave Address Byte, Acknowledge, Instruction Byte with O<sub>1</sub> and O<sub>2</sub> specified, Acknowledge, Stop. ## **SELF-CONTAINED SHUTDOWN FUNCTION** Shutdown can be activated by strobing the SHDN pin or programming the SD bit in the Write Mode Instruction Byte. In addition, Shutdown can even be implemented with the device digital output as shown in Figure 5. In this configuration, the device will be shutdown during power up, but users are allowed to program the device. Thus when O<sub>1</sub> is programmed high, the device will exit from the shutdown mode and respond to the new setting. This selfcontained shutdown function allows absolute shutdown during power up, which is crucial in hazardous environment, without adding extra components. Figure 5. Shutdown by internal logic output ### **MULTIPLE DEVICES ON ONE BUS** Figure 8 shows four AD5263 devices on the same serial bus. Each has a different slave address since the state of their AD0 and AD1 pins are different. This allows each RDAC within each device to be written to or read from independently. The master device output bus line drivers are open-drain pull downs in a fully I<sup>2</sup>C compatible interface. Figure 8. Multiple AD5263 Devices on One I<sup>2</sup>C Bus # **AD5263** #### LEVEL SHIFT FOR BI-DIRECTIONAL INTERFACE While most old systems may be operated at one voltage, a new component may be optimized at another. When two systems operate the same signal at two different voltages, proper level shifting is needed. For instance, one can use a 3.3V $E^2$ PROM to interface with a 5V digital potentiometer. A level shift scheme is needed in order to enable a bi-directional communication so that the setting of the digital potentiometer can be stored to and retrieved from the $E^2$ PROM. Figure 7 shows one of the implementations. M1 and M2 can be any N-Ch signal FETs or low threshold FDV301N if $V_{DD}$ falls below 2.5V. Figure 9. Level Shift for different potential operation ### LEVEL SHIFT FOR NEGATIVE VOLTAGE OPERATION The digital potentiometer is popular in laser diode driver and certain telecommunication equipment level setting applications. These applications are sometimes operated between ground and some negative supply voltage such that the systems can be biased at ground to avoid large bypass capacitors which may significantly impede the ac performance. Like most digital potentiometers, AD5263 can be configured with a negative supply (see Figure 10). Figure 10. Biased at Negative Voltage However, the digital inputs must also be level shifted to allow proper operation since the ground is now referenced to the negative potential. As a result, Figure 11 shows one implementation with a few transistors and a few resistors. When $V_{\text{IN}}$ is below Q3's threshold value, Q3 is off, Q1 is off, and Q2 is on. In this state, Vout approaches 0V. When $V_{\text{IN}}$ is above 2V, Q3 is on, Q1 is on, and Q2 is turned off. In this state $V_{\text{OUT}}$ is pulled down to Vss. Beware that proper time shifting is also needed for successful communication with the device. REV. PrE 1/23/03 Figure 11. Level Shift for bi-polar potential operation ### **ESD PROTECTION** All digital inputs are protected with a series input resistor and parallel Zener ESD structures shown in Figure 12. Applies to digital input pins, SDI/SDA, CLK/SCL, $\overline{\text{CS}}$ /AD0 and $\overline{\text{SHDN}}$ . Figure 12a. ESD Protection of digital pins Figure 12b. ESD Protection of Resistor Terminals ## TERMINAL VOLTAGE OPERATING RANGE The AD5263 positive $V_{DD}$ and negative $V_{SS}$ power supply defines the boundary conditions for proper 3-terminal digital potentiometer operation. Supply signals present on terminals A, B, and W that exceed $V_{DD}$ or $V_{SS}$ will be clamped by the internal forward biased diodes (see Figure 13). Figure 13. Maximum Terminal Voltages Set by VDD & VSS ### **POWER UP SEQUENCE** Since there are ESD protection diodes that limit the voltage compliance at terminals A, B, and W (see Figure 13), it is important to power $V_{\rm DD}/V_{\rm SS}$ first before applying any voltage to terminals A, B, and W. Otherwise, the diode will be forward biased such that $V_{\rm DD}/V_{\rm SS}$ will be powered unintentionally and may affect the rest of the user's circuit. The ideal power up sequence is in the following order: GND, $V_{\rm DD}$ , $V_{\rm SS}$ , digital inputs, and $V_{\rm A/B/W}$ . The order of powering $V_{\rm A}$ , $V_{\rm B}$ , $V_{\rm W}$ , and digital inputs is not important as long as they are powered after $V_{\rm DD}/V_{\rm SS}$ . ### LAYOUT AND POWER SUPPLY BYPASSING It is a good practice to employ compact, minimum-lead length layout design. The leads to the input should be as direct as possible with a minimum conductor length. Ground paths should have low resistance and low inductance. Similarly, it is also a good practice to bypass the power supplies with quality capacitors for optimum stability. Supply leads to the device should be bypassed with 0.01uF-0.1uF disc or chip ceramics capacitors. Low-ESR 1uF to 10 uF tantalum or electrolytic capacitors should also be applied at the supplies to minimize any transient disturbance and low frequency ripple (see Figure 14). Notice the digital ground should also be joined remotely to the analog ground at one point to minimize the ground bounce. Figure 14. Power Supply Bypassing ## **V<sub>LOGIC</sub> POWER SUPPLY** The AD5263 is capable of operating at high voltages beyond the internal logic levels, which are limited to operate at 5V. As a result, $V_L$ needs to be tied to a separate 2.7 to 5.5V source to ensure proper digital signal levels. ## **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm) # 24-Lead Thin Surface Mount TSSOP Package (RU-24)