

# AN4205 Application note

AC/DC converter to drive LEDs with mixed linear and switching regulation

By Vittorio Giuffrida

## Introduction

The most recent developments in energy savings fit perfectly with LED lighting as LEDs have an almost unlimited operating life and a smaller size as well as better efficiency when compared to their incandescent counterparts. Nowadays these advantages make the use of LED lighting very attractive, but the higher cost is delaying widespread introduction in the lighting market.

In this context an LED lighting driver has been designed in order to offer a cheap board in the consumer market. The AC/DC converter for LED lighting acts on linear regulation to control the LED current and on the switching regulation to minimize the power losses. In particular this application note presents the design guidelines of a 7 W LED driver. The solution lies in the output stage that implements a simple circuit able to keep the LED current constant and at same time to keep down the power losses in the Power MOSFET that works in the linear zone.

# Contents

| 1 | System description                             | 4  |
|---|------------------------------------------------|----|
| 2 | Input stage of the AC/DC converter             | 5  |
|   | 2.1 Flyback transformer design                 | 8  |
|   | 2.2 Output capacitor selection and post filter | 11 |
|   | 2.3 Clamp circuit                              | 12 |
|   | 2.4 UC3842 driver                              | 13 |
|   | 2.5 Overvoltage protection circuit             | 14 |
| 3 | Output stage description                       | 15 |
| 4 | Output stage setting                           | 16 |
|   | 4.1 Switching regulation                       | 18 |
| 5 | Test results                                   | 20 |
| 6 | Revision history                               | 22 |



# List of figures

| Figure 1.  | Electrical schematic of AC/DC converter for L.E.D. lighting  | . 4 |
|------------|--------------------------------------------------------------|-----|
| Figure 2.  | Input stage of AC/DC converter                               | . 5 |
| Figure 3.  | Details of the Power MOSFET drain voltage                    | . 6 |
| Figure 4.  | C <sub>out</sub> and output post filter for ripple reduction | 11  |
| Figure 5.  | Clamp circuit                                                | 12  |
| Figure 6.  | UC3842 PWM driver and network                                | 13  |
| Figure 7.  | Deal time vs C9 (R5>5k)                                      | 13  |
| Figure 8.  | time resistance vs. frequency                                | 13  |
| Figure 9.  | Over voltage protection circuit                              | 14  |
| Figure 10. | Electrical schematic of the double regulation (output stage) | 15  |
| Figure 11. | I <sub>C</sub> 1 setting                                     | 17  |
| Figure 12. | The operating point of Power MOSFET                          | 18  |
| Figure 13. | Details of switching regulation                              | 19  |
| Figure 14. | The main waveforms of the current linear regulation          | 20  |
| Figure 15. | The main signals of output stage                             | 21  |
|            |                                                              |     |



# 1 System description



# The AC/DC converter system is divided mainly into two sections, the input stage and the output stage. The input stage consists of a flyback topology able to transfer the energy to the secondary stage and to fix the output voltage. The output stage implements mixed linear regulation of the LED and switching current in order to decrease the power losses during linear current control.



# 2 Input stage of the AC/DC converter



#### Figure 2. Input stage of AC/DC converter

The input stage consists of a flyback topology where the main active elements are the standard STD3NK80Z Power MOSFET device and the reliable UC3842 PWM driver. As a power conversion topology, the flyback has been chosen because the control is easier, it's cheap and doesn't need an inductive input filter. In fact the main transformer works as an inductive filter itself. Therefore, the properties of the flyback meet the cost saving target of this project. Next, the specifications and the design of the input stage will be shown.

The first step is to define the specifications that the user must set for the AC/DC converter.

| Name                     | Symbol             | Value   |
|--------------------------|--------------------|---------|
| Minimum DC input voltage | V <sub>DCmin</sub> | 250 V   |
| Maximum DC input voltage | V <sub>DCmax</sub> | 370 V   |
| DC output voltage        | V <sub>Bus</sub>   | ~19 V   |
| Output power             | P <sub>OUT</sub>   | ~7 W    |
| Electrical efficiency    | η                  | 80%     |
| Switching frequency      | f <sub>s</sub>     | 100 kHz |

#### Table 1. Input stage specifications data

The flyback operation, with reference to the basic circuit in *Figure 2*, is a two-step process. The first step is the on-time of the switch, where the energy is taken from the input and stored in the primary winding of the flyback transformer. At the secondary stage, the diode is reverse-biased and the load is supplied by the energy of the bulk capacitor. Then the switch turns off (off-time) and the energy stored in the primary is transferred to the transformer secondary. So through the diode, forward-biased, the stored energy is delivered to the out capacitor. The output voltage V<sub>out</sub> is reflected back to the primary through the transformer



ratio and adds to the input voltage  $V_{\mbox{\scriptsize IN}},$  giving a much higher voltage on the drain of the Power MOSFET.

#### **Equation 1**

$$V_{fl} = (V_{out} + V_{diode}) \frac{N_p}{N_e}$$

Before starting the design of the converter, some parameters need to be set.

Figure 3. Details of the Power MOSFET drain voltage



The drain voltage of the Power MOSFET device is:

#### **Equation 2**

$$V_{DSS} = V_{IN} + V_{fI} + V_{spike} + V_{margin}$$

The V<sub>fl</sub> reflected voltage depends on a proper N<sub>P</sub>/N<sub>S</sub> transformer ratio. In particular the maximum voltage rating of the Power MOSFET and the V<sub>R</sub> reverse voltage across the output diode relates to this transformer ratio. A lower N<sub>P</sub>/N<sub>S</sub> requires a higher V<sub>R</sub> on the diode, while V<sub>DS</sub> of the Power MOSFET is decreased. However, a higher transformer ratio implies a higher voltage stress on the Power MOSFET, while V<sub>R</sub> is decreased.

The V<sub>spike</sub> leakage inductance overvoltage is due to energy stored in the mutual inductance of the transformer primary side which is not completely transferred to the secondary. When the leakage inductance is demagnetized, the energy can be transferred to the secondary. In order to minimize this delay, the voltage across the primary inductance should be as high as possible.

The  $V_{\text{margin}}$  should be 20% of the  $V_{\text{DSS}}$  of the Power MOSFET device.

In accordance with these explanations we have chosen:

V<sub>spike</sub>=160 V

V<sub>margin</sub>=160 V

Hence, a device with  $V_{DSS} = 800 \text{ V}$  (STD3NK80Z) has been chosen. This selection will allow using a clamp circuit with a lower operation time and having a safety margin around the voltage rating on the drain pin.



#### **Equation 3**

 $V_{fI} = V_{DSS} - V_{DCmax} - V_{spike} - V_{margin} \cong 110V$ 

Therefore, from *Equation 1* we can easily calculate the transformer ratio.

#### **Equation 4**

$$\frac{N_{P}}{N_{S}} = \frac{V_{DSS} - V_{DCmax} - V_{spike} - V_{margin}}{V_{out} - V_{F, \, diode}} = \frac{800 - 370 - 160 - 160}{19 + 1} = 5.5$$

The other step is to ensure that the energy on the primary coil will be completely transferred to the secondary before the next cycle occurs.

$$T_{on} + T_{reset} < T_s$$

 $T_{ON}$  is the time during which the Power MOSFET operates,  $T_{reset}$  is the time to demagnetize the transformer inductance (Power MOSFET is off) and  $T_s$  is the switching time. The next formula gives a safe margin in order to demagnetize the primary side.

#### **Equation 5**

$$T_{on} + T_{reset} = 0.8T_s$$

Combining Equation 2 and Equation 3 results in:

#### **Equation 6**

$$T_{ONmax} = \frac{V_{fl}0.8T_s}{V_{DCmin} + V_{fl}} = 2.4\mu s$$

The next step is to calculate the current peak. The output power is set to 7 W and the efficiency to 80% and using an approximate formula, we have:

#### **Equation 7**

$$\mathsf{P}_{\mathsf{IN}} = \frac{\mathsf{P}_{\mathsf{OUT}}}{0.8} = \frac{\mathsf{L}_{\mathsf{P}}\mathsf{I}_{\mathsf{P}}^2}{2\mathsf{T}_{\mathsf{s}}} = \frac{\mathsf{V}_{\mathsf{DCmin}}^2\mathsf{T}_{\mathsf{ONmax}}^2}{2\mathsf{L}_{\mathsf{P}}\mathsf{T}_{\mathsf{s}}}$$

therefore:

**Equation 8** 

$$L_{P} = \frac{V_{DCmin}^{2}T_{ONmax}^{2}}{2.5T_{s}P_{out}} \cong 2mH$$

Now we can calculate the peak current on the primary and on the secondary:

#### **Equation 9**

$$I_{P,peak} = \frac{V_{DCmin}T_{ONmax}}{L_P} = 300 \text{mA}$$

**Equation 10** 

$$I_{S,peak} = I_P \frac{N_P}{N_S} = 1.65A$$

Doc ID 023929 Rev 1



Then the value of the I<sub>RMS</sub> current must be determined:

**Equation 11** 

$$I_{Prms} = \frac{I_P}{\sqrt{3}} \sqrt{\frac{T_{ONmax}}{T_s}} \cong 85 \text{mA}$$

**Equation 12** 

$$I_{Srms} = \frac{I_{S,peak}}{\sqrt{3}} \sqrt{\frac{T_{reset}}{T_s}} \cong 713 \text{mA}$$

## 2.1 Flyback transformer design

The transformer design mainly consists of fixing the magnetic core, its geometry and the exact number of primary turns. The standard soft ferrite with gapped core and E-type geometry is a common choice for flyback topology because it is low cost and suitable for low/medium power applications. For this project E16/8/5 N87 material has been chosen.

First the power losses of the ferrite with regard to the maximum magnetic flux  $\Delta$ Bmax must be determined. From the datasheet of the N87 material, the dynamic magnetization curve shows that  $\Delta$ Bmax = 380 mT (@ T=100 °C) but we impose a  $\Delta$ Bmax = 200 mT to have a safety margin. So, knowing the switching frequency (f<sub>s</sub>=100 kHz) and the magnetic flux, we can determine the relative core losses ( referring to the datasheet of N87, see the figure "relative core losses versus frequency"):

$$P_{v} = 400 \, \text{mW/cm}^3$$

Therefore the power losses of the ferrite are:

#### **Equation 13**

$$P_{fe} = P_v V_e$$

where  $V_e=0.75$  cm<sup>3</sup> is the total volume of the core.

$$P_{fe} = P_v V_e = 0.75 \bullet 400 = 300 \text{ mW}$$

Knowing that the thermal resistance R<sub>th</sub> of the selected core is 65 °C/W, we have:

#### **Equation 14**

$$P_{fe} = \frac{\Delta T}{R_{th}} \rightarrow \Delta T = 19.5^{\circ}C$$

This result provides the thermal condition regarding the hypothesis of  $\Delta$ Bmax. Next we have to add the power losses due to the winding.

Now the number of primary turns must be calculated.

#### **Equation 15**

where  $A_{min} = 19.4 \text{ mm}^2$  is the minimum area of ferrite.

$$N_{P} = \frac{V_{DCmin}T_{ONmax}}{\Delta B_{max}A_{min}}$$



From *Equation 4*, we can determine the number of secondary turns:

$$N_{PS} \approx 28(155)$$

We can also calculate the auxiliary needed to supply the driver. The driver used is the UC3842 which is driven by 15 V.

#### **Equation 16**

$$\frac{N_{P}}{N_{Aux}} = \frac{V_{fI}}{V_{Aux} + V_{F, \text{diode}}} = \frac{100}{15 + 1} = 6.25 \rightarrow N_{Aux} = 25$$

The next step is to determine the air gap length  $(I_g)$  of the core and the inductance of a single turn  $(A_L)$ .

Knowing the primary inductance, the inductance of a single turn can be calculated:

#### **Equation 17**

$$L_{P} = N_{P}^{2}A_{L} \rightarrow A_{L} = \frac{L_{P}}{N_{P}^{2}} = 85nH$$

In this case we chose the standard value  $A_L$ =100 nH. Now the air gap length is known:

#### **Equation 18**

$$I_{g} = \left(\frac{A_{L}}{K_{1}}\right)^{1/K_{2}}$$

From the datasheet of the core K1 = 42.2 and K2 = -0.701

$$I_{a} = 0.3 \text{mm}$$

Before proceeding to calculate the wire dimension, we can verify if the selected core is acceptable (safety condition) with regard to thermal operation.

Using Ampere's law we can calculate the B field:

#### **Equation 19**

$$N_{P}I_{P} = \oint HdI = \Sigma H_{i}I_{i} = H_{g}I_{g} + H_{fe}I_{fe} = \frac{B}{\mu_{0}}I_{g} + \frac{B}{\mu_{fe}}I_{fe}$$

The magnetic permeability  $\mu_{fe}$  is much higher than  $\mu_0$  (the magnetic permeability in the air), so we can neglect the last term in *Equation 19*.

#### **Equation 20**

$$N_P I_P = \frac{B}{\mu_0} I_g \rightarrow B = 194 \text{m}$$

This result confirms the accuracy of the hypothesis about  $\Delta Bmax$ .

Doc ID 023929 Rev 1



In order to calculate the wire dimension, we have to impose the maximum losses on the copper. In this case we choose a dissipation level similar to the one of the core ( $P_{fe}$ ) plus a safety margin, for practical purposes we have chosen 0.5 W. Now we assume that the primary and secondary winding losses are half of the selected total power:

P<sub>CUprimary</sub> = 0.25 W, P<sub>CUsecondary</sub> = 0.25 W

From Joule's law, we have:

#### **Equation 21**

$$P_{CUprimary} = R_P I_{P,\,rms}^2 \rightarrow R_P \cong 35\Omega$$

#### **Equation 22**

$$P_{CUsecondary} = R_{S}I_{P, rms}^{2} \rightarrow R_{S} \cong 0.5\Omega$$

Knowing the copper resistivity at 100 °C ( $\rho$ 100=2.303\*10-6  $\Omega$ cm) and the average winding length (L<sub>t</sub>=3.4 cm, from the datasheet of the core), we have:

#### **Equation 23**

$$A_{PCU} = \frac{\rho_{100} N_P L_t}{R_P} = 3.46 \bullet 10^{-05} \text{cm}^2$$

**Equation 24** 

$$A_{SCU} = \frac{\rho_{100} N_S L_t}{R_S} = 4.5 \bullet 10^{-04} \text{cm}^2$$

Therefore, the diameter of the wire is:

#### **Equation 25**

$$d_{P} = 6.6 \bullet 10^{-03} cm$$

#### **Equation 26**

$$d_{\rm S} = 23.4 \cdot 10^{-03} \rm cm$$

In accordance with the above specifications, the final transformer has been provided by MAGNETICA. The following table summarizes the most important parameters of this transformer.



| Name                  | Symbol                         | Value         |  |
|-----------------------|--------------------------------|---------------|--|
|                       | L <sub>primary</sub>           | 2.18 mH ± 15% |  |
| Inductance            | L <sub>secondary</sub>         | 93 µH ± 15%   |  |
|                       | L <sub>auxiliary</sub>         | 35 µH ± 15%   |  |
| Transformer ratio     | N <sub>P</sub> /N <sub>S</sub> | 4.85          |  |
| Leakage inductance    | L <sub>leakage</sub>           | 3.5% nom      |  |
| Parasitic capacitance | C <sub>parasitic</sub>         | 38 pF         |  |
| Saturation current    | I <sub>sat</sub>               | 0.45 A max    |  |
| Switching frequency   | f <sub>s</sub>                 | 100 kHz       |  |

Table 2.Key transformer characteristics

## 2.2 Output capacitor selection and post filter

The AC current in the output capacitor causes power dissipation on its series resistance (ESR), resulting in a rise in temperature. Thus, it is important to not operate the output capacitor beyond its AC current ripple rating, otherwise its lifetime will be very short. In general, a low ESR capacitor is a good choice as it provides excellent energy storage and improves the transient performance. For this project the requirement on ESR is very tight, so we have used a  $C_{out}$  output capacitor and an  $L_C$  post filter, like the one shown in *Figure 4* that attenuates the ripple to the desired level.





In this case we have chosen a capacitor supplier with:

#### **Equation 27**

$$\mathsf{ESR} \bullet \mathsf{C} = 32 \bullet 10^{-06} \mathsf{s}$$

Since we want V<sub>ripple</sub>~0.4 V (2% of V<sub>out</sub>=20 V), hence:

#### **Equation 28**

$$\mathsf{ESR}_{\mathsf{ripple}} = \frac{\mathsf{V}_{\mathsf{ripple}}}{\mathsf{I}_{\mathsf{S},\mathsf{peak}}} = 0.24\Omega$$

Therefore,

$$C_{out} \ge \frac{32 \cdot 10^{-06}}{ESR} = 135 \mu F$$





The choice of the correct size of the post filter has been an iterative process that has required some trials before finding the optimal level of the desired ripple.

## 2.3 Clamp circuit





The drain pin of the Power MOSFET device (STD3NK80Z) has to be properly clamped to prevent a spike due to the transformer leakage inductance from exceeding the breakdown voltage. An RCD clamp is a cheap solution but it dissipates power. Therefore we have preferred to use a Zener or Transil<sup>™</sup> clamp which is recommended to minimize the power losses during the Power MOSFET commutation.

Imposing a safety margin of 15%, we have:

### Equation 29

$$V_{ZENER} + V_{DCmax} = V_{DSS} - 15\% V_{DSS}$$

Hence:

In accordance with this specification the Transil<sup>™</sup> is STP6KE300A.



5

## 2.4 UC3842 driver

A simple PWM driver has been chosen to drive the gate of the STD3NK80Z device and direct the flyback topology requested by the converter. The driver is the common UC3842 and it provides all the essential features necessary to the operation of the basic current mode controller. The UC3842 needs 15 V for its correct biasing and this voltage reference is supplied by the auxiliary output of the transformer.





The next step is to design the network for the PWM driver pins.

The first step is to determine the required circuit dead time in order to select the oscillator components. Once obtained, *Figure 7* is used to pinpoint the nearest standard value of C9. Next, the appropriate R5 value is interpolated using the parameters for C9 and oscillator frequency. *Figure 8* illustrates the R5/C9 combinations versus oscillator frequency.



The timing resistor can be calculated from the following formula:

#### **Equation 30**

$$f_{osc}(kHz) = \frac{1.72}{R5(k) \bullet C9(\mu F)}$$

The UC3842 current sensing input is done externally with ground-referenced resistor R3. Under normal operation the peak voltage across R3 is controlled by the error amplifier according to the following formula:

#### **Equation 31**

$$I_{P,peak} = \frac{V_C - 1.4V}{3R_S}$$

where  $V_C = E/A$  output voltage.

The next step is the error amplifier (E/A) configuration. The R6, R7 and C7 error amplifier compensation circuit is chosen in order to ensure converter stability while providing good dynamic response.

## 2.5 Overvoltage protection circuit

#### Figure 9. Overvoltage protection circuit



The overvoltage protection circuit is required in order to not damage the LED lamps. It is connected between the output and ground. The Zener diode voltage has been chosen to be slightly above that of the output voltage. When the Zener diode voltage is reached, current flows into the resistor and as soon as the voltage, through the diode, exceeds one of the internal silicon diodes (1 V) of the UC3842 driver, the PWM is stopped. In this way the voltage across the output capacitor decreases. When the input of the error amplifier of UC3842 is lower than 2.5 V (internal reference voltage), the PWM restarts. So this overvoltage protection circuit temporarily stops the PWM driver, but it ensures system operation as soon as the condition of the error amplifier is reached.



# 3 Output stage description



Figure 10. Electrical schematic of the double regulation (output stage)

The solution, shown in *Figure 10*, performs the linear regulation of the current of the LEDs and the switching regulation which adjusts the  $V_{DS}$  voltage of the Power MOSFET (M2) device in order to decrease the power losses during the linear regulation. This last result is the main feature of this solution because it compensates for the cost of efficiency due to standard linear regulation. The voltage control depends on the switching regulation that first reads the  $V_{DS}$  voltage of Power MOSFET in series to the LED components and then controls the out voltage ( $V_{Bus}$ ) in order to minimize  $V_{DS}$ . This feature allows power losses lower than those of typical linear regulation and very low voltage ripple across LED components. The linear regulation of the current consists of a bipolar device which, connected to the Power MOSFET gate, controls the  $V_{GS}$  voltage so that this Power MOSFET operates in the linear region. So the  $I_{DS}$  current and the current of the LEDs are regulated very well.



# 4 Output stage setting

The goals of this output stage of the LED driver are the constant current on the LED components and low power losses during the linear regulation. Next, the setting and the project of the output stage will be shown.

The first step is to define the output stage specifications that the user must set for the innovative LED driver.

| Name                        | Symbol                              | Value                     |  |
|-----------------------------|-------------------------------------|---------------------------|--|
| Light emitter diode         | LED                                 | 6 LEDs of ~ 3.2 V & 1.2 W |  |
| DC output current           | I <sub>OUT</sub> (I <sub>DS</sub> ) | ~ 350 mA                  |  |
| DC output voltage           | V <sub>BUS</sub>                    | ~ 19 V                    |  |
| MOSFET drain-source voltage | V <sub>DS</sub>                     | ~ 300 mV                  |  |
| Output voltage              | P <sub>OUT</sub>                    | ~ 7 W                     |  |

Table 3. Output stage specifications data

The bipolar device (Q1), connected to the Power MOSFET gate (*Figure 10*), controls the  $V_{GS}$  voltage and consequently the  $I_{DS}$  current using the following formula:

#### **Equation 32**

$$I_{DS} = K \bullet (V_{GS} - V_{th})^2 \bullet (1 + \lambda V_{DS})$$

In order to perform the linear regulation, the bipolar Q1 operates in forward active mode (common emitter), therefore for small base current variations, the emitter-collector voltage changes depending on the H<sub>fe</sub> parameter of the transistor. The collector variations cause a negative feedback. If the base voltage of the bipolar implies a rise in the collector voltage, the gate of the Power MOSFET decreases because the emitter node is fixed by the Zener device, vice versa if the collector voltage decreases. The base current variations depend on the I<sub>OUT</sub> (I<sub>DS</sub>) current through the voltage, across the R2 sensing resistor, which is boosted by the I<sub>C</sub>1 amplifier. The I<sub>C</sub>1 setting guarantees the forward active mode operation of the bipolar.







The bipolar Q1, operating in forward active mode, guarantees the linear region for the Power MOSFET device and so the linear regulation of the  $I_{DS}$  ( $I_{out}$ ) current can occur thanks to *Equation 1*. The Q1 transistor is basically a common-emitter amplifier where the base terminal serves as the input and the collector terminal as the output. The voltage gain depends on the R1/R3 resistors and on the transconductance  $g_m$ .

$$\frac{V_{ec}}{V_{eb}} = |g_m|R_{eq}$$

The R1 resistor in *Figure 10* and the Vz voltage of DZ3 Zener fix the collector variations in function of the  $V_{eb}$  voltage and consequently determine the peak-to-peak amplitude of the regulation signal. On the other hand, the R3 and R19 resistors in *Figure 10* set the feedback time of the bipolar Q1 and Power MOSFET M2.

To summarize, *Figure 12* clarifies the linear current regulation of this simple and innovative solution.





Figure 12. Operating point of the Power MOSFET

## 4.1 Switching regulation

The switching regulation adjusts the V<sub>DS</sub> voltage of the Power MOSFET (M2) device in order to decrease the power losses during the linear regulation. In particular this type of regulation first reads the V<sub>DS</sub> voltage of the Power MOSFET in series to the LED components and then controls the out voltage (V<sub>Bus</sub>) in order to fix V<sub>DS</sub> in order to minimize the power losses in the power transistor. When the V<sub>DS</sub> voltage reaches the maximum threshold (fixed by the specification), the I<sub>DS</sub> (I<sub>OUT</sub>) current has already reached the 350 mA value, thus triggering the switching regulation.





Figure 13. Details of switching regulation

The V<sub>DS</sub> signal is processed by an operational amplifier (A.O.) and is then sent to the "non-inverting input" of the "UC3842" driver, which decides the state of the Power MOSFET M1 put in a flyback topology *Figure 13*. If the V<sub>DS</sub> value is greater than the threshold (fixed by specification), the "UC3842" driver stops the PWM regulation and the output voltage decreases, vice versa the PWM regulation starts again.

The main advantages for processing the  $V_{\text{DS}}$  signal rather than the  $V_{\text{BUS}}$  as in other standard linear regulation systems, are listed as follows:

- 1. To keep the ripple output voltage low
- 2. To fix the average value of the V<sub>DS</sub> voltage in order to minimize the power losses of the power transistor
- 3. To guarantee the V<sub>DS</sub> value lower than the threshold even if one or more LED components are short



# 5 Test results

To verify the validity of this innovative solution, a prototype of an AC/DC converter driver of LEDs has been built and tested. The following test results show the main advantages of the linear current regulation and the switching regulation.



Figure 14. Main waveforms of the linear current regulation





Figure 15. Main signals of the output stage

- Figure 14 shows the details of the linear current regulation. When the value of V<sub>B</sub> (base voltage of bipolar Q1) rises, V<sub>GS</sub> of the Power MOSFET M2 decreases and the I<sub>DS</sub> (I<sub>OUT</sub>) current decreases. That allows fixing the current variations to approximately 350 mA.
- Figure 15 shows the features of the output stage main signals. The I<sub>OUT</sub> ripple current (red waveform) is very low and the V<sub>DS</sub> average value is around the voltage threshold fixed by specification:

 $V_{\text{DS}(\text{average})} = V_{\text{Dground}} - VR2 \sim 300 \text{mV}$ 

Targeting higher energy conservation, the main features of the LED driver result in an almost constant  $I_{DS}$  ( $I_{OUT}$ ) current, ensuring a very long lifetime for the LED components and a regulated  $V_{DS}$  signal in order to minimize the power losses during linear regulation which is the most important feature of the LED driver because it compensates for the cost of efficiency of the standard.



# 6 Revision history

#### Table 4.Document revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 19-Apr-2013 | 1        | Initial release. |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



Doc ID 023929 Rev 1