PART |
Description |
Maker |
CY7C1423JV18-250BZXC |
36-Mbit DDR-II SIO SRAM 2-Word Burst Architecture; Architecture: DDR-II SIO, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 2M X 18 DDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor, Corp.
|
CY7C1529AV18-200BZXI CY7C1529AV18-250BZXI |
72-Mbit DDR-II SIO SRAM 2-Word Burst Architecture 8M X 9 DDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor, Corp.
|
CY7C1423AV18-250BZC |
36-Mbit DDR-II SIO SRAM 2-Word Burst Architecture 2M X 18 DDR SRAM, 0.45 ns, PBGA165
|
Analog Integrations, Corp.
|
CY7C1423KV18 CY7C1429KV18 |
36-Mbit DDR II SIO SRAM 2-Word Burst Architecture
|
Cypress Semiconductor
|
CY7C1523V18-200BZCES CY7C1523V18-250BZCES CY7C1523 |
72-Mbit DDR-II SIO SRAM 2-Word Burst Architecture
|
Cypress
|
CY7C1422AV18-167BZXC CY7C1423AV18 CY7C1423AV18-167 |
36-Mbit DDR-II SIO SRAM 2-Word Burst Architecture
|
Cypress
|
CY7C1623KV18 CY7C1623KV18-333BZXC |
144-Mbit DDR-II SIO SRAM Two-Word Burst Architecture
|
Cypress Semiconductor
|
CY7C1568KV18-550BZXC |
72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency); Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 4M X 18 DDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor, Corp.
|
CY7C1318CV18-200BZXC |
18-Mbit DDR-II SRAM 2-Word Burst Architecture 1M X 18 DDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor, Corp.
|
CY7C1170V18-300BZXI CY7C1170V18-300BZC CY7C1170V18 |
18-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) 2M X 9 DDR SRAM, 0.45 ns, PBGA165 18-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) 512K X 36 DDR SRAM, 0.45 ns, PBGA165 18-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) 1M X 18 DDR SRAM, 0.45 ns, PBGA165 18-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) 2M X 8 DDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor Corp. Cypress Semiconductor, Corp.
|
CY7C1277V18-300BZC CY7C1266V18-300BZXC CY7C1266V18 |
36-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) 4M X 9 DDR SRAM, 0.45 ns, PBGA165 36-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) 4M X 8 DDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor, Corp.
|