|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
april 2005 FDS8876 n-channel powertrench ? mosfet ?2005 fairchild semiconductor corporation FDS8876 rev. a www.fairchildsemi.com 1 FDS8876 n-channel powertrench ? mosfet 30v, 12.5a, 8.2m ? features r ds(on) = 8.2m ? , v gs = 10v, i d = 12.5a r ds(on) = 10.2m ? , v gs = 4.5v, i d = 11.4a high performance trench technology for extremely low r ds(on) low gate charge high power and current handling capability applications dc/dc converters general description this n-channel mosfet has been designed specifically to improve the overall efficiency of dc/dc converters using either synchronous or conventional switching pwm controllers. it has been optimized for low gate charge, low r ds(on) and fast switching speed. so-8 branding dash 1 5 2 3 4 4 3 2 1 5 6 7 8
FDS8876 n-channel powertrench ? mosfet FDS8876 rev. a www.fairchildsemi.com 2 mosfet maximum ratings t a = 25c unless otherwise noted thermal characteristics package marking and ordering information electrical characteristics t a = 25c unless otherwise noted off characteristics on characteristics dynamic characteristics symbol parameter ratings units v dss drain to source voltage 30 v v gs gate to source voltage 20 v i d drain current 12.5 a continuous (t a = 25 o c, v gs = 10v, r ja = 50 o c/w) continuous (t a = 25 o c, v gs = 4.5v, r ja = 50 o c/w) 11.4 a pulsed figure 4 a e as single pulse avalanche energy (note 1) 105 mj p d power dissipation 2.5 w derate above 25 o c20mw/ o c t j , t stg operating and storage temperature -55 to 150 o c r jc thermal resistance, junction to case (note 2) 25 o c/w r ja thermal resistance, junction to ambient at 10 seconds (note 3) 50 o c/w r ja thermal resistance, junction to ambient at 1000 seconds (note 3) 85 o c/w device marking device package reel size tape width quantity FDS8876 FDS8876 so-8 330mm 12mm 2500 units FDS8876 FDS8876_nl (note 4) so-8 330mm 12mm 2500 units symbol parameter test conditions min typ max units b vdss drain to source breakdown voltage i d = 250 a, v gs = 0v 30 - - v i dss zero gate voltage drain current v ds = 24v - - 1 a v gs = 0v t a = 150 o c- - 250 i gss gate to source leakage current v gs = 20v - - 100 na v gs(th) gate to source threshold voltage v gs = v ds , i d = 250 a 1.2 - 2.5 v r ds(on) drain to source on resistance i d = 12.5a, v gs = 10v - 0.0068 0.0082 ? i d = 11.4a, v gs = 4.5v - 0.0083 0.0102 i d = 12.5a, v gs = 10v, t a = 150 o c - 0.0109 0.0141 c iss input capacitance v ds = 15v, v gs = 0v, f = 1mhz -1650- pf c oss output capacitance - 330 - pf c rss reverse transfer capacitance - 180 - pf r g gate resistance v gs = 0.5v, f = 1mhz 0.5 2.3 4.0 ? q g(tot) total gate charge at 10v v gs = 0v to 10v v dd = 15v i d = 12.5a i g = 1.0ma -2836nc q g(5) total gate charge at 5v v gs = 0v to 5v - 15 20 nc q g(th) threshold gate charge v gs = 0v to 1v - 1.5 2 nc q gs gate to source gate charge - 4.3 - nc q gs2 gate charge threshold to plateau - 2.8 - nc q gd gate to drain ?miller? charge - 5.0 - nc FDS8876 n-channel powertrench ? mosfet FDS8876 rev. a www.fairchildsemi.com 3 switching characteristics (v gs = 10v) drain-source diode characteristics notes: 1: starting t j = 25c, l = 1mh, i as = 14.5a, v dd = 30v, v gs = 10v. 2: r ja is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the s older mounting surface of the drain pins. r jc is guaranteed by design while r ja is determined by the user?s board design. 3: r ja is measured with 1.0 in 2 copper on fr-4 board 4: FDS8876_nl is lead free product. FDS8876_nl marking will appear on the reel label. t on tur n -o n t im e v dd = 15v, i d = 12.5a v gs = 10v, r gs = 10 ? --63ns t d(on) tur n -o n d e lay ti me - 8 - ns t r rise time - 34 - ns t d(off) turn-off delay time - 53 - ns t f fall time - 19 - ns t off turn-off time - - 108 ns v sd source to drain diode voltage i sd = 12.5a - - 1.25 v i sd = 2.1a - - 1.0 v t rr reverse recovery time i sd = 12.5a, di sd /dt=100a/ s- - 21 ns q rr reverse recovered charge i sd = 12.5a, di sd /dt=100a/ s- - 10 nc FDS8876 n-channel powertrench ? mosfet FDS8876 rev. a www.fairchildsemi.com 4 typical characteristics t a = 25c unless otherwise noted figure 1. normalized power dissipation vs ambient temperature figure 2. maximum continuous drain current vs ambient temperature figure 3. normalized maximum transient thermal impedance figure 4. peak current capability t a , ambient temperature ( o c) power dissipation multiplier 0 0255075100 150 0.2 0.4 0.6 0.8 1.0 1.2 125 0 4 8 12 16 25 50 75 100 125 150 i d , drain current (a) t a , ambient temperature ( o c) r ja =50 o c/w v gs = 10v v gs = 4.5v 0.001 0.01 0.1 1 10 -5 10 -4 10 -3 10 -2 10 -1 10 0 10 1 10 2 10 3 2 t, rectangular pulse duration (s) z ja , normalized single pulse notes: duty factor: d = t 1 /t 2 peak t j = p dm x z ja x r ja + t a p dm t 1 t 2 duty cycle - descending order 0.5 0.2 0.1 0.05 0.01 0.02 thermal impedance r ja =50 o c/w 10 100 1400 10 -5 10 -4 10 -3 10 -2 10 -1 10 0 10 1 10 2 10 3 i dm , peak current (a) t, pulse width (s) transconductance may limit current in this region v gs = 10v v gs = 4.5v t a = 25 o c i = i 25 150 - t a 125 for temperatures above 25 o c derate peak current as follows: FDS8876 n-channel powertrench ? mosfet FDS8876 rev. a www.fairchildsemi.com 5 note: refer to fairchild application notes an7514 and an7515 figure 5. unclamped inductive switching capability figure 6. transfer characteristics figure 7. saturation characteristics figure 8. drain to source on resistance vs gate voltage and drain current figure 9. normalized drain to source on resistance vs junction temperature figure 10. normalized gate threshold voltage vs junction temperature typical characteristics t a = 25c unless otherwise noted 1 10 100 0.01 0.1 1 10 100 i as , avalanche current (a) t av , time in avalanche (ms) starting t j = 25 o c starting t j = 150 o c t av = (l)(i as )/(1.3*rated bv dss - v dd ) if r = 0 if r 0 t av = (l/r)ln[(i as *r)/(1.3*rated bv dss - v dd ) +1] 0 10 20 30 40 50 2.0 2.5 3.0 3.5 i d , drain current (a) v gs , gate to source voltage (v) pulse duration = 80 s duty cycle = 0.5% max v dd = 15v t j = 150 o c t j = 25 o c t j = -55 o c 0 10 20 30 40 50 0 0.2 0.4 0.6 0.8 i d , drain current (a) v ds , drain to source voltage (v) pulse duration = 80 s duty cycle = 0.5% max v gs = 3v v gs = 10v t a = 25 o c v gs = 3.5v v gs = 5v 0 10 20 30 40 50 246810 v gs , gate to source voltage (v) i d = 12.5a r ds(on) , drain to source on resistance (m ? ) pulse duration = 80 s duty cycle = 0.5% max i d = 1a 0.6 0.8 1.0 1.2 1.4 1.6 -80 -40 0 40 80 120 160 normalized drain to source t j , junction temperature ( o c) on resistance v gs = 10v, i d = 12.5a pulse duration = 80 s duty cycle = 0.5% max 0.4 0.6 0.8 1.0 1.2 -80 -40 0 40 80 120 160 200 normalized gate t j , junction temperature ( o c) v gs = v ds , i d = 250 a threshold voltage FDS8876 n-channel powertrench ? mosfet FDS8876 rev. a www.fairchildsemi.com 6 figure 11. normalized drain to source breakdown voltage vs junction temperature figure 12. capacitance vs drain to source voltage figure 13. gate charge waveforms for constant gate currents typical characteristics t a = 25c unless otherwise noted 0.90 0.95 1.00 1.05 1.10 -80 -40 0 40 80 120 160 t j , junction temperature ( o c) normalized drain to source i d = 250 a breakdown voltage 100 1000 0.1 1 10 3000 30 c, capacitance (pf) v gs = 0v, f = 1mhz c iss = c gs + c gd c oss ? c ds + c gd c rss = c gd v ds , drain to source voltage (v) 0 2 4 6 8 10 0 5 10 15 20 25 30 v gs , gate to source voltage (v) q g , gate charge (nc) v dd = 15v i d = 12.5a i d = 1a waveforms in descending order: FDS8876 n-channel powertrench ? mosfet FDS8876 rev. a www.fairchildsemi.com 7 test circuits and waveforms figure 14. unclamped energy test circuit figure 15. unclamped energy waveforms figure 16. gate charge test circuit figure 17. gate charge waveforms figure 18. switching time test circuit figure 19. switching time waveforms t p v gs 0.01 ? l i as + - v ds v dd r g dut vary t p to obtain required peak i as 0v v dd v ds bv dss t p i as t av 0 v gs + - v ds v dd dut i g(ref) r l v dd q g(th) v gs = 1v q gs2 q g(tot) v gs = 10v v ds v gs i g(ref) 0 0 q gs q gd q g(5) v gs = 5v v gs r l r gs dut + - v dd v ds v gs t on t d(on) t r 90% 10% v ds 90% 10% t f t d(off) t off 90% 50% 50% 10% pulse width v gs 0 0 FDS8876 n-channel powertrench ? mosfet FDS8876 rev. a www.fairchildsemi.com 8 thermal resistance vs. mounting pad area the maximum rated junction temperature, t jm , and the thermal resistance of the heat dissipating path determines the maximum allowable device power dissipation, p dm , in an application. therefore the application?s ambient temperature, t a ( o c), and thermal resistance r ja ( o c/w) must be reviewed to ensure that t jm is never exceeded. equation 1 mathematically represents the relationship and serves as the basis for establishing the rating of the part. in using surface mount devices such as the so8 package, the environment in which it is applied will have a significant influence on the part?s current and maximum power dissipation ratings. precise determination of p dm is complex and influenced by many factors: 1. mounting pad area onto which the device is attached and whether there is copper on one side or both sides of the board. 2. the number of copper layers and the thickness of the board. 3. the use of external heat sinks. 4. the use of thermal vias. 5. air flow and board orientation. 6. for non steady state applications, the pulse width, the duty cycle and the transient thermal response of the part, the board and the environment they are in. fairchild provides thermal information to assist the designer?s preliminary application evaluation. figure 21 defines the r ja for the device as a function of the top copper (component side) area. this is for a horizontally positioned fr-4 board with 1oz copper after 1000 seconds of steady state power with no air flow. this graph provides the necessary information for calculation of the steady state junction temperature or power dissipation. pulse applications can be evaluated using the fairchild device spice thermal model or manually utilizing the normalized maximum transient thermal impedance curve. thermal resistances corresponding to other copper areas can be obtained from figure 21 or by calculation using equation 2. the area, in square inches is the top copper area including the gate and source pads. the transient thermal impedance (z ja ) is also effected by varied top copper board area. figure 22 shows the effect of copper pad area on single pulse transient thermal impedance. each trace represents a copper pad area in square inches corresponding to the descending list in the graph. spice and saber thermal models are provided for each of the listed pad areas. copper pad area has no perceivable effect on transient thermal impedance for pulse widths less than 100ms. for pulse widths less than 100ms the transient thermal impedance is determined by the die and package. therefore, ctherm1 through ctherm5 and rtherm1 through rtherm5 remain constant for each of the thermal models. a listing of the model component values is available in table 1. (eq. 1) p dm t jm t a ? () r ja ------------------------------ - = (eq. 2) r ja 64 26 0.23 area + ------------------------------- + = 100 150 200 0.001 0.01 0.1 1 10 50 figure 21. thermal resistance vs mounting pad area r ja = 64 + 26/(0.23+area) r ja ( o c/w) area, top copper area (in 2 ) 0 30 60 90 120 150 10 -1 10 0 10 1 10 2 10 3 figure 22. thermal impedance vs mounting pad area t, rectangular pulse duration (s) z ja , thermal copper board area - descending order 0.04 in 2 0.28 in 2 0.52 in 2 0.76 in 2 1.00 in 2 impedance ( o c/w) FDS8876 n-channel powertrench ? mosfet FDS8876 rev. a www.fairchildsemi.com 9 pspice electrical model .subckt FDS8876 2 1 3 ; rev january 2005 ca 12 8 10.3e-10 cb 15 14 10.3e-10 cin 6 8 1.6e-9 dbody 7 5 dbodymod dbreak 5 11 dbreakmod dplcap 10 5 dplcapmod ebreak 11 7 17 18 33.7 eds 14 8 5 8 1 egs 13 8 6 8 1 esg 6 10 6 8 1 evthres 6 21 19 8 1 evtemp 20 6 18 22 1 it 8 17 1 lgate 1 9 5.29e-9 ldrain 2 5 1.0e-9 lsource 3 7 0.18e-10 rlgate 1 9 52.9 rldrain 2 5 10 rlsource 3 7 1.8 mmed 16 6 8 8 mmedmod mstro 16 6 8 8 mstromod mweak 16 21 8 8 mweakmod rbreak 17 18 rbreakmod 1 rdrain 50 16 rdrainmod 2.6e-3 rgate 9 20 2.3 rslc1 5 51 rslcmod 1e-6 rslc2 5 50 1e3 rsource 8 7 rsourcemod 3.8e-3 rvthres 22 8 rvthresmod 1 rvtemp 18 19 rvtempmod 1 s1a 6 12 13 8 s1amod s1b 13 12 13 8 s1bmod s2a 6 15 14 13 s2amod s2b 13 15 14 13 s2bmod vbat 22 19 dc 1 eslc 51 50 value={(v(5,51)/abs(v(5,51)))*(pwr(v(5,51)/(1e-6*170),5))} .model dbodymod d (is=2.0e-12 ikf=10 n=1.01 rs=5.6e-3 trs1=8e-4 trs2=2e-7 + cjo=5.7e-10 m=0.52 tt=7e-11 xti=2) .model dbreakmod d (rs=0.2 trs1=1e-3 trs2=-8.9e-6) .model dplcapmod d (cjo=5.3e-10 is=1e-30 n=10 m=0.37) .model mmedmod nmos (vto=1.9 kp=5 is=1e-30 n=10 tox=1 l=1u w=1u rg=2.3) .model mstromod nmos (vto=2.42 kp=150 is=1e-30 n=10 tox=1 l=1u w=1u) .model mweakmod nmos (vto=1.62 kp=0.02 is=1e-30 n=10 tox=1 l=1u w=1u rg=23 rs=0.1) .model rbreakmod res (tc1=8.3e-4 tc2=-8e-7) .model rdrainmod res (tc1=8.0e-3 tc2=1.0e-6) .model rslcmod res (tc1=1e-4 tc2=1e-6) .model rsourcemod res (tc1=1e-3 tc2=3e-6) .model rvthresmod res (tc1=-2.0e-3 tc2=-6e-6) .model rvtempmod res (tc1=-1.8e-3 tc2=2e-7) .model s1amod vswitch (ron=1e-5 roff=0.1 von=-4 voff=-3.5) .model s1bmod vswitch (ron=1e-5 roff=0.1 von=-3.5 voff=-4) .model s2amod vswitch (ron=1e-5 roff=0.1 von=-1.5 voff=-1.0) .model s2bmod vswitch (ron=1e-5 roff=0.1 von=-1.0 voff=-1.5) .ends note: for further discussion of the pspice model, consult a new pspice sub-circuit for the power mosfet featuring global temperature options ; ieee power electronics specialist conference records, 1991, written by william j. hepp and c. frank wheatley. 18 22 + - 6 8 + - 5 51 + - 19 8 + - 17 18 6 8 + - 5 8 + - rbreak rvtemp vbat rvthres it 17 18 19 22 12 13 15 s1a s1b s2a s2b ca cb egs eds 14 8 13 8 14 13 mweak ebreak dbody rsource source 11 7 3 lsource rlsource cin rdrain evthres 16 21 8 mmed mstro drain 2 ldrain rldrain dbreak dplcap eslc rslc1 10 5 51 50 rslc2 1 gate rgate evtemp 9 esg lgate rlgate 20 + - + - + - 6 FDS8876 n-channel powertrench ? mosfet FDS8876 rev. a www.fairchildsemi.com 10 saber electrical model rev january 2005 template FDS8876 n2,n1,n3 electrical n2,n1,n3 { var i iscl dp..model dbodymod = (isl=2.0e-12,ikf=10,nl=1.01,rs=5.6e-3,trs1=8e-4,trs2=2e-7,cjo=5.7e-10,m=0.52,tt=7e-11,xti=2) dp..model dbreakmod = (rs=0.2,trs1=1e-3,trs2=-8.9e-6) dp..model dplcapmod = (cjo=5.3e-10,isl=10e-30,nl=10,m=0.37) m..model mmedmod = (type=_n,vto=1.9,kp=5,is=1e-30, tox=1) m..model mstrongmod = (type=_n,vto=2.42,kp=150,is=1e-30, tox=1) m..model mweakmod = (type=_n,vto=1.62,kp=0.02,is=1e-30, tox=1,rs=0.1) sw_vcsp..model s1amod = (ron=1e-5,roff=0.1,von=-4,voff=-3.5) sw_vcsp..model s1bmod = (ron=1e-5,roff=0.1,von=-3.5,voff=-4) sw_vcsp..model s2amod = (ron=1e-5,roff=0.1,von=-1.5,voff=-1.0) sw_vcsp..model s2bmod = (ron=1e-5,roff=0.1,von=-1.0,voff=-1.5) c.ca n12 n8 = 10.3e-10 c.cb n15 n14 = 10.3e-10 c.cin n6 n8 = 1.6e-9 dp.dbody n7 n5 = model=dbodymod dp.dbreak n5 n11 = model=dbreakmod dp.dplcap n10 n5 = model=dplcapmod spe.ebreak n11 n7 n17 n18 = 33.7 spe.eds n14 n8 n5 n8 = 1 spe.egs n13 n8 n6 n8 = 1 spe.esg n6 n10 n6 n8 = 1 spe.evthres n6 n21 n19 n8 = 1 spe.evtemp n20 n6 n18 n22 = 1 i.it n8 n17 = 1 l.lgate n1 n9 = 5.29e-9 l.ldrain n2 n5 = 1.0e-9 l.lsource n3 n7 = 0.18e-9 res.rlgate n1 n9 = 52.9 res.rldrain n2 n5 = 10 res.rlsource n3 n7 = 1.8 m.mmed n16 n6 n8 n8 = model=mmedmod, l=1u, w=1u m.mstrong n16 n6 n8 n8 = model=mstrongmod, l=1u, w=1u m.mweak n16 n21 n8 n8 = model=mweakmod, l=1u, w=1u res.rbreak n17 n18 = 1, tc1=8.3e-4,tc2=-8e-7 res.rdrain n50 n16 = 2.6e-3, tc1=8.0e-3,tc2=1.0e-6 res.rgate n9 n20 = 2.3 res.rslc1 n5 n51 = 1e-6, tc1=1e-4,tc2=1e-6 res.rslc2 n5 n50 = 1e3 res.rsource n8 n7 = 3.8e-3, tc1=1e-3,tc2=3e-6 res.rvthres n22 n8 = 1, tc1=-2.0e-3,tc2=-6e-6 res.rvtemp n18 n19 = 1, tc1=-1.8e-3,tc2=2e-7 sw_vcsp.s1a n6 n12 n13 n8 = model=s1amod sw_vcsp.s1b n13 n12 n13 n8 = model=s1bmod sw_vcsp.s2a n6 n15 n14 n13 = model=s2amod sw_vcsp.s2b n13 n15 n14 n13 = model=s2bmod v.vbat n22 n19 = dc=1 equations { i (n51->n50) +=iscl iscl: v(n51,n50) = ((v(n5,n51)/(1e-9+abs(v(n5,n51))))*((abs(v(n5,n51)*1e6/170))** 5)) } } 18 22 + - 6 8 + - 19 8 + - 17 18 6 8 + - 5 8 + - rbreak rvtemp vbat rvthres it 17 18 19 22 12 13 15 s1a s1b s2a s2b ca cb egs eds 14 8 13 8 14 13 mweak ebreak dbody rsource source 11 7 3 lsource rlsource cin rdrain evthres 16 21 8 mmed mstro drain 2 ldrain rldrain dbreak dplcap iscl rslc1 10 5 51 50 rslc2 1 gate rgate evtemp 9 esg lgate rlgate 20 + - + - + - 6 FDS8876 n-channel powertrench ? mosfet FDS8876 rev. a www.fairchildsemi.com 11 spice thermal model rev january 2005 FDS8876 copper area =1.0 in 2 ctherm1 th 8 2.0e-3 ctherm2 8 7 5.0e-3 ctherm3 7 6 1.0e-2 ctherm4 6 5 4.0e-2 ctherm5 5 4 9.0e-2 ctherm6 4 3 2e-1 ctherm7 3 2 1 ctherm8 2 tl 3 rtherm1 th 8 1e-1 rtherm2 8 7 5e-1 rtherm3 7 6 1 rtherm4 6 5 5 rtherm5 5 4 8 rtherm6 4 3 12 rtherm7 3 2 18 rtherm8 2 tl 25 saber thermal model saber thermal model FDS8876 copper area = 1.0 in 2 template thermal_model th tl thermal_c th, tl { ctherm.ctherm1 th 8 =2.0e-3 ctherm.ctherm2 8 7 =5.0e-3 ctherm.ctherm3 7 6 =1.0e-2 ctherm.ctherm4 6 5 =4.0e-2 ctherm.ctherm5 5 4 =9.0e-2 ctherm.ctherm6 4 3 =2e-1 ctherm.ctherm7 3 2 1 ctherm.ctherm8 2 tl 3 rtherm.rtherm1 th 8 =1e-1 rtherm.rtherm2 8 7 =5e-1 rtherm.rtherm3 7 6 =1 rtherm.rtherm4 6 5 =5 rtherm.rtherm5 5 4 =8 rtherm.rtherm6 4 3 =12 rtherm.rtherm7 3 2 =18 rtherm.rtherm8 2 tl =25 } rtherm6 rtherm8 rtherm7 rtherm5 rtherm4 rtherm3 ctherm4 ctherm6 ctherm5 ctherm3 ctherm2 ctherm1 tl 2 3 4 5 6 7 junction case 8 th rtherm2 rtherm1 ctherm7 ctherm8 table 1. thermal models componant 0.04 in 2 0.28 in 2 0.52 in 2 0.76 in 2 1.0 in 2 ctherm6 1.2e-1 1.5e-1 2.0e-1 2.0e-1 2.0e-1 ctherm7 0.5 1.0 1.0 1.0 1.0 ctherm8 1.3 2.8 3.0 3.0 3.0 rtherm6 26 20 15 13 12 rtherm7 39 24 21 19 18 rtherm8 55 38.7 31.3 29.7 25 trademarks the following are registered and unregistered trademarks fairchild semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. disclaimer fairchild semiconductor reserves the right to make changes without further notice to any products herein to improve reliability, function or design. fairchild does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others. life support policy fairchild ? s products are not authorized for use as critical components in life support devices or systems without the express written approval of fairchild semiconductor corporation. as used herein: 1. life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. a critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. product status definitions definition of terms acex ? activearray ? bottomless ? coolfet ? crossvolt ? dome ? ecospark ? e 2 cmos ? ensigna ? fact ? fact quiet series ? fast ? fastr ? fps ? frfet ? globaloptoisolator ? gto ? hisec ? i 2 c ? i-lo ? implieddisconnect ? intellimax ? isoplanar ? littlefet ? microcoupler ? microfet ? micropak ? microwire ? msx ? msxpro ? ocx ? ocxpro ? optologic ? optoplanar ? pacman ? pop ? power247 ? poweredge ? powersaver ? powertrench ? qfet ? qs ? qt optoelectronics ? quiet series ? rapidconfigure ? rapidconnect ? serdes ? silent switcher ? smart start ? spm ? stealth ? superfet ? supersot ? -3 supersot ? -6 supersot ? -8 syncfet ? tinylogic ? tinyopto ? trutranslation ? uhc ? ultrafet ? unifet ? vcx ? across the board. around the world. ? the power franchise ? programmable active droop ? datasheet identification product status definition advance information formative or in design this datasheet contains the design specifications for product development. specifications may change in any manner without notice. preliminary first production this datasheet contains preliminary data, and supplementary data will be published at a later date. fairchild semiconductor reserves the right to make changes at any time without notice in order to improve design. no identification needed full production this datasheet contains final specifications. fairchild semiconductor reserves the right to make changes at any time without notice in order to improve design. obsolete not in production this datasheet contains specifications on a product that has been discontinued by fairchild semiconductor. the datasheet is printed for reference information only. FDS8876 rev. a www.fairchildsemi.com 12 FDS8876 n-channel powertrench ? mosfet |
Price & Availability of FDS8876 |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |